# **Lecture 12: Memory Management**

**Instructor: Mitch Neilsen** 

Office: N219D

### **Outline**

- Reading:
  - Ch. 1-7 Process/Thread Management Quiz #1 10/9
  - Ch. 8 Memory Management
- Homework 2: Due 10/2
- Project 1: Scheduling/Synchronization: New Due Date 10/7
  - Alarm Clock (finish this week)
  - Priority-based Scheduler (finish this week)
  - Synchronization and Priority Inheritance (start this week)
  - [Extra Credit] MLFQ Scheduler
- Quiz #1 10/9

### **Quote of the Day**

"Do all the good you can. By all the means you can. In all the ways you can. In all the places you can. At all the times you can. To all the people you can. As long as ever you can. "

-- John Wesley

# Chapter 8: Memory Management

- Background
- Linking
- Swapping
- Contiguous Memory Allocation
- Paging
- Structure of the Page Table
- Segmentation
- Example: The Intel Pentium

# Logical vs. Physical Address Space

- The concept of a logical address space that is bound to a separate physical address space is central to proper memory management
  - Logical address generated by the CPU; also referred to as virtual address
  - Physical address address seen by the memory unit
- Logical and physical addresses are the same in compile-time and load-time address-binding schemes; logical (virtual) and physical addresses differ in execution-time address-binding scheme

# Virtual Memory Goals



#### Give each program its own "virtual" address space

- At run time, relocate each load and store to its actual memory
- So app doesn't care what physical memory it's using

#### Also enforce protection

- Prevent one app from messing with another 's memory

#### And allow programs to see more memory than exists

- Somehow relocate some memory accesses to disk

# Virtual Memory Advantages

- Can re-locate program while running
  - Run partially in memory, partially on disk
- Most of a process's memory will be idle (80/20 rule).



- Write idle parts to disk until needed
- Let other processes use memory for idle part
- Like CPU virtualization: when process not using CPU, switch. When not using a page switch it to another process.
- Challenge: VM = extra layer, could be slow

# Memory-Management Unit (MMU)

- Hardware device that maps virtual to physical address
- In MMU scheme, the value in the relocation register is added to every address generated by a user process at the time it is sent to memory
- The user program deals with logical addresses; it never sees the real physical addresses

# Dynamic relocation using a relocation register



# Swapping

- A process can be swapped temporarily out of memory to a backing store, and then brought back into memory for continued execution
- Backing store fast disk large enough to accommodate copies of all memory images for all users; must provide direct access to these memory images
- Roll out, roll in swapping variant used for priority-based scheduling algorithms; lower-priority process is swapped out so higher-priority process can be loaded and executed
- Major part of swap time is transfer time; total transfer time is directly proportional to the amount of memory swapped
- Modified versions of swapping are found on many systems (i.e., UNIX, Linux, and Windows)
- System maintains a ready queue of ready-to-run processes which have memory images on disk

# Schematic View of Swapping



# **Contiguous Allocation**

- Main memory usually into two partitions:
  - Resident operating system, usually held in low memory with interrupt vector
  - User processes then held in high memory
- Relocation registers used to protect user processes from each other, and from changing operating-system code and data
  - Base register contains value of smallest physical address
  - Limit register contains range of logical addresses each logical address must be less than the limit register
  - MMU maps logical address dynamically

### Hardware Support for Relocation and Limit Registers



# Contiguous Allocation (Cont)

- Multiple-partition allocation
  - Hole block of available memory; holes of various size are scattered throughout memory
  - When a process arrives, it is allocated memory from a hole large enough to accommodate it
  - Operating system maintains information about:
    a) allocated partitions
    b) free partitions (hole)



# Dynamic Storage-Allocation Problem

How to satisfy a request of size *n* from a list of free holes

- First-fit: Allocate the first hole that is big enough
- Best-fit: Allocate the smallest hole that is big enough; must search entire list, unless ordered by size
  - Produces the smallest leftover hole
- Worst-fit: Allocate the *largest* hole; must also search entire list
  - Produces the largest leftover hole

First-fit and best-fit perform better than worst-fit in terms of speed and storage utilization

# Fragmentation

- External Fragmentation total memory space exists to satisfy a request, but it is not contiguous
- Internal Fragmentation allocated memory may be slightly larger than requested memory; this size difference is memory internal to a partition, but not being used – if N blocks are allocated, 0.5 \* N blocks may be lost due to fragmentation, thus 1/3 is unusable
- Reduce external fragmentation by compaction
  - Shuffle memory contents to place all free memory together in one large block
  - Compaction is possible only if relocation is dynamic, and is done at execution time
  - I/O problem
    - Latch job in memory while it is involved in I/O
    - · Do I/O only into OS buffers

# **Paging**

- Logical address space of a process can be noncontiguous; process is allocated physical memory whenever the latter is available
- Divide physical memory into fixed-sized blocks called frames (size is power of 2, between 512 bytes and 8,192 bytes)
- Divide logical memory into blocks of same size called pages
- Keep track of all free frames
- To run a program of size *n* pages, need to find *n* free frames and load program
- Set up a page table to translate logical to physical addresses
- Internal fragmentation

### Address Translation Scheme

- Address generated by CPU is divided into:
  - Page number (p) used as an index into a page table which contains base address of each page in physical memory
  - Page offset (d) combined with base address to define the physical memory address that is sent to the memory unit

| page number | page offset |
|-------------|-------------|
| p           | d           |
| m - n       | n           |

For given logical address space 2<sup>m</sup> and page size 2<sup>n</sup>

# Paging Hardware



### Paging Model of Logical and Physical Memory



# Paging Example



32-byte memory and 4-byte pages

# Paging (Cont.)

- Calculating internal fragmentation
  - Page size = 2,048 bytes
  - Process size = 72,766 bytes
  - 35 pages + 1,086 bytes
  - Internal fragmentation of 2,048 1,086 = 962 bytes
  - Worst case fragmentation = 1 frame 1 byte
  - On average fragmentation = 1 / 2 frame size
  - So small frame sizes desirable?
  - But each page table entry takes memory to track
  - Page sizes growing over time
    - Solaris supports two page sizes 8 KB and 4 MB
- Process view and physical memory now very different
- By implementation process can only access its own memory

### Free Frames



Before allocation

After allocation

## Implementation of Page Table

- Page table is kept in main memory
- Page-table base register (PTBR) points to the page table
- Page-table length register (PRLR) indicates size of the page table
- In this scheme every data/instruction access requires two memory accesses. One for the page table and one for the data/instruction.
- The two memory access problem can be solved by the use of a special fast-lookup hardware cache called associative memory or translation look-aside buffers (TLBs)
- Some TLBs store address-space identifiers (ASIDs) in each TLB entry – uniquely identifies each process to provide address-space protection for that process
- TLBs are typically small (64 to 1024 entries)
- On a TLB miss, the page table entry is loaded into the TLB for faster access next time
  - Replacement polices must be considered
  - Some page table entries can be wired down for permanent fast access

# **Associative Memory**

Associative memory – parallel search

| Page # | Frame # |
|--------|---------|
|        |         |
|        |         |
|        |         |
|        |         |

#### Address translation (p, d)

- If page number p is in associative register, get frame # out
- Otherwise get frame # from page table in memory

# Paging Hardware With TLB



### **Effective Access Time**

- Associative Lookup = ε time unit
- Assume memory cycle time is 1 microsecond
- Hit ratio percentage of times that a page number is found in the associative registers; ratio related to number of associative registers
- Hit ratio =  $\alpha$
- Effective Access Time (EAT)

EAT = 
$$(1 + \varepsilon) \alpha + (2 + \varepsilon)(1 - \alpha)$$
  
=  $2 + \varepsilon - \alpha$ 

- Consider  $\alpha$  = 80%,  $\epsilon$  = 20ns for TLB search, 100ns for memory access
  - EAT =  $0.80 \times 100 + 0.20 \times 200 = 120 \text{ns}$
- Consider more realistic hit ratio ->  $\alpha$  = 99%,  $\epsilon$  = 20ns for TLB search, 100ns for memory access
  - EAT =  $0.99 \times 100 + 0.01 \times 200 = 101 \text{ns}$

### **Memory Protection**

- Memory protection implemented by associating protection bit with each frame
- Valid-invalid bit attached to each entry in the page table:
  - "valid" indicates that the associated page is in the process' logical address space, and is thus a legal page
  - "invalid" indicates that the page is not in the process' logical address space
- Any violation results in a trap to the kernel called a page fault

# Valid (v) or Invalid (i) Bit In A Page Table



# **Shared Pages**

#### Shared code

- One copy of read-only (reentrant) code shared among processes (i.e., text editors, compilers, window systems).
- Shared code must appear in same location in the logical address space of all processes

#### Private code and data

- Each process keeps a separate copy of the code and data
- The pages for the private code and data can appear anywhere in the logical address space

# Shared Pages Example



### Structure of the Page Table

- Memory structures for paging can get huge using straight-forward methods
  - Consider a 32-bit logical address space as on modern computers
  - Page size of 4 KB (2<sup>12</sup>)
  - Page table would have 1 million entries (2<sup>32</sup> / 2<sup>12</sup>)
  - If each entry is 4 bytes -> 4 MB of physical address space / memory for page table alone
    - That amount of memory used to cost a lot
    - Don't want to allocate that contiguously in main memory
- Use
  - Hierarchical Paging
  - Hashed Page Tables
  - Inverted Page Tables

# Hierarchical Page Tables

- Break up the logical address space into multiple page tables
- A simple technique is a two-level page table

Two-Level Page-Table Scheme



# Two-Level Paging Example

- A logical address (on 32-bit machine with 1K page size) is divided into:
  - a page number consisting of 22 bits
  - a page offset consisting of 10 bits
- Since the page table is paged, the page number is further divided into:
  - a 12-bit page number
  - a 10-bit page offset
- Thus, a logical address is as follows:

| page number |         | nber  | page offset |
|-------------|---------|-------|-------------|
|             | $p_{i}$ | $p_2$ | d           |
|             | 12      | 10    | 10          |

where  $p_i$  is an index into the outer page table, and  $p_2$  is the displacement within the page of the outer page table

### Address-Translation Scheme



### 64-bit Logical Address Space

- Even two-level paging scheme is not sufficient
- If page size is 4 KB (2<sup>12</sup>)
  - Page table has 2<sup>52</sup> entries
  - With two-level scheme, address would look like:

| outer page | inner page | offset |
|------------|------------|--------|
| $p_1$      | $p_2$      | d      |
| 42         | 10         | 12     |

- Outer page table has 2<sup>42</sup> entries
- One solution is to add a 2<sup>nd</sup> outer page table as shown below, but the 2<sup>nd</sup> outer page table is still 2<sup>32</sup> bytes in size, and possibly 4 memory accesses to get to one physical memory location

| 2nd outer page | outer page | inner page | offset |
|----------------|------------|------------|--------|
| $p_1$          | $p_2$      | $p_3$      | d      |
| 32             | 10         | 10         | 12     |

### Hashed Page Tables

- Common in address spaces > 32 bits
- The virtual page number is hashed into a page table
  - This page table contains a chain of elements hashing to the same location
- Virtual page numbers are compared in this chain searching for a match
  - If a match is found, the corresponding physical frame is extracted

# Hashed Page Table



### Inverted Page Table

- One entry for each real page of memory
- Entry consists of the virtual address of the page stored in that real memory location, with information about the process that owns that page
- Decreases memory needed to store each page table, but increases time needed to search the table when a page reference occurs
- Use hash table to limit the search to one or at most a few — page-table entries

### Inverted Page Table Architecture



# Segmentation Hardware



### **Example of Segmentation**



### **Example: The Intel Pentium**

- Supports both segmentation and segmentation with paging
- CPU generates logical address
  - Given to segmentation unit
    - Which produces linear addresses
  - Linear address given to paging unit
    - Which generates physical address in main memory
    - Paging units form equivalent of MMU

#### Logical to Physical Address Translation in Pentium



| page number |       | page offset |  |  |
|-------------|-------|-------------|--|--|
| $p_1$       | $p_2$ | d           |  |  |
| 10          | 10    | 12          |  |  |

# Intel Pentium Segmentation



# Pentium Paging Architecture



#### Linear Address in Linux

Broken into four parts:

| ( | global<br>directory | middle<br>directory | page<br>table | offset |
|---|---------------------|---------------------|---------------|--------|
|---|---------------------|---------------------|---------------|--------|

### Three-level Paging in Linux



### Intel IA-32 Page Address Extensions

- 32-bit address limits led Intel to create page address extension (PAE), allowing 32-bit apps access to more than 4GB of memory space
  - Paging went to a 3-level scheme
  - Top two bits refer to a page directory pointer table
  - Page-directory and page-table entries moved to 64-bits in size
  - Net effect is increasing address space to 36 bits 64GB of physical memory



#### Intel x86-64

- Current generation Intel x86 architecture
- 64 bits is ginormous (> 16 exabytes)
- In practice only implement 48 bit addressing
  - Page sizes of 4 KB, 2 MB, 1 GB
  - Four levels of paging hierarchy
- Can also use PAE so virtual addresses are 48 bits and physical addresses are 52 bits

|     |                     | page map | page               | directory | page      | pa   | ıge              |        |   |
|-----|---------------------|----------|--------------------|-----------|-----------|------|------------------|--------|---|
| L u | ınused <sub> </sub> | level 4  | <sub> </sub> point | er table  | directory | tal  | ble <sub>I</sub> | offset |   |
| 63  | 48                  | 47       | 39 38              | 30 29     | 2         | 1 20 | 12 11            |        | 0 |

### Example: ARM Architecture

- Dominant mobile platform chip (Apple iOS and Google Android devices for example)
- Modern, energy efficient, 32bit CPU
- 4 KB and 16 KB pages
- 1 MB and 16 MB pages (termed sections)
- One-level paging for sections, two-level for smaller pages
- Two levels of TLBs
  - Outer level has two micro TLBs (one data, one instruction)
  - Inner is single main TLB
  - First inner is checked, on miss outers are checked, and on miss page table walk performed by CPU



#### **Summary**

- Read Ch. 1-8
- Processes and Threads (Ch. 4)
- Process Scheduling (Ch. 5)
- Synchronization (Ch. 6)
- Deadlock (Ch. 7)
- Memory Management (Ch. 8)
- Project 1 Scheduling and Synchronization
- Quiz #1 Ch. 1-7 10/9