

# **Practical Applications**







## **Table of Contents**

| 1 Before Starting                                               | 3  |
|-----------------------------------------------------------------|----|
| 1.1 Using DVT IDE for development                               | 3  |
| 1.2 Using messages for debug purposes                           | 3  |
| 1.3 Important notice:                                           |    |
| 2 Day 1                                                         |    |
| 2.1 Theory                                                      |    |
| 2.2 Verification Plan                                           | 4  |
| 2.3 Clock and Reset                                             | 4  |
| 2.4 Testbench module                                            | 5  |
| 2.5 How to simulate                                             | 5  |
| 2.6 Instantiate ex_p2s module                                   | 5  |
| 2.7 Define interfaces                                           | 5  |
| 3 Day 2                                                         | 6  |
| 3.1 Theory                                                      | 6  |
| 3.2 Interfaces – continue if not done on day 1                  | 6  |
| 3.3 Parallel sequence_item                                      | 6  |
| 3.4 Parallel Driver:                                            | 7  |
| 3.5 Parallel Monitor:                                           | 7  |
| 3.6 Sequence                                                    | 7  |
| 4 Day 3                                                         | 7  |
| 4.1 Parallel Monitor: coverage                                  | 7  |
| 4.2 Serial agent                                                | 7  |
| 4.2.1 ex_out_pkg                                                | 7  |
| 4.2.2 ex_out_serial_obj (sequence_item)                         | 7  |
| 4.2.3 ex_out_monitor                                            | 8  |
| 4.2.4 ex_out_agent                                              | 9  |
| 5 Day 4                                                         | 9  |
| 5.1 Scoreboard: checks and coverage                             | 9  |
| 5.2 Full env simulations                                        | 9  |
| 6 Day 5                                                         |    |
| 6.1 Run Tests and analyze failures using waveforms and messages | 10 |
| 6.2 Analyze collected metrics                                   |    |
| 6.3 Tests – add additional test with only "write" commands      | 10 |
| 6.4 Wrap-up                                                     | 10 |
| 6.5 Summer course feedback                                      | 10 |



# 1 Before Starting

This document guides through the practical application of verifying the P2S module. The project folder also contains cheat sheets for Verilog and SystemVerilog that you can reference at any time.

### 1.1 Using DVT IDE for development

Open a terminal and issue the following commands:

\$>mkdir dvt ws

\$>export PROJ\_HOME=/home/\$USER/p2s\_2018

\$>dvt.sh -workspace /home/\$USER/dvt\_ws

The code will be developed using DVT IDE. In the DVT window Right-Click in the Navigator bar > Import Project and select the path to p2s\_2018. You should see the project in the Navigator bar.

# 1.2 Using messages for debug purposes

In order to ease debug you can use UVM messages. These can be issued by using the following UVM construct:

`uvm\_info(get\_name(), <message string here>, <VERBOSITY>)

VERBOSITY can take one of the values: [UVM\_NONE, UVM\_LOW, UVM\_MEDIUM, UVM\_HIGH, UVM\_FULL].

The message string can be a simple string or obtained by using \$sformatf("C-style string pattern", arguments)

## 1.3 Important notice:

For improved readability, all files should have the name of the class they contain with a **.svh** extension.



# 2 Day 1

### 2.1 Theory

- Design and Verification Digital integrated circuits domain overview
  - OOP concepts refresh
  - Verification Concepts
  - "Banana" diagram
  - Verification components
  - Metrics
  - Divider example discussion

#### 2.2 Verification Plan

After you read the specification (doc/Parallel\_to\_Serial\_Specification.pdf) you must create a verification plan using and excel spreadsheet.

#### 2.3 Clock and Reset

- 1) Define the **ex clk rst gen** module with 2 outputs:
- clk is the generated clock signal
- **rst n** is the negative logic, synchronous, reset signal (i.e. active low)
- 2) Define the CLOCK PERIOD parameter which determines the clock period
- 3) Implement the clock generation logic
- 4) Implement an initialization block for the reset&clock signals
- 5) Implement a task **drive\_reset(byte length)** that drives the reset signal for **length** clock cycles

You can find examples of Verilog syntax in the Verilog quick reference card (under doc/cs/). You can also you the auto-complete feature in DVT IDE by starting to write something and pressing CTRL+Space.



#### 2.4 Testbench module

- 1) declare **rst\_n** and **clock** signals using wire
- 2) include the ex\_clk\_rst\_gen.v file
- 3) instantiate ex\_clk\_rst\_gen and connect it to the clk and rst\_n wires
- 4) In an initial block you should call the ex clk rst gen.drive reset task

#### 2.5 How to simulate

In order to run simulations you need to use the simulation scripts from the folder \${PROJ\_HOME}/sim. These scrips compile the sources and start a simulation.

#### \$> cd \${PROJ HOME}/sim

#### \$> ./run.sh <testname> <seed>

#### Where:

- **testname** is the name of the test class
- **seed** is an integer number

In order to analyze waveforms you need to manually add/probe each signal that you want to observe to the waveform.

# 2.6 Instantiate ex\_p2s module

Create an instance of the **ex\_p2s** module in the testbench module and connect its clock and reset ports.

#### 2.7 Define interfaces

- Define interfaces for the input and output agents:
  - the interfaces should be defined in files tb/in/ex\_in\_intf.sv
    and tb/out/ex\_out\_intf.sv



- interfaces should have all the signals (with the appropriate names) as given in the specification document, interface names should be "ex\_in\_intf" and "ex\_out\_intf"
- · signals should be of type logic

# 3 Day 2

### 3.1 Theory

- SV concepts
- UVM concepts

### 3.2 Interfaces – continue if not done on day 1

### 3.3 Parallel sequence\_item

- create a class called "ex\_in\_cmd" that inherits from uvm\_sequence\_item
- copy the code provided in your class
- create an enum called "ex\_rnw\_t" that can have 2 values:
  ex write =0 and ex read =1;
- create the following items:
  - idle time int
  - address 8bits
  - data 8bits
  - rnw type ex rnw t
  - make all items randomisable
- create the "compare" function that has one argument of type ex\_in\_cmd and returns 0 or 1 depending if the argument has the same rnw, data and address as the current object



#### 3.4 Parallel Driver:

 write the "drive\_command (ex\_in\_cmd item)" function that drives the received item on the in\_vif virtual interface

#### 3.5 Parallel Monitor:

 write the "monitor\_bus()" function that monitors the interface and collects one packet of type ex in cmd

### 3.6 Sequence

 Add a constraint that specifies that the number of transactions can be between 1 and 1000.

# 4 Day 3

### 4.1 Parallel Monitor: coverage

 write appropriate coverpoints for the "item\_cg" covergroup as discussed during the writing of the Verification Plan

## 4.2 Serial agent

Similarly to the parallel agent, write a complete serial agent for your application

### 4.2.1 ex\_out\_pkg

- import the UVM package and include UVM macros
- include your serial interface (before package definition)
- as more files are created for your serial agent include them inside the package

### 4.2.2 ex\_out\_serial\_obj (sequence\_item)

• inherits from "uvm\_sequence\_item"





- in addition to the fields found in the parallel "ex\_in\_cmd", the ex\_out\_serial\_obj should also have "start\_pattern" and "crc" fields
- copy functions from "ex in cmd" class
- add a function that computes the crc

#### 4.2.3 ex out monitor

- inherits from "uvm monitor"
- the output monitor should have the following fields:
  - "out vif" virtual interface of type "ex out intf"
  - "my item" of type "ex out serial obj"
  - "new serial out e" of type event
  - collected\_item\_port of type uvm\_analysis\_port for "ex out serial obj
  - "item\_cg" covergroup sampled at the activation of "new serial out e"
- the Output monitor should have the following methods:
  - constructor: new() creates all objects
  - build\_phase: gets the virtual interface using the uvm config db mechanism
  - run\_phase: waits for a reset and the starts monitoring items. After receiving an item it will trigger the "new\_serial\_out\_e" event and send the collected item via "collected\_item\_port"
- any additional methods can be added in order to make the monitor function properly or increase it's readability



### 4.2.4 ex\_out\_agent

- inherits from "uvm agent"
- instantiate a "monitor" object of type "ex\_out\_monitor"
- implement constructor
- implement build phase

# 5 Day 4

# 5.1 Scoreboard: checks and coverage

- complete the "write\_collected\_item\_in" and "write\_collected\_item\_out" functions. They are called whenever an item of type "ex\_in\_cmd" or "ex\_out\_serial\_obj" is passed to the specific "uvm\_analysis\_imp" and handle the received objects.
- instantiate additional "ex\_in\_cmd" and "ex\_out\_serial\_obj" items as necessary
- implement cover mechanism for scoreboard specific coverage

#### 5.2 Full env simulations

- add the "scoreboard" object of type "ex scoreboard"
- create the scoreboard during "build phase"
- connect the monitors from both agents to the scoreboard ports during "connect\_phase"
- simulate the whole design and report any found bugs



# 6 Day 5

- 6.1 Run Tests and analyze failures using waveforms and messages
- 6.2 Analyze collected metrics
- 6.3 Tests add additional test with only "write" commands
- 6.4 Wrap-up
- 6.5 Summer course feedback

Well, that's about it! Now it's time to provide us with feedback in order to improve the course contents.