# ساختار و زبان کامییوتر

فصل سه معماری مجموعه دستورات



# Computer Structure & Machine Language

Chapter Three
Instruction Set Architecture



## Copyright Notice

Parts (text & figures of this lecture are adopted from:

- M. M. Mano, C. R. Kime & T. Martin, "Logic & Computer Design Fundamentals", 5<sup>th</sup> Ed., Pearson, 2015
- M. M. Mano, "Computer System Architecture", 3<sup>rd</sup> Ed., Pearson, 1999
- D. Patterson, J. Henessy, "Computer Organization & Design, The Hardware/Software Interface, MIPS Edition", 6<sup>th</sup> Ed., MK Publishing, 2020
- A. Tanenbaum, "Structured Computer Organization", 6<sup>th</sup>
   Ed., Pearson, 2013



#### Contents

- Introduction
  - Computer Layers of Abstraction
  - Instruction Set Architecture
- Operand Addressing
  - Addressing Architectures
  - Addressing Modes
- Instruction Formats
- Instruction Sets
  - CISC/RISC Instruction Sets
  - Computer Instruction Classification



## Computer Layers of Abstraction

Application Algorithm Decreasing complexity level Programming language Software Assembly language Machine code Instruction Set architecture Micro architecture Hardware Gates/Registers Devices(Transistors) **Physics** 



### ISA Placement



Instruction Set Architecture (ISA)



### Instruction Set Architecture (ISA)

- How the machine appears to a machine language programmer
- What a compiler outputs
  - ignoring operating-system calls & symbolic assembly language
- Specifies:
  - Memory Model
  - Registers
  - Available data types
  - Available instructions



### ISA Exclusion

- Not part of ISA (not visible to compiler):
  - it is pipelined or not
  - it is superscalar or not
  - cache memory is used or not
  - ...
- However some of these properties do affect performance & is better to be visible to the compiler writer!

#### Contents

- o Introduction
  - Computer Layers of Abstraction
  - Instruction Set Architecture
- Operand Addressing
  - Addressing Architectures
  - Addressing Modes
- Instruction Formats
- Instruction Sets
  - CISC/RISC Instruction Sets
  - Computer Instruction Classification



### Where Operands Reside?

- Stack Machine
- Accumulator Machine
- Register-Memory Machine
- Register-Register Machine (Load-Store)

### Stack Illustration





# Stack Representation





Spring 2025

### Stack Machine

- Zero-operand ISA
  - No operands for ALU operations (add, sub, ...)
- o "Push"
  - Loads mem into 1<sup>st</sup> reg ("top of stack")
- o "Pop"
  - Does reverse
- "Add", "Sub", "Mul", and etc.
  - Combines contents of first two regs on top of stack



# Example 1

Code sequence for C = A + B

Stack Accumulator Register-Memory Reg-Reg





# Example 1.1

Code sequence for C = A + B

Stack Accumulator Register-Memory Reg-Reg

push A

push B

add

pop C



### **Postfix Notation**







### $AB+C\times DE\times +$

A

B A

В

A + B

E

 $\frac{C}{A + B}$ 

 $(A + B) \times C$ 

 $\frac{D}{(A+B)\times C}$ 

E

D

 $(A + B) \times C$ 

 $D \times E$ 

 $(A + B) \times C$ 

 $(A + B) \times C + D \times E$ 



### **Accumulator Machine**

- 1-operand ISA
- Only one register called accumulator
- Stores intermediate arithmetic & logic results
- o Instructions include:
  - "STORE" (Store AC)
  - "LOAD" (Load AC)
  - "ADD mem" (AC ← AC + mem)



# Example 1

Code sequence for C = A + B

Stack Accumulator Register-Memory Reg-Reg





# Example 1.2

#### Code sequence for C = A + B

| <u>Stack</u> | <u>Accumulator</u> | Register-Memory | Reg-Reg |
|--------------|--------------------|-----------------|---------|
| push A       | load A             |                 |         |
| push B       | add B              |                 |         |
| add          | store C            |                 |         |
| pop C        |                    |                 |         |



# Register-Memory Machine

- Two or three Operands ISA
- A set of general purpose registers available
- Operands can be register or memory
- Arithmetic & logic instructions can use data in registers and/or memory
- Usually only one operand can be in memory

# Example 1

Code sequence for C = A + B

Stack Accumulator Register-Memory Reg-Reg





# Example 1.3

#### Code sequence for C = A + B

| <b>Stack</b> | <u>Accumulator</u> | Register-Memory | Reg-Reg |
|--------------|--------------------|-----------------|---------|
| push A       | load A             | move R1,A       |         |
| push B       | add B              | add R1,B        |         |
| add          | store C            | move C,R1       |         |
| pop C        |                    |                 |         |



# Register-Register Machine

- Also called Load-Store Machine
- Two or three operands ISA
- A set of general purpose registers available
- Arithmetic & logical instructions can only access registers
- Access to memory only with Load & Store

# Example 1

Code sequence for C = A + B

Stack Accumulator Register-Memory Reg-Reg



# Example 1.4

#### Code sequence for C = A + B

| <u>Stack</u> | <u>Accumulator</u> | Register-Memory | Reg-Reg      |
|--------------|--------------------|-----------------|--------------|
| push A       | load A             | move R1,A       | load R1,A    |
| push B       | add B              | add R1,B        | load R2,B    |
| add          | store C            | move C,R1       | add R3,R1,R2 |
| pop C        |                    |                 | store C,R3   |



# Example 2















### ISA Classes

#### CRegister-Memory

ADD R1,A,B ADD R2,C,D

MUL X,R1,R2

MOV R1,A

ADD R1,B

MOV R2, C

ADD R2,D

MUL R1,R2

MOV X,R1

#### **Stack**

PUSH A PUSH B

**ADD** 

PUSH C

PUSH D

**A**DD

MUL

POP X

#### <u>Accumulator</u>

LOAD A

ADD B

STORE T

LOAD C

ADD D

MUL T

STORE X





LOAD R1,A

LOAD R2,B

LOAD R3,C

LOAD R4,D

ADD R1,R1,R2

ADD R3,R3,R4

MUL R1,R1,R2

STORE X,R1



#### Contents

- o Introduction
  - Computer Layers of Abstraction
  - Instruction Set Architecture
- Operand Addressing
  - Addressing Architectures
  - Addressing Modes
- Instruction Formats
- Instruction Sets
  - CISC/RISC Instruction Sets
  - Computer Instruction Classification



## Addressing Modes

- Implicit
- Immediate
- Register (direct)
- Register indirect
- Base or displacement addressing
- Indexed addressing
- Auto-increment / Auto-decrement
- PC-relative
- Memory direct
- Memory indirect



## Implied Addressing

- The operand is specified implicitly in the instruction, such as:
  - Register-reference instructions that use an accumulator register
  - Zero-address instructions in a stack machine
    - Operands are implied to be on top of stack

### Immediate Addressing

- Operand is a constant within instruction
- O MIPS-32 example:

```
addi $s0,$s1,10 # $s0 \leftarrow $s1 + 10
```





# Register (Direct) Addressing

- Operand is a register
- O MIPS-32 example:

```
add $s0,$s1,$s2  # $s0   $s1 + $s2
```





## PC-Relative Addressing

- Address is sum of PC and a constant within instruction:
  - MIPS-32 example:

```
bne $s1,$s2,L1 # if($s1!=$s2)
# goto PC+L1
```



## Base or Displacement Addressing

- Address of operand (in memory) is sum of a base register and a constant displacement within instruction
  - MIPS-32 example:

```
lw $s1,10($sp) # $s1 \leftarrow Mem[$sp+10]
```





## **Indexed Addressing**

 Address of operand (in memory) is sum of an index register and a constant within the instruction





## Register Indirect Addressing

#### Operand's address is in a register





#### Auto-increment/ Auto-decrement

 Same as Register Indirect, except that register value is incremented/ decremented after/before instruction execution



### Auto-increment Addressing Mode



(a) Before execution



(b) After execution



## Auto-decrement Addressing Mode







### Memory Direct Addressing

Operand is directly addressed in the instruction





## Memory Indirect Addressing

 Operand's address is in a memory location addressed in the instruction





### Summary

- No address field in the instruction:
  - Implied Addressing: Operand is an implied register
  - Immediate Addressing: Operand is a constant value named in the instruction
- Register Addressing:
  - Direct: Operand is in a register named in the instruction
  - Indirect, autodec/inc: Operand address is in a register named in the instruction
- Memory Addressing:
  - Direct: Operand is in the memory, its address is in the instruction
  - Indirect: Operand is in the memory, the address of its address is in the instruction
- Register & Memory Addressing:
  - Relative Addressing: Effective address = (PC) + constant
  - Base Register Addressing: Effective address = (a base reg) + constant
  - Indexed Addressing: Effective address = (an index reg) + constant



# **Symbolic Conventions**

PC = 250

R1 = 400

ACC

| Addressing<br>Mode | Symbolic<br>Convention | Register<br>Transfer          | Effective<br>Address | Contents of ACC |
|--------------------|------------------------|-------------------------------|----------------------|-----------------|
| Direct             | LDA ADRS               | $ACC \leftarrow M[ADRS]$      | 500                  | 800             |
| Immediate          | LDA #NBR               | $ACC \leftarrow NBR$          | 251                  | 500             |
| Indirect           | LDA [ADRS]             | $ACC \leftarrow M[M[ADRS]]$   | 800                  | 300             |
| Relative           | LDA \$ADRS             | $ACC \leftarrow M[ADRS + PC]$ | 752                  | 600             |
| Index              | LDA ADRS (R1)          | $ACC \leftarrow M[ADRS + R1]$ | 900                  | 200             |
| Register           | LDA R1                 | $ACC \leftarrow R1$           | _                    | 400             |
| Register-indirect  | LDA (R1)               | $ACC \leftarrow M[R1]$        | 400                  | 700             |





#### Contents

- o Introduction
  - Computer Layers of Abstraction
  - Instruction Set Architecture
- Operand Addressing
  - Addressing Architectures
  - Addressing Modes
- Instruction Formats
- Instruction Sets
  - CISC/RISC Instruction Sets
  - Computer Instruction Classification



### Instruction & Operand format

Which bits designate what?



Can we have several formats in one machine?



### Example: Mano's Basic Computer





# Mano's Basic Computer (cont)

| Symbol                                          | I=0 $I=1$                                                                                    | Description                                                                                                                                                                                                                                                        | _                                               |
|-------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| AND<br>ADD<br>LDA<br>STA<br>BUN<br>BSA<br>ISZ   | 0xxx 8xxx<br>1xxx 9xxx<br>2xxx Axxx<br>3xxx Bxxx<br>4xxx Cxxx<br>5xxx Dxxx<br>6xxx Exxx      | Store content of AC in memory Branch unconditionally Branch and save return address                                                                                                                                                                                | Arithmetic / Logic Instructions                 |
| CLA CLE CMA CME CIR CIL INC SPA SNA SZA SZE HLT | 7800<br>7400<br>7200<br>7100<br>7080<br>7040<br>7020<br>7010<br>7008<br>7004<br>7002<br>7001 | Clear AC Clear E Complement AC Complement E Circulate right AC and E Circulate left AC and E Increment AC Skip next instruction if AC positive Skip next instruction if AC negative Skip next instruction if AC zero Skip next instruction if E is 0 Halt computer | Move Instructions  Program Control Instructions |
| INP<br>OUT<br>SKI<br>SKO<br>ION<br>IOF          | F800<br>F400<br>F200<br>F100<br>F080<br>F040                                                 | Input character to AC Output character from AC Skip on input flag Skip on output flag Interrupt on Interrupt off                                                                                                                                                   | I/O Instructions                                |



# Instruction Length

| <u>Variable</u> : |                                                 |
|-------------------|-------------------------------------------------|
|                   |                                                 |
|                   |                                                 |
|                   | x86 – Instructions vary from 1 to 17 Bytes long |
|                   | VAX – from 1 to 54 Bytes                        |
| Fixed:            |                                                 |
|                   | MIPS, PowerPC:                                  |
|                   | all instruction are 4 Bytes long                |

49



### Variable-length Instructions

- Require multi-step fetch and decode
- Allow for a more flexible and compact instruction set
- CISC processors like x86 & VAX
  - (Complex Instruction Set Computing)

## Fixed-length Instructions

- Allow easy fetch and decode
- Simplify pipelining and parallelism
- RISC processors like MIPS & PowerPC
  - (Reduced Instruction Set Computing)







#### Contents

- o Introduction
  - Computer Layers of Abstraction
  - Instruction Set Architecture
- Operand Addressing
  - Addressing Architectures
  - Addressing Modes
- Instruction Formats
- Instruction Sets
  - CISC/RISC Instruction Sets
  - Computer Instruction Classification



#### CISC/RISC Instruction Sets

- Complex instruction set computers
  - provide hardware support for high-level language operations
  - have compact programs
- Reduced instruction set computers
  - Simple instructions and flexibility
  - provide
    - higher throughput
    - faster execution



Spring 2025

#### RISC Architecture

- Memory accesses are restricted to load & store instructions, and data manipulation instructions are register-to-register
- Addressing modes are limited in number
- Instruction formats are all of the same length
- Instructions perform elementary operations

#### **CISC** Architecture

- Memory access is directly available to most types of instructions
- Addressing modes are substantial in number
- Instruction formats are of different lengths
- Instructions perform both elementary and complex operations

### **Hybrid Solution**

- RISC core & CISC interface
- Actual ISAs range between those which are purely RISC and those which are purely CISC
- CISC instructions are converted to a sequence of RISC-like operations processed by the RISC-like hardware
- Taking advantage of both architectures

#### Contents

- o Introduction
  - Computer Layers of Abstraction
  - Instruction Set Architecture
- Operand Addressing
  - Addressing Architectures
  - Addressing Modes
- Instruction Formats
- Instruction Sets
  - CISC/RISC Instruction Sets
  - Computer Instruction Classification



### Computer Instruction Classification

- Data Transfer instructions
  - cause transfer of data from one location to another without changing the binary information content
- Data manipulation instructions
  - perform arithmetic, logic, and shift operations
- Program control instructions
  - provide decision-making capabilities and change the path taken by the program when executed in the computer
- Other instructions to provide special operations for particular applications



# Typical Data Transfer Instructions

| Name     | Mnemonic |
|----------|----------|
| Load     | LD       |
| Store    | ST       |
| Move     | MOVE     |
| Exchange | XCH      |
| Push     | PUSH     |
| Pop      | POP      |
| Input    | IN       |
| Output   | OUT      |
|          |          |



Spring 2025

### **Memory Stack**





### Data Manipulation Instructions

- Arithmetic instructions
- Logic and bit-manipulation instructions
- Shift instructions



## Typical Arithmetic Instructions

| Name                 | Mnemonic |
|----------------------|----------|
| Increment            | INC      |
| Decrement            | DEC      |
| Add                  | ADD      |
| Subtract             | SUB      |
| Multiply             | MUL      |
| Divide               | DIV      |
| Add with carry       | ADDC     |
| Subtract with borrow | SUBB     |
| Subtract reverse     | SUBR     |
| Negate               | NEG      |
|                      |          |



### Typical Logical & Bit-Manipulation Instructions

| Name             | Mnemonic |
|------------------|----------|
| Clear            | CLR      |
| Set              | SET      |
| Complement       | NOT      |
| AND              | AND      |
| OR               | OR       |
| Exclusive-OR     | XOR      |
| Clear carry      | CLRC     |
| Set carry        | SETC     |
| Complement carry | COMC     |
|                  |          |

63



# Typical Shift Instructions

| Name                    | Mnemonic | Diagram              |
|-------------------------|----------|----------------------|
| Logical shift right     | SHR      | 0 <b>− − − − −</b> C |
| Logical shift left      | SHL      | C                    |
| Arithmetic shift right  | SHRA     | - C                  |
| Arithmetic shift left   | SHLA     | C                    |
| Rotate right            | ROR      | <b>C</b>             |
| Rotate left             | ROL      | C                    |
| Rotate right with carry | RORC     | <b>C</b>             |
| Rotate left with carry  | ROLC     | C                    |

64



### Computer Instruction Classification

- Data Transfer instructions
  - cause transfer of data from one location to another without changing the binary information content
- Data manipulation instructions
  - perform arithmetic, logic, and shift operations
- Program control instructions
  - provide decision-making capabilities and change the path taken by the program when executed in the computer
- Other instructions to provide special operations for particular applications



### Typical Program Control Instructions

| Name                     | Mnemonic |
|--------------------------|----------|
| Branch                   | BR       |
| Jump                     | JMP      |
| Call procedure           | CALL     |
| Return from procedure    | RET      |
| Compare (by subtraction) | CMP      |
| Test (by ANDing)         | TEST     |

66



### **Conditional Branch Instructions**

| <b>Branch Condition</b> | Mnemonic | <b>Test Condition</b> |
|-------------------------|----------|-----------------------|
| Branch if zero          | BZ       | Z = 1                 |
| Branch if not zero      | BNZ      | Z = 0                 |
| Branch if carry         | BC       | C = 1                 |
| Branch if no carry      | BNC      | C = 0                 |
| Branch if minus         | BN       | N = 1                 |
| Branch if plus          | BNN      | N = 0                 |
| Branch if overflow      | BV       | V = 1                 |
| Branch if no overflow   | BNV      | V = 0                 |



### Cond. Branch Instr. (Unsigned Numbers)

| Branch Condition         | Mnemonic | Condition  | Status Bits* |
|--------------------------|----------|------------|--------------|
| Branch if above          | BA       | A > B      | C + Z = 0    |
| Branch if above or equal | BAE      | $A \geq B$ | C = 0        |
| Branch if below          | BB       | A < B      | C = 1        |
| Branch if below or equal | BBE      | $A \leq B$ | C + Z = 1    |
| Branch if equal          | BE       | A = B      | Z = 1        |
| Branch if not equal      | BNE      | $A \neq B$ | Z = 0        |

<sup>\*</sup>Note that C here is a borrow bit.

### Cond. Branch Instr. (Signed Numbers)

| Branch Condition           | Mnemonic | Condition  | Status Bits            |
|----------------------------|----------|------------|------------------------|
| Branch if greater          | BG       | A > B      | $(N \oplus V) + Z = 0$ |
| Branch if greater or equal | BGE      | $A \ge B$  | $N \oplus V = 0$       |
| Branch if less             | BL       | A < B      | $N \oplus V = 1$       |
| Branch if less or equal    | BLE      | $A \leq B$ | $(N \oplus V) + Z = 1$ |
| Branch if equal            | BE       | A = B      | Z = 1                  |
| Branch if not equal        | BNE      | $A \neq B$ | Z = 0                  |



#### **Outlines**

- Computer Layers of Abstraction
- Instruction Set Architecture
- Addressing Architectures
- Addressing Modes
- Instruction Formats
- CISC/RISC Instruction Sets
- Computer Instruction Classification

