# **Pentium Pro ISS modeling in C++**

Amirhosein Yavarikhoo 810199514

September 2023

Faculty of Electrical and Computer Engineering

University of Tehran



# **Table of contents**

| Introduction     |
|------------------|
| CPU Architecture |
| Instruction Set  |
| Modeling         |



#### 1- Introduction

The Sixth-Generation Pentium Pro (P6) Processor is an x86 series microprocessor developed by Intel and introduced in November 1995. This single-core processor featured a higher transistor count and a newer microarchitecture compared to its predecessors. Improvements included enhanced pipelining and the utilization of techniques like register renaming. The Pentium Pro was primarily used in servers and high-performance computing systems, notably in the ASCI Red supercomputer.

The objective of this project is to create a system-level model of this processor using the SystemC library within the C++ programming language. This approach involves developing a high-level, software-based description of the hardware to facilitate a deeper understanding of its operation. By creating a software model, potential challenges for the hardware design team can be identified, offering new perspectives on problem-solving. Ultimately, the modeled processor will be capable of interfacing with a PCH unit, and its software modeling will allow for extensive testing and improved coordination between the design teams of these two components.

Given the sequential nature of programming languages, a platform capable of supporting the capabilities of Hardware Description Languages (HDLs) is required. The SystemC library provides the necessary framework for parallel and concurrent code execution. This report details the various stages of the system-level processor design and the associated C++ code.

#### 2- CPU Architecture

To model a processor, one must first have a precise understanding of its structure. This structure includes system registers, processor-bus interactions, and more. *Note: This report assumes that the processor is operating in 32-bit mode*.



## 2-1- Registers

In the 32-bit architecture of Intel processors (IA-32), there are 16 registers used for executing programs and system activities. These registers are divided into four types.



Figure 2-1-registers Pentium Pro

## 2-2- General-Purpose Registers

Eight 32-bit registers store operands and pointers. As shown in Figure 2-2, in different processor modes, the slices of each register will have new names. However, as mentioned earlier, we will focus on the 32-bit mode.



| General-Purpose Registers |    |      |       |        |        |  |  |  |  |  |  |
|---------------------------|----|------|-------|--------|--------|--|--|--|--|--|--|
| 31                        | 16 | 15 8 | 3 7 0 | 16-bit | 32-bit |  |  |  |  |  |  |
|                           |    | AH   | AL    | AX     | EAX    |  |  |  |  |  |  |
|                           |    | BH   | BL    | BX     | EBX    |  |  |  |  |  |  |
|                           |    | CH   | CL    | CX     | ECX    |  |  |  |  |  |  |
|                           |    | DH   | DL    | DX     | EDX    |  |  |  |  |  |  |
|                           |    | E    | 3P    |        | EBP    |  |  |  |  |  |  |
|                           |    |      | SI    |        | ESI    |  |  |  |  |  |  |
|                           |    | ı    | DI    |        | EDI    |  |  |  |  |  |  |
|                           |    | 9    | SP    |        | ESP    |  |  |  |  |  |  |

Figure 2-2 General-Purpose Registers

# 2-3- Segment Registers

Six 16-bit registers store segment selectors. These registers are used for addressing different memory segments.



Figure 2-3- Segment Registers



## 2-4- EFLAGS Register

One 32-bit register in which the necessary system flags are stored. This register initially has the value 00000002H. Bits 1, 3, 5, 15, and 22 to 31 are pre-allocated and should not be modified by software.



Figure 2-4- EFLAGS Register

## 2-5- EIP Register

A 32-bit register that stores the pointer to the next instruction. This register is not directly controlled by software; instead, it is implicitly controlled by control transfer instructions, interrupts, and exceptions.



#### 3- Instruction Set

Given that the Pentium Pro processor is a type of CISC processor, its instruction lengths can vary from 1 to 15 bytes. Each instruction can include 1 to 6 main sections, with the presence of the Opcode section being mandatory for all instructions.



Figure 3-1- Instruction format

#### 3-1- Instruction Prefixes

The first part of an instruction can be a prefix. Prefixes include four groups, which we will not implement at this stage of the project.

## 3-2- Opcode

The Opcode section exists in all instructions and can range from 1 to 3 bytes. As shown in Figure 3-2-1, bits 5 to 3 of the ModR/M section can be used as auxiliary bits of the Opcode section. In Figure 3-2-1, one-byte Opcodes are presented, with 4 bits representing the high-value Opcode of the row in the table and 4 bits representing the low-value Opcode of the



column in the table. The red square in the table indicates the Opcode, which, when observed, indicates that the length of the Opcode will be more than one byte.

| Opc | ode[3:0]                                                              |                                                      |                                |                                                                  |                                           |                                           |                             |                                             |                                                              |                           |                                 |                                  |                                   |                                 |                                |                                         |
|-----|-----------------------------------------------------------------------|------------------------------------------------------|--------------------------------|------------------------------------------------------------------|-------------------------------------------|-------------------------------------------|-----------------------------|---------------------------------------------|--------------------------------------------------------------|---------------------------|---------------------------------|----------------------------------|-----------------------------------|---------------------------------|--------------------------------|-----------------------------------------|
|     |                                                                       |                                                      | One                            | -byte Opcode                                                     | Map: (00H -                               | - F7H) *                                  |                             |                                             |                                                              |                           | One-b                           | yte Opcode                       | Map: (08H —                       | FFH) *                          |                                |                                         |
|     | 0                                                                     | 1                                                    | 2                              | 3                                                                | 4                                         | 5                                         | 6                           | 7                                           | 8                                                            | 9                         | A                               | В                                | С                                 | D                               | E                              | F                                       |
| 0   | Eb, Gb                                                                | Ev, Gv                                               | Gb, Eb                         | OD<br>Gv, Ev                                                     | AL, Ib                                    | rAX, Iz                                   | PUSH<br>ES <sup>164</sup>   | POP<br>ES <sup>i64</sup>                    | Eb, Gb                                                       | Ev, Gv                    | Gb, Eb                          | R<br>Gv, Ev                      | AL, Ib                            | rAX, Iz                         | PUSH<br>CS <sup>i64</sup>      | 2-byte<br>escape<br>(Table A-3)         |
| 1   | ADC PUSH POP SS <sup>64</sup> SS <sup>64</sup>                        |                                                      |                                |                                                                  |                                           |                                           | POP                         |                                             |                                                              | s                         | BB                              |                                  |                                   | PUSH<br>DS <sup>i64</sup>       | DS <sup>i64</sup>              |                                         |
|     | Eb, Gb                                                                | Ev, Gv                                               | Gb, Eb                         | Gv, Ev                                                           | AL, Ib                                    | rAX, Iz                                   | SSIGN                       |                                             | Eb, Gb                                                       | Ev, Gv                    | Gb, Eb                          | Gv, Ev                           | AL, Ib                            | rAX, Iz                         |                                |                                         |
| 2   |                                                                       |                                                      | . An                           | ND .                                                             |                                           |                                           | SEG=ES<br>(Prefix)          | DAA <sup>i64</sup>                          |                                                              |                           |                                 | JB                               |                                   |                                 | SEG=CS<br>(Prefix)             | DAS <sup>i64</sup>                      |
|     | Eb, Gb                                                                | Ev, Gv                                               | Gb, Eb                         | Gv, Ev                                                           | AL, Ib                                    | rAX, Iz                                   |                             |                                             | Eb, Gb                                                       | Ev, Gv                    | Gb, Eb                          | Gv, Ev                           | AL, Ib                            | rAX, Iz                         | , ,                            |                                         |
| 3   | Eb, Gb                                                                | Ev, Gv                                               | Gb, Eb                         | Gv, Ev                                                           | AL, Ib                                    | rAX, Iz                                   | SEG=SS<br>(Prefix)          | AAA <sup>i64</sup>                          | Eb, Gb                                                       | Ev, Gv                    | Gb, Eb                          | MP<br>Gv, Ev                     | AL, Ib                            | rAX, Iz                         | SEG=DS<br>(Prefix)             | AAS <sup>i64</sup>                      |
| 4   | INC <sup>i64</sup> general register / REX <sup>o64</sup> Prefixes     |                                                      |                                |                                                                  |                                           |                                           |                             |                                             |                                                              |                           |                                 | DEC <sup>i64</sup> general regis | ster / REX <sup>o64</sup> Prefixe | es                              |                                |                                         |
|     | eAX<br>REX                                                            | eCX<br>REX.B                                         | eDX<br>REX.X                   | eBX<br>REX.XB                                                    | eSP<br>REX.R                              | eBP<br>REX.RB                             | eSI<br>REX.RX               | eDI<br>REX.RXB                              | eAX<br>REX.W                                                 | eCX<br>REX.WB             | eDX<br>REX.WX                   | eBX<br>REX.WXB                   | eSP<br>REX.WR                     | eBP<br>REX.WRB                  | eSI<br>REX.WRX                 | eDI<br>REX.WRXB                         |
| 5   | PUSH <sup>964</sup> general register                                  |                                                      |                                |                                                                  |                                           |                                           |                             | POP <sup>d64</sup> into general register    |                                                              |                           |                                 |                                  |                                   |                                 |                                |                                         |
|     | rAX/r8                                                                | rCX/r9                                               | rDX/r10                        | rBX/r11                                                          | rSP/r12                                   | rBP/r13                                   | rSI/r14                     | rDI/r15                                     | rAX/r8                                                       | rCX/r9                    | rDX/r10                         | rBX/r11                          | rSP/r12                           | rBP/r13                         | rSI/r14                        | rDI/r15                                 |
| 6   | PUSHA <sup>i64</sup> /<br>PUSHAD <sup>i64</sup>                       | POPA <sup>l64</sup> /<br>POPAD <sup>l64</sup>        | BOUND <sup>164</sup><br>Gv, Ma | ARPL <sup>i64</sup><br>Ew, Gw<br>MOVSXD <sup>o64</sup><br>Gv, Ev | SEG=FS<br>(Prefix)                        | SEG=GS<br>(Prefix)                        | Operand<br>Size<br>(Prefix) | Address<br>Size<br>(Prefix)                 | PUSH <sup>d64</sup><br>Iz                                    | IMUL<br>Gv, Ev, Iz        | PUSH <sup>d64</sup><br>lb       | IMUL<br>Gv, Ev, Ib               | INS/<br>INSB<br>Yb, DX            | INS/<br>INSW/<br>INSD<br>Yz, DX | OUTS/<br>OUTSB<br>DX, Xb       | OUTS/<br>OUTSW/<br>OUTSD<br>DX, Xz      |
| 7   |                                                                       |                                                      | Joo                            | <sup>f64</sup> , Jb - Short-displa                               | cement jump on cor                        | dition                                    |                             |                                             | Joc <sup>64</sup> , Jb- Short displacement jump on condition |                           |                                 |                                  |                                   |                                 |                                |                                         |
|     | 0                                                                     | NO                                                   | B/NAE/C                        | NB/AE/NC                                                         | Z/E                                       | NZ/NE                                     | BE/NA                       | NBE/A                                       | s                                                            | NS                        | P/PE                            | NP/PO                            | L/NGE                             | NL/GE                           | LE/NG                          | NLE/G                                   |
| 8   |                                                                       |                                                      | ite Grp 1 <sup>1A</sup>        |                                                                  | TE                                        |                                           |                             | СНС                                         |                                                              | М                         | ov                              |                                  | MOV                               | LEA                             | MOV                            | Grp 1A <sup>1A</sup> POP <sup>d64</sup> |
|     | Eb, lb                                                                | Ev, Iz                                               | Eb, Ib <sup>i64</sup>          | Ev, Ib                                                           | Eb, Gb                                    | Ev, Gv                                    | Eb, Gb                      | Ev, Gv                                      | Eb, Gb                                                       | Ev, Gv                    | Gb, Eb                          | Gv, Ev                           | Ev, Sw                            | Gv, M                           | Sw, Ew                         | Ev                                      |
| 9   | NOP<br>PAUSE(F3)<br>XCHG r8, rAX                                      | rCX/r9                                               | rDX/r10                        | XCHG word, doul<br>rBX/r11                                       | rSP/r12                                   | rd register with rAX<br>rBP/r13           | rSI/r14                     | rDl/r15                                     | CBW/<br>CWDE/<br>CDQE                                        | CWD/<br>CDQ/<br>CQO       | far CALL <sup>i64</sup><br>Ap   | FWAIT/<br>WAIT                   | PUSHF/D/Q d64/<br>Fv              | POPF/D/Q d64/<br>Fv             | SAHF                           | LAHF                                    |
| Α   | AL, Ob                                                                | rAX. Ov                                              | Ob, AL                         | Ov. rAX                                                          | MOVS/B<br>Yb, Xb                          | MOVS/W/D/Q<br>Yv, Xv                      | CMPS/B<br>Xb, Yb            | CMPS/W/D<br>Xv, Yv                          | AL, Ib                                                       | rAX, Iz                   | STOS/B<br>Yb, AL                | STOS/W/D/Q<br>Yv, rAX            | LODS/B<br>AL, Xb                  | LODS/W/D/Q<br>rAX, Xv           | SCAS/B<br>AL, Yb               | SCAS/W/D/Q<br>rAX, Yv                   |
| В   |                                                                       | -                                                    |                                | MOV immediate b                                                  | yte into byte registe                     |                                           | -                           | -                                           | 1                                                            |                           | MOV immed                       | ate word or double i             | into word, double, or             | quad register                   |                                |                                         |
| 1   | AL/R8B, Ib                                                            | CL/R9B, Ib                                           | DL/R10B, Ib                    | BL/R11B, lb                                                      | AH/R12B, lb                               | CH/R13B, lb                               | DH/R14B, lb                 | BH/R15B, lb                                 | rAX/r8, Iv                                                   | rCX/r9, Iv                | rDX/r10, lv                     | rBX/r11, lv                      | rSP/r12, Iv                       | rBP/r13, Iv                     | rSI/r14, lv                    | rDl/r15 , lv                            |
| С   | Shift (                                                               | Grp 2 <sup>1A</sup><br>Ev, Ib                        | near RET <sup>f64</sup><br>lw  | near RET <sup>f64</sup>                                          | LES <sup>i64</sup><br>Gz, Mp<br>VEX+2byte | LDS <sup>i64</sup><br>Gz, Mp<br>VEX+1byte | Grp 1<br>Eb, lb             | 1 <sup>1A</sup> - MOV<br>Ev, Iz             | ENTER<br>lw, lb                                              | LEAVE <sup>d64</sup>      | far RET<br>lw                   | far RET                          | INT3                              | INT<br>Ib                       | INTO <sup>i64</sup>            | IRET/D/Q                                |
| D   | Shift Grp 2 <sup>1A</sup> AAMi <sup>64</sup> AADi <sup>64</sup> XLAT/ |                                                      |                                |                                                                  |                                           |                                           |                             | ESC (Escape to coprocessor instruction set) |                                                              |                           |                                 |                                  |                                   |                                 |                                |                                         |
|     | Eb, 1                                                                 | Ev, 1                                                | Eb, CL                         | Ev, CL                                                           | lb                                        | lb                                        |                             | XLATB                                       |                                                              |                           |                                 |                                  |                                   |                                 |                                |                                         |
| E   | LOOPNE <sup>f64</sup> /<br>LOOPNZ <sup>f64</sup><br>Jb                | LOOPE <sup>f64</sup> /<br>LOOPZ <sup>f64</sup><br>Jb | LOOP <sup>f64</sup><br>Jb      | JrCXZ <sup>f64</sup> /<br>Jb                                     | AL, Ib                                    | eAX, lb                                   | lb, AL                      | OUT<br>lb, eAX                              | near CALL <sup>f64</sup><br>Jz                               | near <sup>f64</sup><br>Jz | JMP<br>far <sup>i64</sup><br>Ap | short <sup>f64</sup><br>Jb       | AL, DX                            | eAX, DX                         | DX, AL                         | DUT DX, eAX                             |
| F   | LOCK<br>(Prefix)                                                      | INT1                                                 | REPNE<br>XACQUIRE<br>(Prefix)  | REP/REPE<br>XRELEASE<br>(Prefix)                                 | HLT                                       | СМС                                       | Unar<br>Eb                  | y Grp 3 <sup>1A</sup><br>Ev                 | CLC                                                          | STC                       | CLI                             | STI                              | CLD                               | STD                             | INC/DEC<br>Grp 4 <sup>1A</sup> | INC/DEC<br>Grp 5 <sup>1A</sup>          |

Figure 3-2-1 1-byte opcodes

Figure 3-2-2 shows a portion of the 2-byte Opcode table, where, like in Figure 3-2-1, the red squares indicate a transition to a table with Opcodes of greater byte size.





Figure 3-2-2 2-byte opcodes

#### 3-3- SIB and ModR/M

The third part of an instruction can be the ModR/M section, which itself consists of three parts, as shown in Figure 3-3-1. We extract the operands of an instruction from this section (if necessary, we will also use the parts explained later). As mentioned in the Opcode section, bits 5 to 3 can either determine the register or be part of the Opcode.



Figure 3-3-1 ModR/M placement



Figure 3-3-2 shows the method of determining the first and second operands of instruction operations. In this way, based on the values of the Mod, Reg, and R/M sections, the first operand is identified in the Effective Address column, and the second operand is specified in the r32 (/r) row.

| r8(/r)<br>r16(/r)<br>r32(/r)<br>mm(/r)<br>xmm(/r)<br>(In decimal) /digit (Opcode)<br>(In binary) REG =                                                                      | AL<br>AX<br>EAX<br>MMO<br>XMMO<br>0 | CL<br>CX<br>ECX<br>MM1<br>XMM1<br>1<br>001           | DL<br>DX<br>EDX<br>MM2<br>XMM2<br>2<br>010   | BL<br>BX<br>EBX<br>MM3<br>XMM3<br>3<br>011   | AH<br>SP<br>ESP<br>MM4<br>XMM4<br>4<br>100   | CH<br>BP<br>EBP<br>MM5<br>XMM5<br>5<br>101   | DH<br>SI<br>ESI<br>MM6<br>XMM6<br>6<br>110   | BH<br>DI<br>EDI<br>MM7<br>XMM7<br>7          |                                              |                                              |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|--|--|--|
| Effective Address                                                                                                                                                           | Mod                                 | R/M                                                  |                                              | Value of ModR/M Byte (in Hexadecimal)        |                                              |                                              |                                              |                                              |                                              |                                              |  |  |  |
| [EAX]<br>[ECX]<br>[EDX]<br>[EBX]<br>[][] <sup>1</sup><br>disp32 <sup>2</sup><br>[ESI]<br>[EDI]                                                                              | 00                                  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 00<br>01<br>02<br>03<br>04<br>05<br>06<br>07 | 08<br>09<br>0A<br>0B<br>0C<br>0D<br>0E<br>0F | 10<br>11<br>12<br>13<br>14<br>15<br>16<br>17 | 18<br>19<br>1A<br>1B<br>1C<br>1D<br>1E<br>1F | 20<br>21<br>22<br>23<br>24<br>25<br>26<br>27 | 28<br>29<br>2A<br>2B<br>2C<br>2D<br>2E<br>2F | 30<br>31<br>32<br>33<br>34<br>35<br>36<br>37 | 38<br>39<br>3A<br>3B<br>3C<br>3D<br>3E<br>3F |  |  |  |
| [EAX]+disp8 <sup>3</sup> [ECX]+disp8 [EDX]+disp8 [EBX]+disp8 [-][-]+disp8 [EBP]+disp8 [ESI]+disp8 [EOI]+disp8                                                               | 01                                  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 40<br>41<br>42<br>43<br>44<br>45<br>46<br>47 | 48<br>49<br>4A<br>4B<br>4C<br>4D<br>4E<br>4F | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57 | 58<br>59<br>5A<br>5B<br>5C<br>5D<br>5E<br>5F | 60<br>61<br>62<br>63<br>64<br>65<br>66       | 68<br>69<br>6A<br>6B<br>6C<br>6D<br>6E<br>6F | 70<br>71<br>72<br>73<br>74<br>75<br>76<br>77 | 78<br>79<br>7A<br>7B<br>7C<br>7D<br>7E<br>7F |  |  |  |
| [EAX]+disp32<br>[ECX]+disp32<br>[EDX]+disp32<br>[EBX]+disp32<br>[-][-]+disp32<br>[EBP]+disp32<br>[ESI]+disp32<br>[ESI]+disp32                                               | 10                                  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 80<br>81<br>82<br>83<br>84<br>85<br>86<br>87 | 88<br>89<br>8A<br>8B<br>8C<br>8D<br>8E<br>8F | 90<br>91<br>92<br>93<br>94<br>95<br>96<br>97 | 98<br>99<br>9A<br>9B<br>9C<br>9D<br>9E<br>9F | A0<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7 | A8<br>A9<br>AA<br>AB<br>AC<br>AD<br>AE<br>AF | B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7 | B8<br>B9<br>BA<br>BB<br>BC<br>BD<br>BE<br>BF |  |  |  |
| EAX/AX/AL/MMO/XMMO<br>ECX/CX/CL/MM/XMM1<br>EDX/DX/DL/MM2/XMM2<br>EBX/BX/BL/MM3/XMM3<br>ESP/SP/AH/MM4/XMM4<br>EBP/BP/CH/MM5/XMM5<br>ESI/SI/DH/MM6/XMM6<br>EDI/DI/BH/MM7/XMM7 | 11                                  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6       | C8<br>C9<br>CA<br>CB<br>CC<br>CD<br>CE<br>CF | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7 | D8<br>D9<br>DA<br>DB<br>DC<br>DD<br>DE<br>DF | E0<br>E1<br>E2<br>E3<br>E4<br>E5<br>E6<br>E7 | E8<br>E9<br>EA<br>EB<br>EC<br>ED<br>EE       | F0<br>F1<br>F2<br>F3<br>F4<br>F5<br>F6<br>F7 | F8<br>F9<br>FA<br>FB<br>FC<br>FD<br>FE<br>FF |  |  |  |

Figure 3-3-2 finding effective address based on Mod R/M

Some rows in the table in Figure 3-5 refer to a new table, which is actually the SIB byte that specifies the corresponding column and row in the second table (Figure 3-3-3).

| r8(/r) r15(/r) r32(/r) mm(/r) xmm(/r) (In decimal) /digit (Opcode) (In binary) REG =                                                                   | AL<br>AX<br>EAX<br>MMO<br>XMMO<br>0 | CL<br>CX<br>ECX<br>MM1<br>XMM1<br>1<br>001           | DL<br>DX<br>EDX<br>MM2<br>XMM2<br>2<br>010   | BL<br>BX<br>EBX<br>MM3<br>XMM3<br>3<br>011   | AH<br>SP<br>ESP<br>MM4<br>XMM4<br>4<br>100   | CH<br>BP<br>EBP<br>MM5<br>XMM5<br>5<br>101   | DH<br>SI<br>ESI<br>MM6<br>XMM6<br>6<br>110   | BH<br>DI<br>EDI<br>MM7<br>XMM7<br>7    | SIB                                          |                                              |     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------|----------------------------------------------|----------------------------------------------|-----|
| [EAX]                                                                                                                                                  | Mod<br>00                           | <b>R/M</b>                                           | 00                                           | 08                                           | 10                                           | 18                                           | 20                                           | 28                                     | 30                                           | 38                                           | 4// |
| [ECX]<br>[EDX]<br>[FBX]                                                                                                                                | 00                                  | 001<br>010<br>011                                    | 01<br>02<br>03                               | 09<br>0A<br>0B                               | 11<br>12<br>13                               | 19<br>1A<br>1B                               | 21<br>22<br>23                               | 29<br>2A<br>2B                         | 31<br>32<br>33                               | 39<br>3A<br>3B                               |     |
| [][]'_                                                                                                                                                 |                                     | 100                                                  | 04                                           | 00                                           | 14                                           | 10                                           | 24                                           | 2C                                     | 34                                           | 3C                                           | /   |
| aisp32 <sup>2</sup><br>[ESI]<br>[EDI]                                                                                                                  |                                     | 101<br>110<br>111                                    | 05<br>06<br>07                               | 0E<br>0F                                     | 16<br>16<br>17                               | 10<br>1E<br>1F                               | 25<br>26<br>27                               | 2D<br>2E<br>2F                         | 35<br>36<br>37                               | 3E<br>3F<br>3D                               |     |
| [EAX]+disp8 <sup>3</sup><br>[ECX]+disp8<br>[EDX]+disp8<br>[ERX]+disp8                                                                                  | 01                                  | 000<br>001<br>010<br>011                             | 40<br>41<br>42<br>43                         | 48<br>49<br>4A<br>4B                         | 50<br>51<br>52<br>53                         | 58<br>59<br>5A<br>5B                         | 60<br>61<br>62<br>63                         | 68<br>69<br>6A<br>6B                   | 70<br>71<br>72<br>73                         | 78<br>79<br>7A<br>7B                         |     |
| [][]+disp8                                                                                                                                             |                                     | 100                                                  | 44                                           | 4C                                           | 54                                           | 5C                                           | 64                                           | 6C                                     | 74                                           | 7C                                           |     |
| [EBP]+disp8<br>[ESI]+disp8<br>[EDI]+disp8                                                                                                              |                                     | 101<br>110<br>111                                    | 45<br>46<br>47                               | 4D<br>4E<br>4F                               | 55<br>56<br>57                               | 50<br>5E<br>5F                               | 66<br>67                                     | 6E<br>6F                               | 75<br>76<br>77                               | 70<br>7E<br>7F                               |     |
| [EAX]+disp32<br>[ECX]+disp32<br>[EDX]+disp32<br>[EBX]+disp32                                                                                           | 10                                  | 000<br>001<br>010<br>011                             | 80<br>81<br>82<br>83                         | 88<br>89<br>8A<br>8B                         | 90<br>91<br>92<br>93                         | 98<br>99<br>9A<br>9B                         | A0<br>A1<br>A2<br>A3                         | A8<br>A9<br>AA<br>AB                   | B0<br>B1<br>B2<br>B3                         | B8<br>B9<br>BA<br>BB                         |     |
| [][]+disp32<br>[EBP]+disp32                                                                                                                            |                                     | 100                                                  | 84                                           | 8C                                           | 94                                           | 9C                                           | A4<br>A5                                     | AC<br>AD                               | B4                                           | BC                                           |     |
| [ESI]+disp32<br>[EDI]+disp32                                                                                                                           |                                     | 110<br>110<br>111                                    | 86<br>87                                     | 8E<br>8F                                     | 96<br>97                                     | 9E<br>9F                                     | A6<br>A7                                     | AE<br>AF                               | B6<br>B7                                     | BE<br>BF                                     |     |
| EAX/AX/AL/MMO/XMMO CCX/CCX/CL/MM/XMM1 CDX/DX/DD/MM2/XMM2 EBX/BX/BL/MM3/XMM3 ESP/SP/AL/MM4/XMM4 EBP/BP/CL/MM5/XMM5 ESI/SI/DH/MM6/XMM6 ED/DI/BH/MM7/XMM7 | 11                                  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | CO<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7 | C8<br>C9<br>CA<br>CB<br>CC<br>CD<br>CE<br>CF | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7 | D8<br>D9<br>DA<br>DB<br>DC<br>DD<br>DE<br>DF | E0<br>E1<br>E2<br>E3<br>E4<br>E5<br>E6<br>E7 | E8<br>E9<br>EA<br>EB<br>EC<br>ED<br>EE | F0<br>F1<br>F2<br>F3<br>F4<br>F5<br>F6<br>F7 | F8<br>F9<br>FA<br>FB<br>FC<br>FD<br>FE<br>FF |     |

| r32<br>(In decimal) Base =<br>(In binary) Base =                                  |    |                                                      | EAX<br>0<br>000                              | ECX<br>1<br>001                              | EDX<br>2<br>010                              | EBX<br>3<br>011                              | ESP<br>4<br>100                              | [*]<br>5<br>101                              | ESI<br>6<br>110                              | EDI<br>7<br>111                              |  |  |
|-----------------------------------------------------------------------------------|----|------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|--|--|
| Scaled Index                                                                      | SS | Index                                                | Value of SIB Byte (in Hexadecimal)           |                                              |                                              |                                              |                                              |                                              |                                              |                                              |  |  |
| [EAX]<br>[ECX]<br>[EDX]<br>[EBX]<br>none<br>[EBP]<br>[ESI]<br>[EDI]               | 00 | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 00<br>08<br>10<br>18<br>20<br>28<br>30<br>38 | 01<br>09<br>11<br>19<br>21<br>29<br>31<br>39 | 02<br>0A<br>12<br>1A<br>22<br>2A<br>32<br>3A | 03<br>0B<br>13<br>1B<br>23<br>2B<br>33<br>3B | 04<br>0C<br>14<br>1C<br>24<br>2C<br>34<br>3C | 05<br>0D<br>15<br>1D<br>25<br>2D<br>35<br>3D | 06<br>0E<br>16<br>1E<br>26<br>2E<br>36<br>3E | 07<br>0F<br>17<br>1F<br>27<br>2F<br>37<br>3F |  |  |
| [EAX*2]<br>[ECX*2]<br>[EDX*2]<br>[EBX*2]<br>none<br>[EBP*2]<br>[ESI*2]<br>[EDI*2] | 01 | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 40<br>48<br>50<br>58<br>60<br>68<br>70<br>78 | 41<br>49<br>51<br>59<br>61<br>69<br>71<br>79 | 42<br>4A<br>52<br>5A<br>62<br>6A<br>72<br>7A | 43<br>4B<br>53<br>5B<br>63<br>6B<br>73<br>7B | 44<br>4C<br>54<br>5C<br>64<br>6C<br>74<br>7C | 45<br>4D<br>55<br>5D<br>65<br>6D<br>75<br>7D | 46<br>4E<br>56<br>5E<br>66<br>6E<br>76<br>7E | 47<br>4F<br>57<br>5F<br>67<br>6F<br>77       |  |  |
| [EAX*4]<br>[ECX*4]<br>[EDX*4]<br>[EBX*4]<br>none<br>[EBP*4]<br>[ESI*4]<br>[EDI*4] | 10 | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 80<br>88<br>90<br>98<br>A0<br>A8<br>B0<br>B8 | 81<br>89<br>91<br>99<br>A1<br>A9<br>B1<br>B9 | 82<br>8A<br>92<br>9A<br>A2<br>AA<br>B2<br>BA | 83<br>8B<br>93<br>9B<br>A3<br>AB<br>B3<br>BB | 84<br>8C<br>94<br>9C<br>A4<br>AC<br>B4<br>BC | 85<br>8D<br>95<br>9D<br>A5<br>AD<br>B5<br>BD | 86<br>8E<br>96<br>9E<br>A6<br>AE<br>B6<br>BE | 87<br>8F<br>97<br>9F<br>A7<br>AF<br>B7       |  |  |
| [EAX*8]<br>[ECX*8]<br>[EDX*8]<br>[EBX*8]<br>none<br>[EBP*8]<br>[ESI*8]<br>[EDI*8] | 11 | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | CO<br>C8<br>DO<br>D8<br>EO<br>E8<br>FO<br>F8 | C1<br>C9<br>D1<br>D9<br>E1<br>E9<br>F1<br>F9 | C2<br>CA<br>D2<br>DA<br>E2<br>EA<br>F2<br>FA | C3<br>CB<br>D3<br>DB<br>E3<br>EB<br>F3<br>FB | C4<br>CC<br>D4<br>DC<br>E4<br>EC<br>F4<br>FC | C5<br>CD<br>D5<br>DD<br>E5<br>ED<br>F5<br>FD | C6<br>CE<br>D6<br>DE<br>E6<br>EE<br>F6<br>FE | C7<br>CF<br>D7<br>DF<br>E7<br>EF<br>F7       |  |  |

Figure 3-3-3 Mod R/M table

The SIB section also consists of three parts, which are shown in Figure 3-3-4. Based on the values of Scale, Index, and Base, a cell from the right table in Figure 3-6 is selected, which provides the necessary values for memory access.



Figure 3-3-4 SIB placement



#### 3-4- Immediate Placement

As seen in the table in Figure 3-5, the Displacement section is used in some memory addresses, and its value is used directly. Additionally, sometimes one of the operands of the instruction is located in the Immediate section, and we execute the instruction by reading it directly.

#### 4- Software Model

In this section, the structure discussed in Section 2, along with other items, must be implemented.

#### 4-1- Code Architecture

Since there are multiple files in this project, explaining the code hierarchy is essential. The processor is intended to operate alongside a memory unit. Therefore, the processor and the memory unit together form the entire system (File: *FullSystem.h*). The memory unit is simply an array of 2000 32-bit cells. Since, in a real system, the processor must ensure that the memory is ready for communication, a ready signal has been assigned for the memory, which is simply set manually to always be 1, meaning the memory is always ready to communicate with the processor. In the file main.cpp, the simulation duration, the creation of the vcd file, and monitoring the communication signals between the processor and memory are configured. The code hierarchy from the highest level to the lowest is as follows:

- 1. Test bench execution file and its settings (*Main.cpp*)
- 2. Overall system file comprising the processor and memory (*FullSystem.h*)
- 3. Main processor file (ISS.h) and main memory file (Memory.h)
- 4. Instruction execution file (*BaseFunctions.h*)
- 5. Library file and some general functions common between components (*Requirements.h*)



In the header files, only the function names are mentioned, while the function descriptions are included in the .cpp files. In addition to the above files, there is a separate file for testing memory named MemoryTB. To compile the files, the makefile provided in the folder is used.

## **4-1-1 Modeling the Processor Structure**

In the first phase, we will model the required ports, registers, and input/output signals. The mentioned registers include the main system registers (as shown in Figure 2-1) and the registers needed for temporarily storing variables (in the file *ISS.h*).

```
11
                                              -PORTS-
12
         sc_in<sc_logic> clk;
13
         sc_out<sc_lv<ADDRESS_SIZE>> AddressBus;
14
         sc_in<sc_lv<DATA_SIZE>> DataBus_in;
15
         sc_out<sc_lv<DATA_SIZE>> DataBus_out;
         sc_out<sc_logic> read_request, write_request, input_valid;
16
         sc_in<sc_logic> mem_ready;
17
                                             --INTERNAL REGISTERS---
18
19
         sc_lv<REGISTER_WIDTH> EAX, EBX, ECX, EDX, EBP, ESI, EDI, ESP; // General-Purpose Register
20
         sc_lv<SEGMENT_REGISTER_WIDTH> CS, DS, SS, ES, FS, GS; // Segment Registers
         sc_lv<EFLAG_WIDTH> EFLAGS; // EFLAGS Register
21
22
         sc_lv<EFLAG_WIDTH> *EFLAGS_ptr;
         sc_lv<EIP_WIDTH> EIP; //EIP Register
23
         sc_lv<MAX_INST_WIDTH> Instruction;
24
25
         sc_lv<8> disp8;
26
         sc_lv<32> disp32;
27
         sc_lv<8> SIB;
28
         sc_lv<ADDRESS_SIZE> effective_address;
29
         sc_lv<32> memory_write_data;
30
         sc_lv<32> memory_read_data;
```

Figure 4-1-1 Register Modeling

#### 4-1-2 Execution Unit Modeling

In this stage, we need to model the Opcode table, specifically the table shown in Figure 3-2-1. For each cell in the table, we will write a function with the format:

<sup>&</sup>quot;void T#table number #row number#column number instruction name"



Within each function, we will implement the specific actions that the corresponding instruction performs. For example, the function *T1\_8B\_MOV\_DATA* indicates that in the table shown in Figure 4-1-2, at row 8 and column 11, the instruction *MOV\_DATA* exists, and its function has been defined accordingly.

Figure 4-1-2 functions MOV\_DATA

```
template <int ADDRESS_SIZE, int DATA_SIZE, int REGISTER_WIDTH, int SEGMENT_REGISTER_WIDTH, int EFLAG_WIDTH, int EIP_WII
       void CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>:
1747
           T1_A3_MOV_DATA(vector<sc_lv<8>> Instruction_Bytes)
1748
1749
1750
           int mod_location = 1;
1751
           sc_lv<8> ModRM_Byte = Instruction_Bytes[mod_location];
           sc_lv<REGISTER_WIDTH> *EAX_;
1752
1753
           EAX_ = \&EAX;
           load_disp32(Instruction_Bytes, 1);
1754
           effective_address = disp32;
1755
           memory_write_data = EAX;
1756
1757
           cout << "address is: " << endl;</pre>
1758
           write_request = SC_LOGIC_1;
           wait(write_done);
1759
1760
           Instruction_done.notify();
1761
```

Figure 4-1-3function T1\_A3\_MOV\_DATA

All of these functions, defined as \*FunctionPtr, will be placed in a two-dimensional array named opcode\_1B[16][16] under the table1 function (Figure 4-1-4). (File: ISS.h)



```
template <int ADDRESS_SIZE, int DATA_SIZE, int REGISTER_WIDTH, int SEGMENT_REGISTER_WIDTH, int EFLAG_WIDTH, int EIP_WIDTH, int MAX_INST_WIDTH>
568
      void CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::table1()
569
570
          opcode_1B[0][0] = &CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::T1_00_ADD;
571
572
          opcode_1B[0][1] = &CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::T1_01_ADD;
          opcode_1B[0][2] = &CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::T1_02_ADD;
573
          opcode_1B[0][3] = &CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::T1_03_ADD;
574
          opcode_1B[0][4] = &CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::T1_04_ADD;
575
576
          opcode_1B[0][5] = &CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::T1_05_ADD;
577
578
          opcode_1B[2][9] = &CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::T1_29_SUB;
          opcode_1B[2][11] = &CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::T1_2B_SUB;
579
          opcode_1B[2][13] = &CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::T1_2D_SUB;
580
```

Figure 4-1-4 function table1

We will write the corresponding functions for the remaining instructions in the same way and add them to the opcode\_1B table. The implemented instructions are listed below:

ADD - Add

AND - Logical AND

CMP - Compare Two Operands

DEC – Decrement By 1

DIV – Unsigned Divide

IDIV – Signed Divide

INC – Increment By 1

MOV – Move Data

MUL – Unsigned Multiply

OR – Logical Inclusive OR

SUB – Integer Subtraction



## 4-2- Steps for Executing Instructions in Code

To execute an instruction, several steps are followed. First, instructions must be read from memory in a way that 32 bytes are retrieved. Since each memory location is considered to be 32 bits, reading 32 bytes requires accessing 8 memory locations (equivalent to 256 bits). After reading the instructions from memory, the retrieved data is divided into two 16-byte segments, and each of these 16 bytes is examined separately. Then, it must be determined how many instructions are contained within each 16-byte segment, and these instructions need to be separated. After this stage, the instructions are executed in the order they were read.

The constructor for the main processor module in the code (*CPU\_ISS*) is as follows.

```
131
           //--
                                                ----CONSTRUCTOR----
           SC_CTOR(CPU_ISS)
132
133
134
               IP = 1799;
135
               initialize();
136
               EFLAGS_ptr = &EFLAGS;
137
               table1();
               table1_length();
138
139
               Address_init();
140
               SC_THREAD(decoding);
141
               sensitive << clk.pos();</pre>
               SC_THREAD(read_mem);
142
               sensitive << clk.pos();</pre>
143
               SC_THREAD(write_mem);
144
145
               sensitive << clk.pos();</pre>
               SC THREAD(read Instruction);
146
147
               sensitive << clk.pos();</pre>
               SC_THREAD(pre_decode);
148
149
               sensitive << clk.pos();</pre>
               // SC_METHOD(set_default);
150
151
               // sensitive << clk.pos();</pre>
152
```

Figure 4-2-1 constructor

As observed, the functions *initialize()*, *table1()*, *table1\_length()*, and *Address\_init()* are executed first for initialization. Next, the decoding function (Figure 4-2-2) is called. When this function is executed, two scenarios can occur at the beginning: if the instruction buffer





is empty, the *read\_Inst* event is triggered (notified), and the instruction buffer is filled by executing the *read\_Instruction()* function. After that, we proceed to the *pre\_decode* stage. If the instruction buffer is not empty from the start, we directly execute the *pre\_decode()* function.

```
void CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::decoding()
807
808
           int inst = 0;
          while (true)
809
810
              if (PC == 1811)
811
812
813
                  if (inst == 4)
814
                      break:
                  else
815
816
                     inst++;
817
818
              wait(clk.posedge_event());
819
              if (Instruction_Buffer.size() == 0)
820
821
                  read_Inst.notify();
822
                  wait(fetch_done);
                  pre_dec.notify();
823
824
                  wait(pre_dec_done);
              Instruction = Instruction_Buffer[0];
828
               int inst_len;
829
               for (int i = MAX_INST_WIDTH; i >= 0; i--)
830
                  if (Instruction[i] == 'X')
831
832
                       inst_len = (MAX_INST_WIDTH - i) / 8;
833
834
                      break:
835
                  inst_len = (MAX_INST_WIDTH - i) / 8;
836
837
              cout << "-
838
                                                                                                 -----" << endl:
               cout << "Instruction is :" << Instruction << endl;</pre>
839
840
               vector<sc_lv<8>> Instruction_Bytes;
841
               for (int i = 0; i < inst_len; i++)</pre>
842
843
                   Instruction_Bytes.push_back(Instruction.range(119 - 8 * i, 112 - 8 * i));
844
845
846
               int opcode_location;
847
               // will be completed later
848
              opcode_location = 0;
849
               int row = Instruction_Bytes[opcode_location].range(7, 4).to_uint();
               int column = Instruction_Bytes[opcode_location].range(3, 0).to_uint();
               (this->*opcode_1B[row][column])(Instruction_Bytes);
852
              Instruction_Buffer = erase_front(Instruction_Buffer);
853
              print_register_values();
               wait(clk.posedge_event());
854
855
856
```

Figure 4-2-2 function decoding

Within the *pre\_decode()* function (Figure 4-2-3), the 16 bytes retrieved are examined, and the length of each instruction is determined using functions that end with "\_Len" (as shown in Figure 4-2-4). All instructions present in the 16-byte buffer are separated (different



instructions are stored in a vector called Instruction\_Buffer). The storage method is such that the mentioned vector contains elements of type  $sc\_lv < 120 >$ , with each instruction placed at the beginning of each  $sc\_lv$ , followed by an 'X' until it reaches 120 characters. After that, based on the extracted opcode, the corresponding instruction is executed. In the next section, we will see an example of instruction execution and the process of calling functions.





```
726
       void CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::pre_decode()
727
728
           while (true)
729
730
               wait(pre_dec);
731
               string Inst_buffer;
732
               vector<sc_lv<8>> opcode_bytes;
733
               if (second_pre_dec)
734
735
                   for (int i = 4; i < 8; i++)
736
                       Inst_buffer += Instruction_parts[i].to_string();
737
738
739
740
               else
741
               {
742
                   for (int i = 0; i < 4; i++)
743
744
                       Inst_buffer += Instruction_parts[i].to_string();
745
746
               while (Inst buffer.length() != 0) // main pre-decode
747
748
749
                   opcode_bytes.clear();
750
                   int inst_length = 0;
751
                   int opcode_location = 0; // location as byte
                   // byte count is from left (MSB)
752
753
                   sc_lv<8> first_byte = Inst_buffer.substr(0, 8).c_str();
754
                   if ((first_byte == 0x66) || (first_byte == 0x67) || (64 < first_byte.to_uint() < 79))-
                   // detecting opcode
761
                   sc_lv<8> opcode_first_byte = Inst_buffer.substr(opcode_location * 8, 8).c_str();
762
                   inst_length++;
763
                   opcode_bytes.push_back(opcode_first_byte);
764
                   if (opcode_first_byte == 0x0F)
765
766
                        inst_length++;
767
                        sc_lv<8> opcode_second_byte = Inst_buffer.substr(8 * (opcode_location + 1), 8).c_str();
768
                        opcode_bytes.push_back(opcode_second_byte);
769
                        if (opcode_second_byte == 0x38 || opcode_second_byte == 0x3A)
770
771
                            sc_lv<8> opcode_third_byte = Inst_buffer.substr(8 * (opcode_location + 2), 8).c_str();
772
                            opcode_bytes.push_back(opcode_third_byte);
773
                            inst_length++;
774
775
776
                   switch (opcode_bytes.size())
777
778
                   case 1:
779
780
                        int row = opcode_bytes[0].range(7, 4).to_uint();
                        int column = opcode_bytes[0].range(3, 0).to_uint();
781
782
                        inst_length += (this->*opcode_1B_length[row][column])(opcode_bytes, Inst_buffer, inst_length);
783
                       break;
784
785
                   case 2:
786
                   { ...
792
                   case 3:
793
                   { ...
799
                   default:
800
                       break;
801
                   string effective instruction = Inst buffer.substr(0, inst length * 8);
802
                   int len = 120 - effective instruction.length():
803
                   for (int i = 0; i < len; i++) --
804
808
                   sc_lv<120> temp = effective_instruction.c_str();
cout << "effective inst: " << temp << endl;</pre>
809
                   Instruction_Buffer.push_back(temp);
810
                   Inst_buffer.erase(0, inst_length * 8);
811
812
813
               pre_dec_done.notify();
814
               wait(clk.posedge_event());
```

Figure 4-2-3 pre\_decoding



```
int CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, E
2101
2102
          T1_05_ADD_Len(vector<sc_lv<8>> opcode_bytes, string Inst_Buffer, int location)
2103 {
          // Immediate to AL,AX or EAX. Since we are doing 32 bit operation, we use EAX.
2104
2105
          // Since this instruction doesn't need ModR/M byte, the next Bytes are Immediate data.
2106
          sc_lv<8> opcode = opcode_bytes[0];
          if (opcode[0] == SC_LOGIC_0)
2107
              return 1; // immediate 8 bit
2108
2109
           else if (opcode[1] == SC_LOGIC_1)
2110
           return 4; // immediate 32 bit
2111
```

Figure 4-2-4 instruction length finder

Assume that the "*ADD: memory to register*" instruction is detected in the decode function, represented as "0000 0000: mod reg r/m." Of course, if necessary, SIB and displacement bits can be added to this instruction (Figure 4-2-5).



Figure 4-2-5 ADD: memory to register

Based on the second byte of the instruction, which is the ModRM, the operands of the instruction must be determined. By placing the values of the Mod, Reg, and R/M sections in the table (Figure 3-3-2), it is determined that the first operand is the EAC register. To find the second operand, attention must be paid to the SIB byte and also to the table in Figure 3-3-3. The entry pointed to by the SIB byte is identified in the figure, and using formula 4-1, the memory address from which the content should be read is determined.

 $memory\ address = scale * index + base + displacement$ 

Formula 4-1 physical address generation formula



For example, suppose the following values are stored in the processor registers and memory:

$$ECX = 420$$

$$EDI = 30$$

$$EBX = 20$$

Mem 
$$[773] = 5043$$

The process for calculating the memory location from which we need to read the value is as follows:

$$scale = 2$$

$$index = EBX = 20$$

base = 
$$EDI = 30$$

displacement = 703

Mem 
$$[2*20 + 30 + 703] = Mem [773] = 5043$$

Now, the addition operation between the two operands is performed:

$$ECX + Mem [773] = 420 + 5043 = 5463$$

Finally, the result of the addition is stored in the ECX register, and the addition operation is completed.

Now let's examine the same instruction and its execution process in the code. We previously covered up to the decode section. We know that the Opcode "0000 0011" in hexadecimal becomes 03h. Therefore, the function "T1\_03\_ADD" should be executed here. (Figure 4-2-6).





```
void CPU_ISS<ADDRESS_SIZE, DATA_SIZE, REGISTER_WIDTH, SEGMENT_REGISTER_WIDTH, EFLAG_WIDTH, EIP_WIDTH, MAX_INST_WIDTH>::
1085
           T1_03_ADD(vector<sc_lv<8>> Instruction_Bytes)
1086
1087
           int mod_location = 1; // needs completion
1088
           sc_lv<8> ModRM_Byte = Instruction_Bytes[mod_location];
1089
           int table_index = ModRM_Byte.to_uint();
1090
           if (table_index > 192) // Mod = 11 : simple register to register Instruction
1091
1092
               sc_lv<REGISTER_WIDTH> *operand1 = convert_to_reg(Operand_32b_MODRM[table_index][0]);
               sc_lv<REGISTER_WIDTH> *operand2 = convert_to_reg(Operand_32b_MODRM[table_index][1]);
1093
1094
               DO_Addition(operand1, operand2, operand1, EFLAGS);
1095
1096
               Instruction_done.notify();
1097
1098
           else if ((ModRM_Byte.range(7, 6) == "00" || ModRM_Byte.range(7, 6) == "01" || ModRM_Byte.range(7, 6) == "10") && ModRM_Byte.range(2, 0) == "100") // SIB needed
1099
               effective_address = convert_to_SIB_address(Instruction_Bytes, mod_location);
1100
1101
               cout << "address is : " << effective_address << endl;</pre>
               AddressBus = effective_address;
1102
1103
               wait(clk.posedge_event());
               read_data.notify();
1104
1105
               wait(read_done);
1106
               sc_lv<REGISTER_WIDTH> *operand = convert_to_reg(Operand_32b_MODRM[table_index][1]);
1107
1108
               DO_Addition(operand, &memory_read_data, operand, EFLAGS);
1109
1110
               Instruction done.notify();
1111
           else // simple memory to register without SIB byte
1112
1113
1114
               find_disp(Instruction_Bytes, mod_location);
1115
               effective_address;
1116
               addr = convert_to_address(Operand_32b_MODRM[table_index][0]);
1117
               cout << "address is : " << addr << endl;
1118
1119
               effective_address = addr;
1120
               sc_lv<REGISTER_WIDTH> *operand = convert_to_reg(Operand_32b_MODRM[table_index][1]);
1121
               AddressBus = effective address;
1122
               wait(clk.posedge_event());
1123
               read_data.notify();
1124
               wait(read done);
1125
               DO_Addition(operand, &memory_read_data, operand, EFLAGS);
1126
               wait(clk.posedge_event());
1127
               Instruction_done.notify();
1128
1129
```

Figure 4-2-6 function T1 03 ADD

Here, since our operation is "memory to register," the second part of the conditions in the function  $T1\_03\_ADD$ , specifically line 1098, is executed. Upon closer inspection of this section, we see that the address of the memory location to be read is obtained using the <code>convert\_to\_SIB\_address</code> function. Then, the memory read operation is performed. After



that, the second operand is identified using the *convert\_to\_reg* function. In the next step, the *Do Addition* function is called. (Figure 4-2-7 and *BaseFunctions.cpp* file).

```
66
     void D0_Addition(sc_lv<32> *op1, sc_lv<32> *op2, sc_lv<32> *result, sc_lv<32> &EFLAGS)
67
68
          cout << "Addition Called" << endl;</pre>
69
          cout << "operand 1 is : " << op1->to_int() << endl;</pre>
          cout << "operand 2 is : " << op2->to_int() << endl;</pre>
70
71
          *result = op1->to_int() + op2->to_int();
          cout << "result is : " << result->to_int() << endl;</pre>
72
73
          set_Eflags(*op1, *op2, *result, EFLAGS, 1, "11111100000");
74
```

Figure 4-2-7 function Do Addition

Further explanation of the code in Figure 4-2-7:

This function, specific to row 0 and column 3 of Figure 3-2, performs the addition operation. In the initial lines of code, the position of the ModR/M bits among other bits is determined, and a variable named *table\_index* is used to store the integer value of the ModR/M bits. Then, by analyzing the different parts of the ModR/M bits, we identify which section of the table in Figure 3-5 the operation falls under.

If the *table\_index* value is greater than 192, it indicates that the two operands of the instruction are stored in the processor's registers, meaning we just need to read the register values and perform the operation. Otherwise, if memory access is required to reach the necessary operands, and the condition in line 1098 is true, the SIB bits will be needed for memory access. If the condition in line 1098 is not met, memory access is done without SIB bits.

Within the condition of line 1098, the address referenced by the SIB bits is first determined. The address is then placed on the bus, and memory is read. Once the memory data is read, the other operand is fetched from the processor's registers, and the addition operation is performed.

If the condition in line 1112 is met, the *find\_disp* function is called to find the location of the displacement bits. These bits are used to determine the memory address that should be



read. After that, the remaining steps are executed in the same way as in the previous condition.

As can be seen, in this function, the addition between the two operands is performed, and after that, the *set\_Eflags* function is called to change the necessary flags based on the instruction and its result. (Figure 4-2-8 and the *BaseFunctions.cpp* file)

```
void set_Eflags(sc_lv<32> operand1, sc_lv<32> operand2, sc_lv<32> result, sc_lv<32> &EFLAGS, int mode, string flags_status) //--> flags: false: 0, true: 1, clear: 2
                                                                                                                                                                                                                                                                                                                              //--> mode: 1: ADD, 2: SUB, 3: AND, 4: OR, 5: MUL
17
                       int \ OF = flags\_status[0], \ SF = flags\_status[1], \ ZF = flags\_status[2], \ AF = flags\_status[3], \ PF = flags\_status[4], \ AF = flags\_status[4], 
                               CF = flags_status[5], TF = flags_status[6], IF = flags_status[7], DF = flags_status[8], NT = flags_status[9], RF = flags_status[10];
19
                      // ZF (Zero Flag)
20
                      if (ZF)
21
22
                               if (result.to_uint() == 0)
23
                                  EFLAGS[6] = 1;
24
                               else
                                 EFLAGS[6] = 0;
25
26
27
                       // SF (Sign Flag)
28
                      if (SF)
29
                               if (result[31] == 1)
30
31
                                 EFLAGS[7] = 1;
32
33
                                EFLAGS[7] = 0;
34
35
                       if (CF)
37
                               // CF (Carry Flag)
38
39
                       if (PF)
40
                               EFLAGS[2] = check_parity(result);
42
                      // OF (Overflow Flag)
43
44
                       if (OF)
45
46
                                if (mode == 1) // Add
47
                                           if ((operand1[31] == 0) && (operand2[31] == 0) && (result[31] == 1))
48
49
                                                 EFLAGS[11] = 1;
                                           else if ((operand1[31] == 1) && (operand2[31] == 1) && (result[31] == 0))
50
51
                                           EFLAGS[11] = 1;
52
                                           else
53
                                           EFLAGS[11] = 0;
55
                                else if (mode == 2) // Subtract
56
57
                                           if (((operand1[31] ^ operand2[31]) == 1) && ((result[31] ^ operand1[31]) == 1))
58
                                                   EFLAGS[11] = 1;
59
                                           EFLAGS[11] = 0;
60
61
62
63
                       cout << "EFLAGS UPDATE : " << EFLAGS << endl;</pre>
64
```

Figure 4-2-8 function set\_Eflags



Note: If we look at line 1108 in Figure 4-2-6, we see that the result is written to the location of the "*operand*," which is the pointer to the register. The reason for this is that the sum is supposed to be stored in the register.

Once this instruction is completed, the *Instruction\_done* event is triggered to allow the processor to move on to execute the next instructions.

#### 4-5- Testbench

To test this system, we first read 8 consecutive memory locations, starting from address 1799. Then we pre-decode 4 of them and execute the instructions in order.

**The first instruction**: Add the content of memory to the register and store the result in the destination register ESP. The memory address is calculated based on the instruction as follows:

```
[EBX] + disp32 = 20 + 60 = 80
```

```
disp32 is :60
address is: 80
Addition Called
operand 1 is: 80
operand 2 is : 390880194
result is: 390880274
EAX Register value: 1
EBX Register value: 20
ECX Register value: 30
EDX Register value: 40
EBP Register value: 50
ESI Register value: 60
EDI Register value: 70
ESP Register value: 390880274
```

Figure 4-5-1 Test result

**The second instruction**: Add the content of the register to memory and store the result in memory. The source register is EBX. The memory address is obtained through the SIB byte and displacement (disp).



```
disp8 is :206
scale : 8
index is : 30
disp8 is :192
operand 1 is : 20
operand 2 is : -1401842134
result is : -1401842114
data[-1401842114] written in address[492] at 550 ns
EAX Register value: 1
EBX Register value: 20
ECX Register value: 30
EDX Register value: 40
EBP Register value: 50
ESI Register value: 60
EDI Register value: 70
ESP Register value: 390880274
```

Figure 4-5-2 Test result

**The third instruction:** Add the content of the immediate value to memory and store the result in memory. The memory address is obtained from the instruction as follows:

[ESI] + disp8

```
disp8 is :139
imm is: 112
AND Called
operand 1 is memory data : 01110001010000000001111001101001
operand 2 is Immediate : 0000000000000000000000000001110000
EFLAGS UPDATE : XXXXXXXXXXXXXXXXXXXXXX0XXX00XXX1XX
data[-1401842114] written in address[199] at 670 ns
data[96] written in address[199] at 690 ns
EAX Register value: 1
EBX Register value: 20
ECX Register value: 30
EDX Register value: 40
EBP Register value: 50
ESI Register value: 60
EDI Register value: 70
ESP Register value: 390880274
```

Figure 4-5-3 Test result

**The fourth instruction:** The contents of two registers are ANDed together, and the result is stored in the second register. The first register is ESI, and the second register is ECX.



Figure 4-5-4 Test result

Now that the internal instruction buffer is emptied, since there are still 4 unprocessed locations in the processor's memory, we will pre-decode them.

Figure 4-5-5 Test result

**Fifth instruction:** The content of memory is going through OR gate with a register and stored in memory. The source register is EDI, and the memory address is calculated from the instruction as follows: [disp32] = 1792

```
disp32 is :1792
address is : 1792
OR Called
operand 1 is : 0000000000000000000000000001000110
operand 2 is : 111101100000101100011110001111101
result is : 11110110000010110001110001111111
EAX Register value: 1
EBX Register value: 20
ECX Register value: 30
EDX Register value: 40
EBP Register value: 50
ESI Register value: 28
EDI Register value: -167043969
ESP Register value: 390880274
```

Figure 4-5-6 Test result

**Sixth instruction**: The content of memory is subtracted from the content of a register, and the result is stored in memory. The source register is EAX, and the memory address is calculated from the instruction as follows:

$$[ECX]*2 + [EBP] + disp32 = 1149$$



```
scale : 2
   index is: 30
   disp32 is :1039
  address is : 000000000000000000000001111101
L03
  Subtraction Called
   operand 1 is : 1
   operand 2 is : -290361455
   result is : 290361456
   EAX Register value: 290361456
   EBX Register value: 20
   ECX Register value: 30
   EDX Register value: 40
   EBP Register value: 50
   ESI Register value: 28
   EDI Register value: -167043969
   ESP Register value: 390880274
```

Figure 4-5-7 Test result

**Seventh instruction:** One is added to the content of memory. The memory address is calculated from the instruction as follows:

```
[ECX] + [EDX] = 70
```

```
scale : 1
index is : 30
Increment Called
operand is memory data : -1784701158
result is : -1784701157
data[-1784701157] written in address[70] at 1390 ns
EAX Register value: 290361456
EBX Register value: 20
ECX Register value: 30
EDX Register value: 40
EBP Register value: 50
ESI Register value: 28
 EDI Register value: -167043969
 ESP Register value: 390880274
```

Figure 4-5-8 Test result

The instructions have been cleared from the buffer, so we read eight consecutive memory locations and pre-decode four of them.

Figure 4-5-9 Test result

**Eighth instruction:** One is subtracted from the content of the register. The register in question is EBX.



Figure 4-5-10 Test result

**Ninth instruction:** The content of the register is multiplied by the memory and stored in memory. The register in question is EAX, and the memory address is calculated from the instruction as follows:

```
[ESI] + disp8 = 35 + 28 = 63
```

```
scale : 2
   index is : 0
  disp8 is :35
   Multiplication Called
.60 operand 1 is : 290361456
operand 2 is memory data : 1843654154
   result is : 2057946208
EAX Register value: 290361456
   EBX Register value: 19
   ECX Register value: 30
   EDX Register value: 40
   EBP Register value: 50
   ESI Register value: 28
   EDI Register value: -167043969
   ESP Register value: 390880274
```

Figure 4-5-11 Test result

**Tenth instruction:** The contents of the two registers are divided. The first register is EAX, and the second register is ECX. This division is performed as signed.



Figure 4-5-12 Test result

**Eleventh instruction:** This is an immediate transfer instruction to the register. The target register is ESP.

Figure 4-5-13 Test result

**Twelfth instruction**: The content of the register is written to memory. The register in question is EDX, and the memory address is also the content of EDX.

Figure 4-5-14 Test result

The instruction buffer is empty again. We will pre-decode the next 4 cells that have been previously fetched.

**Thirteenth instruction**: A comparison between the register and memory that changes the EFLAGS. The memory address is obtained as follows:

```
[ESI] + disp 32 = 28 + 1280 = 1308
```

The content of memory cell 1308: 100010011100110010101010000011, which is signed and equal to -1983075965.



Figure 4-5-15 Test result

**Fourteenth instruction:** This instruction is a transfer from memory to register. The destination register is EAX. The memory address is obtained as follows:

```
Scale * index + base + disp32 = 1 * none + [EBX] + 1024 = 1043
```

The content of this memory cell: 000100111101101001101101101101010, which is signed and equal to 333081458.

Figure 4-5-16 Test result

**Fifteenth instruction:** This instruction is the subtraction of a register from memory and storing the result in memory. The register in question is EAX, and the memory address is obtained as follows: [ESI] + disp8 = 28 + 200 = 228



Figure 4-5-17 Test result

# Reference

[1] Intel® 64 and IA-32 Architectures Software Developer's Manual