# AT91SAM9G45-EKES

**User Guide** 



| Section   | 1                                                   |      |  |
|-----------|-----------------------------------------------------|------|--|
| Introduct | tion                                                | 1-1  |  |
| 1.1       | Scope                                               | 1-1  |  |
| 1.2       | Applicable Documents                                | 1-2  |  |
| Section   | 2                                                   |      |  |
| Kit Conte | ents                                                | 2-1  |  |
| 2.1       | Deliverables                                        | 2-1  |  |
| 2.2       | Evaluation Board Specifications                     | 2-2  |  |
| 2.3       | Electrostatic Warning                               | 2-2  |  |
| Section   | 3                                                   |      |  |
| Power U   | p                                                   | 3-1  |  |
| 3.1       | Power Up the Board                                  | 3-1  |  |
| 3.2       | Battery                                             | 3-1  |  |
| 3.3       | DevStart                                            | 3-1  |  |
| 3.4       | Recovery Procedure                                  | 3-1  |  |
| 3.5       | Sample Code and Technical Support                   | 3-2  |  |
| Section   | 4                                                   |      |  |
| Board De  | escription                                          | 4-1  |  |
| 4.1       | Equipment on the Board                              | 4-1  |  |
|           | 4.1.1 Interfaces                                    | 4-1  |  |
|           | 4.1.2 Board Interface Connection                    | 4-2  |  |
|           | 4.1.3 Push Button Switches                          | 4-2  |  |
|           | 4.1.4 Display LCD and LEDs                          | 4-3  |  |
| 4.2       | Hardware Layout and Configuration                   | 4-3  |  |
|           | 4.2.1 Processor                                     | 4-3  |  |
|           | 4.2.2 Clock Circuitry                               | 4-3  |  |
|           | 4.2.3 Reset Circuitry                               | 4-4  |  |
|           | 4.2.4 Memory                                        | 4-4  |  |
|           | 4.2.5 Power Supplies                                | 4-7  |  |
|           | 4.2.6 Debug Interface                               | 4-9  |  |
|           | 4.2.7 Audio Stereo Interface                        | 4-14 |  |
|           | 4.2.8 TV-Out Extension                              | 4-16 |  |
|           | 4.2.9 Software Controlled LEDs                      | 4-16 |  |
|           | 4.2.10 Serial Peripheral Interface Controller (SPI) | 4-17 |  |
|           | 4.2.11 Two Wire Interface (TWI)                     | 4-18 |  |
|           | 4.2.12 SD/MMC Interface                             | 4-18 |  |
|           | 4.2.13 TFT LCD with Touch Panel                     | 4-20 |  |
|           | 4.2.14 Push Buttons                                 | 4-22 |  |



|          | 4.2.15 Expansion Slot                              | 4-22 |
|----------|----------------------------------------------------|------|
| Section  | 5                                                  |      |
| Configur | ation                                              | 5-1  |
| 5.1      | JTAG/ICE Configuration                             |      |
| 5.2      | ETHERNET Configuration                             | 5-1  |
| 5.3      | Jumpers Configuration                              |      |
| 5.4      | Miscellaneous Configuration Items                  | 5-3  |
| 5.5      | PIO Configuration                                  | 5-3  |
|          | 5.5.1 Peripheral Signals Multiplexing on I/O Lines | 5-3  |
|          | 5.5.2 Multiplexing on PIO Controller A (PIOA)      | 5-4  |
|          | 5.5.3 Multiplexing on PIO Controller B (PIOB)      | 5-5  |
|          | 5.5.4 Multiplexing on PIO Controller C (PIOC)      | 5-6  |
|          | 5.5.5 Multiplexing on PIO Controller D (PIOD)      | 5-7  |
|          | 5.5.6 Multiplexing on PIO Controller E (PIOE)      | 5-8  |
| Section  | 6                                                  |      |
| Connect  | ors                                                | 6-1  |
| 6.1      | Power Supply                                       | 6-1  |
| 6.2      | RS232 Connector with RTS/CTS Handshake Support     | 6-1  |
| 6.3      | DBGU                                               | 6-2  |
| 6.4      | Ethernet                                           | 6-3  |
| 6.5      | USB Host                                           | 6-3  |
| 6.6      | USB Host/Device                                    | 6-4  |
| 6.7      | JTAG Debugging Connector                           | 6-4  |
| 6.8      | SD/MMC- MCI0                                       | 6-6  |
| 6.9      | SD/MMC- MCI1                                       | 6-7  |
| 6.10     | AC97                                               | 6-7  |
| 6.11     | Image Sensor - ISI                                 | 6-8  |
| 6.12     | 2 Video                                            | 6-9  |
| 6.13     | B Display Devices                                  | 6-9  |
|          | 6.13.1 LG TFT LCD LG/PHILIPS                       | 6-9  |
| 6.14     | Large LCD Extension                                | 6-10 |
| Section  | 7                                                  |      |
| Schema   | tics                                               | 7-1  |
| 7.1      | Schematics                                         | 7-1  |
| Section  | 8                                                  |      |
| Revision | History                                            | 8-1  |
| 8.1      | Revision History                                   | 8-1  |





## Introduction

## 1.1 Scope

This User Guide introduces the SAM9G45 Evaluation Kit (SAM9G45-EKES) and describes its development and debugging capabilities.

Figure 1-1. Board Photo



The Atmel<sup>®</sup> SAM9G45-EKES is a fully-featured evaluation platform for the Atmel SAM9G45-based microcontroller. The evaluation kit allows users to extensively evaluate, prototype and create application-specific designs.

The SAM9G45-EKES includes many hardware peripherals such as:

- Two high speed USB hosts and one high speed device port
- An Ethernet 10/100 interface
- Two high speed multimedia card interfaces
- An LCD TFT display (480\*RGB\*272)
- A composite video output

- A camera interface
- Several communication peripherals such as:
  - Universal Synchronous/Asynchronous Receiver Transmitter (USART)
  - Serial Synchronous Controller (SSC)
  - Two-Wire Interface (TWI)

The external memory block is made of 3 memory types:

- DDR2-SDRAM
- NAND Flash
- NOR Flash

## 1.2 Applicable Documents

Table 1-1. Applicable Documents

| Reference                           | Title                                            | Comments                                                                                                                                                                            |  |  |
|-------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 6438A SAM9G45 Preliminary Datasheet |                                                  | This document describes the SAM9G45, which is part of the Atmel's Smart ARM® Microcontrollers. It is available from http://www.atmel.com/dyn/products/product_card.asp?part_id=4596 |  |  |
| 6485A                               | Errata on AT91SAM9G45 Engineering Sample Devices | It is available from http://www.atmel.com/dyn/products/product_card.asp?part_id=4596                                                                                                |  |  |





## **Kit Contents**

## 2.1 Deliverables

The Atmel SAM9G45-EKES toolkit includes:

- Board
  - The SAM9G45-EKES board
- Power supply
  - Universal input AC/DC power supply with US, Europe and UK plug adapters
  - One 3V Lithium Battery type CR1225
- Cables
  - One micro A/B-type USB cable
  - One serial RS232 cable
- A Welcome Letter

Figure 2-1. Unpacked SAM9G45-EKES



Unpack and inspect this kit carefully. Contact your local Atmel distributor, should you have issues concerning the contents of the kit.

## 2.2 Evaluation Board Specifications

Table 2-1. SAM9G45-EKES Specifications

| Characteristics         | Specifications             |
|-------------------------|----------------------------|
| Clock speed             | 400 MHz PCK, 133 MHz MCK   |
| Ports                   | Ethernet, USB, RS232, DBGU |
| Board supply voltage    | 5 VDC from connector       |
| Temperature - operating | -10° to +50° C             |
| - storage               | -40° to +85° C             |
| Relative humidity       | 0 to 90% (non condensing)  |
| Dimensions              | 180 mm x 160 mm            |
| RoHS status             | Compliant                  |

## 2.3 Electrostatic Warning

The SAM9G45-EKES evaluation board is shipped in a protective anti-static package. The board must not be subjected to high electrostatic potentials. We strongly recommend using a grounding strap or similar ESD protective device when handling the board in hostile ESD environments (offices with synthetic carpet, for example...). Avoid touching the component pins or any other metallic element on the board.





# Power up

## 3.1 Power Up the Board

Unpack the board taking care to avoid electrostatic discharge. Unpack the power supply, select the right power plug adapter corresponding to that of your country, and insert it in the power supply.

Connect the power supply DC connector to the board and plug the power supply to an AC power plug.

The board LCD should light up and display a welcome page. Then, click or touch icons displayed on the screen and enjoy the demo.

## 3.2 Battery

The SAM9G45-EKES ships with a 3V coin battery.

This battery is not required for the board to start up.

The coin battery is provided for user convenience in case the user would like to exercise the date and time backup function of the SAM9G45 series devices when the board is switched off.

### 3.3 DevStart

The on-board NAND Flash contains a "SAM9G45-EKES DevStart".

It is stored in the "SAM9G45-EKES DevStart" folder on the USB Flash disk available when the SAM9G45-EKES is connected to a host computer.

Click the file "welcome.html" in this folder to launch SAM9G45-EKES DevStart.

SAM9G45-EKES DevStart guides you through installation processes of IAR™ EWARM, Keil MDK and GNU toolkits. Then, it gives you step-by-step instructions on how to rebuild a single example project and

how to program it into the SAM9G45-EKES. Optionally, if you have a SAM-ICE™, instructions are also given about how to debug the code.

We recommend that you backup the "SAM9G45-EKES DevStart" folder on your computer before launching it.

## 3.4 Recovery Procedure

The DevStart ends by giving step-by-step instructions on how to recover the SAM9G45-EKES to the state as it was when shipped by Atmel.

Follow the instructions if you deleted the contents of the embedded Flash or the NAND Flash and want to recover from this situation.

## 3.5 Sample Code and Technical Support

After boot up, you can run some sample code or your own application on the development kit. You can download sample code and get technical support from Atmel website <a href="http://www.atmel.com/dyn/products/tools\_card.asp?tool\_id=4597">http://www.atmel.com/dyn/products/tools\_card.asp?tool\_id=4597</a>

Figure 3-1. Atmel Website for SAM9G45 Series







# **Board Description**

## 4.1 Equipment on the Board

Figure 4-1. Board Architecture



## 4.1.1 Interfaces

The board is equipped with a SAM9G45-CU chip (324-ball TFBGA package) together with the following interfaces or peripherals:

- DDR2/LPDDR memory interface is connected to 128 MB DDR2-SDRAM memory
- External Bus Interface (EBI) is connected to three kinds of memory devices (DDR2-SDRAM, NAND Flash and NOR Flash (not populated))

## **Board Description**

- One TWI serial memory
- One USB Host/Device multiplexed port interface
- One USB Host port interface
- One RS232 serial communication port
- One DBGU serial communication port
- One JTAG/ICE debug interface
- One Ethernet 100-base TX with three status LEDs
- One AC97 Audio DAC with headphone line out, line in and mono/stereo micro inputs
- One TV interface (composite video output)
- One 4.3" TFT LCD Module with touch screen and back light
- One ISI connector (camera interface)
- One Power red LED and two general-purpose green LEDs
- Two user input push buttons
- One joystick with 4-direction control and selector
- One Wakeup input push button
- One reset input push button
- One DataFlash®/SD/SDIO/MMC plus card slot (4/8 bit interface)
- One SD/SDIO/MMC card slot (4-bit interface)
- One Lithium Coin Cell Battery Retainer for 12 mm cell size (memory backup usage)

#### 4.1.2 Board Interface Connection

- Ethernet using RJ45 connector (J15)
- USB Host, support USB host using a type A connector (J12)
- USB Host/Device, support USB host/device using a type micro AB connector (J14)
- UART1 (Rx, Tx, Rts, Cts) connected to a 9-way male D-type RS232 connector (J11)
- DBGU (Rx and Tx only) connected to a 9-way male D-type RS232 connector (J10)
- JTAG, 20 pin IDC connector (J13)
- SD/MMCplus connector (J5)
- SD/MMC connector (J6)
- Headphone (J7), line-in (J8) and microphone headset (J9)
- Speaker output (JP15)
- Image sensor connector (J17)
- TFT LCD display (J16), with TouchScreen (J19) and BackLigth (J21)
- Test points; various test points are located throughout the board
- Main power supply (J2)

#### 4.1.3 Push Button Switches

- Reset, board reset (BP1)
- Wake up, push button to bring processor out of low power mode (BP2)
- Right and left click, user push button switches (BP4 and BP5)
- Joystick (BP3)



#### 4.1.4 Display LCD and LEDs

- Display, 480xRGBx272 pixels LCD module display connected to the PIO port E (LCD1)
- One surface-mounted power red LED, user interface (D8)
- Two surface-mounted green LEDs, user interface (D6 and D7)
- Three surface-mounted LEDs indicate Ethernet status (D9, D10, D11)

Figure 4-2. Board Layout Commented



The major components of the SAM9G45-EKES board are shown in Figure 4-1.

## 4.2 Hardware Layout and Configuration

## 4.2.1 Processor

The board features the Atmel SAM9G45-CU 324-ball TFBGA package. This chip runs at a nominal frequency of 400 MHz for the core and 133 MHz for the system bus.

For more information, refer to the last SAM9G45 datasheet available from http://www.atmel.com/

#### 4.2.2 Clock Circuitry

The SAM9G45-EKES includes six clock sources:



### **Board Description**

- Two are alternatives for the SAM9G45 main clock,
- One crystal and one crystal oscillator are used for the Ethernet MII/RMII chip,
- One crystal is used for the AC97 codec chip, and
- One crystal or one crystal oscillator is used for the TV encoder.

Table 4-1. Main Components Associated with the Clock Systems

| Quantity | Description                                                                   | Component assignment |
|----------|-------------------------------------------------------------------------------|----------------------|
| 1        | Crystal for Internal Clock, 12 MHz                                            | Y1                   |
| 1        | Crystal for RTC Clock, 32.768 kHz                                             | Y2                   |
| 1        | Oscillator for Ethernet Clock RMII, 50 MHz                                    | Y4                   |
| 1        | Crystal for Ethernet Clock MII, 25 MHz                                        | Y5                   |
| 1        | Crystal for AC91 Codec Clock, 24.576 MHz                                      | Y3                   |
| 1        | Crystal for TV Encoder Clock, 13 MHz, or<br>Oscillator for TV Encoder, 13 MHz | Y7<br>Y6             |

## 4.2.3 Reset Circuitry

The reset sources are:

- Power on reset
- Push button reset
- JTAG reset from an in-circuit emulator interface.

### 4.2.4 Memory

#### 4.2.4.1 External Memories

The SAM9G45 features a DDR2/LPDDR memory interface and an External Bus Interface (EBI) to permit interfacing to a wide range of external memories and to almost any kind of parallel peripheral.

The SAM9G45-EKES board is equipped with DDR2/LPDDR devices featuring 128 MB of DDR2-SDRAM memory (Micron MT47H64M8B6-3 16Meg\*8\*4).

The External Bus Interface (EBI) is connected to three kinds of memory devices:

- One Parallel Flash AT49SV322DT (not populated by default)
- Two DDR2-SDRAM MT47H64M8B6-3
- One NAND Flash MT29F2G16ABD (not populated by default) or MT29F2G08ABD (single footprint)

The chip select NCS0, NCS1 and CS3 are used for NOR Flash, DDR2-SDRAM and NAND Flash memories, respectively. Furthermore, a dedicated jumper can disconnect each of these NCS0, NCS1, and NCS3 signals, making them available for other functions.



Figure 4-3. EBI0 - DDR2





Figure 4-4. EBI1 - DDR2 + Flash





## 4.2.5 Power Supplies

The SAM9G45 Board contains four regulated power supplies:

- 3.3 VDC Supply
- 1.8 VDC Supply
- 1.0 VDC Core Supply
- 1.0 VDC Core UTMI Supply, PLL

The outputs of these regulated power supplies<sup>1</sup> are distributed as necessary to each part of the circuit board.

- The 3.3 VDC Supply is generated by an LTC1765-3.3 chip. It accepts VIN 5 VCC power and outputs a regulated +3.3 V to most other circuits in the SAM9G45-VB.
- The 1.8 VDC Supply (VDDIOM0, VDDIOM1) is generated by an LT1765-1.8. It is powered by VIN 5 VCC power and outputs a regulated +1.8V.
- The 1.0 VDC Core Supply (VDDCORE) is generated by a TPS60500 IC. It is powered by the VIN 5 VCC power.
- The 1.0 VDC Core Supply (VDDUTMIC, VDDPLLUTMI and VDDPLLA) is generated by a CMOS voltage regulator R1100D series. It is powered by the output of the 3.3 VDC Supply.

**Note:** 1. Corresponding test points (TP1 to TP4, GND) are used with jumpers (JP1.1 to JP7) to permit probing of these voltages.



Power Supply and Management Power Block Figure 4-5.





## 4.2.6 Debug Interface

#### 4.2.6.1 JTAG/ICE

Software debug is accessed by a standard 20-pin JTAG connection. This allows connection to a standard USB-to-JTAG in-circuit emulator.

Figure 4-6. JTAG Interface



### 4.2.6.2 DBGU Com Port

This UART is connected to the DB-9 male socket through an RS-232 Transceiver (TXD and RXD only).

Figure 4-7. DBGU Com Port



#### 4.2.6.3 User Serial Com Port

The USART1 is used as a user serial com port. This USART1 is buffered with an RS-232 Transceiver (TXD, RXD and handshake CTS/RTS control) and connected to the DB-9 male socket. Software must assign the appropriate PIO pins (PB5 = RXD1, PB4 = TXD1, PD16 = RTS1, PD17 = CTS1) to enable the UART1 function.

Figure 4-8. User Serial Com Port



Refer to the SAM9G45 datasheet for more information about the SAM9G45 USARTs.

#### 4.2.6.4 USB Port

The SAM9G45-EKES features USB communication ports:

- Two Host Ports: Full speed OHCI and High speed EHCI
- One Device Port: High speed.

USB Host Port0 is directly connected to the first UTMI transceiver. The second Host Port (Port1) is multiplexed with the USB device High speed and connected to the second UTMI port.

- One USB high/full speed type standard A connector
- One USB interface Host/Device Micro AB connector

Refer to the SAM9G45 datasheet for detailed programming information.



Figure 4-9. USB Port



#### 4.2.6.5 Ethernet 10/100 (EMAC) Port

The port is compatible with IEEE® Standard 802.3.

The SAM9G45-EKES is equipped with a Davicom DM9161AEP 10/100 Mbps Fast Ethernet Physical Layer TX/FX Single Chip Transceiver. It contains the entire physical layer functions of 100BASE-TX as defined by IEEE 802.3u, including the Physical Coding Sublayer (PCS), Physical Medium attachment (PMA), Twisted Pair Physical Medium Dependent Sublayer (TP-PMD), 10BASE-TX Encoder/Decoder (ENC/DEC), and Twisted Pair Media Access Unit (TPMAU).

The Ethernet interface integrates an RJ45 connector with an embedded transformer, and three status LEDs.

The Ethernet interface provides two selectable modes, MII or RMII (Reduced MII), for 100Base-Tx or 10Base-Tx. The MII and RMII interfaces are capable of both 10Mb/s and 100Mb/s data rates as described in the IEEE 802.3u standard. The signals used by MII and RMII interfaces are described in the table below.



Table 4-2. Pin Mapping for Normal MII and Reduced MII

| Pin Name    | Normal MII Me                         | ode                       | Reduced MII Mode                      |                              |  |
|-------------|---------------------------------------|---------------------------|---------------------------------------|------------------------------|--|
|             | SAM9G45                               | DM9161                    | SAM9G45                               | DM9161                       |  |
| ETX0-ETX1   | ETX[0:1] transmit data                | TXD [0:1]                 | ETX[0:1]                              | TXD [0:1]                    |  |
| ETX2-ETX3   | ETX[2:3] transmit data                | TXD [2:3]                 | NC                                    | NC                           |  |
| ETXEN       | ETXEN: transmit enable                | TXEN                      | ETXEN: transmit enable                | TXEN                         |  |
| ETXER       | ETXER: transmit error                 | TXER/TXD[4]               | NC                                    | NC                           |  |
| ETXCK/REFCK | ETXCK: transmit clock                 | TXCLK                     | REFCK: reference clock                | REF_CLK                      |  |
| ERX0-ERX1   | ERX[0:1]: receive data                | RXD [0:1]                 | ERX[0:1]: receive data                | RXD [0:1]                    |  |
| ERX2-ERX3   | ERX[2:3]: receive data                | RXD [2:3]                 | NC                                    | NC                           |  |
| ERXER       | ERXER: receive error                  | RXER/RXD[4]/<br>RPTR/NODE | ERXER: receive error                  | RPTR/NODE                    |  |
| ERXDV       | ERXDV: receive valid data             | RXDV                      | ECRSDV: carrier sense / data valid    | CRS DV                       |  |
| ERXCK       | ERXCK: receive clock                  | RXCLK                     | NC                                    | NC                           |  |
| ECOL        | ECOL: collision detect                | COL                       | NC                                    | NC                           |  |
| ECRS        | ECRS: carrier sense / data valid      | CRS (PHYAD[2:4]           | NC                                    | NC                           |  |
| EMDC        | EMDC: management data clock           | MDC                       | EMDC: management data clock           | MDC                          |  |
| EMDIO       | EMDIO: management data input / output | MDIO                      | EMDIO: management data input / output | MDIO                         |  |
| NRST        | NRST: microcontroller reset           | RESET# XT1<br>(25 MHz)    | NRST: microcontroller reset           | RESET# XT1<br>(REF_CLK 50MHz |  |



Figure 4-10. Ethernet Port



For more information about the Ethernet controller device, refer to the Davicom DM9161 controller manufacturer's datasheet.



## **Board Description**

## 4.2.7 Audio Stereo Interface

The SAM9G45-EKES includes an AD1981B AC97 SoundMAX® CODEC for digital sound input and output. This interface includes audio jacks for MIC input (J9), Line audio input (J8), Headphone line output (J7) and a 2-point speaker output connector (JP15).

It is compliant with AC97 Component Specification V2.2.



Figure 4-11. Audio Stereo Interface



For more information about the AC97 codec device, refer to the Analog Devices AD1981B controller manufacturer's datasheet.



#### 4.2.8 TV-Out Extension

The Chrontel<sup>™</sup> CH7024 chip provides an interface between the SAM9G45 LCD Controller and a TV set by converting LCD signals to TV signals.

The CH7024 is a TV encoder device which encodes the video signals and generates synchronization signals for NTSC and PAL standards. Supported TV output formats are NTSC-M, NTSC-J, NTSC-433, PAL-B/D/G/A/I, PAL-M, PAL-N and PAL-60. The CH7024 provides video output support for CVBS or S-video.



Figure 4-12. TV-Out Extension Port

4.2.9 Software Controlled LEDs

Three users LED are provided for general use. The LEDs are connected to PIO port lines, allowing their control through either GPIO or PWM control.

- LEDs D6 to D8 are software controlled by PIO pins.
- LEDs D9 to D11 indicate Ethernet traffic and link status. These are automatically managed by on-chip microcontroller hardware. See Section 7.1 "Schematics".



Table 4-3. Discrete LEDs

| LED | Description | Comment                                          |  |  |
|-----|-------------|--------------------------------------------------|--|--|
| D6  | Green LED   | User software controlled                         |  |  |
| D7  | Green LED   | User software controlled                         |  |  |
| D8  | Red LED     | User software controlled                         |  |  |
| D9  | Yellow LED  | Indicates transmission or reception via Ethernet |  |  |
| D10 | Green LED   | Indicates speed 100                              |  |  |
| D11 | Green LED   | Is lit when a good link test has been detected   |  |  |

Figure 4-13. Software Controlled LEDs



## 4.2.10 Serial Peripheral Interface Controller (SPI)

The SAM9G45 provides two high-speed Serial Peripheral Interface (SPI) controllers. One port is used to interface with the on-board serial EEPROM.

Figure 4-14. SPI





## 4.2.11 Two Wire Interface (TWI)

The SAM9G45 has a full speed (400 kHz) master/slave I2C Serial Controller. The controller is fully compatible with the industry standard I2C and SMBus Interfaces. This port is used to interface with the onboard Serial DataFlash, ISI and TV encoder interface.

Figure 4-15. TWI



#### 4.2.12 SD/MMC Interface

The SAM9G45-EKES has two high-speed 8-bit multimedia interfaces MMC/MMCPlus v4.1. The first interface is used as an 8-bit interface (MCI1), connected to a CE-ATA connector footprint and an 8-bit SD/MMC card slot. The second interface is used as a 4-bit interface (MCI0), connected to a 4-bit SD/MMC card slot.

The users must provide their own compatible cards for use with these connectors.

Please note that the power is connected to VCC, which is 3.3 volts.



Figure 4-16. SD/MMC0-MMC1





#### 4.2.13 TFT LCD with Touch Panel

The SAM9G45 features an LCD controller. A 4.3" 480x272 Portrait Mode LCD provides the SAM9G45-EKES with a low power LCD display, back light unit and a touch panel, similar to that used on commercial PDAs.

The TFT LCD component is an LG®/PHILIPS®, model number LB043WQ1.

Graphics and text can be displayed on the dot matrix panel with up to 16 million colors by supplying 24-bit data signals (8bitxRGB by default) or 16-bit data signals (5+6+5bitxRGB in option). This allows the user to develop graphical user interfaces for a wide variety of end applications.

Warning: never connect/disconnect the LCD display from the board while the power supply is on. Doing so may damage both units and is not covered by warranty.

The back light voltage is generated from a TPS61161 boost converter. It is powered directly by the VIN 5 VCC power (the control for the back light voltages is separated from the main board voltages due to the specific voltage requirements of the LCD panel).



Figure 4-17. TFT LCD





### 4.2.14 Push Buttons

The SAM9G45-EKES is equipped with two system push buttons, two user push buttons and one joystick. The push buttons consist of momentary push button switches mounted directly to the board. When any switch is depressed, a low (zero) appears at the associated input pin.

- System push buttons:
  - Reset, perform system reset
  - Wakeup, perform system wake up
- User push button:
  - Right click
  - Left click
- Joystick:
  - One touch, 5-way switching,
  - Normally open momentary contacts,
  - Push down to select in any position.

Figure 4-18. Push Buttons



#### 4.2.15 Expansion Slot

- GPIO1 & GPIO2, LCD signals (PIO E) are routed to the connectors extension J23
- All I/Os of the SAM9G45 Image Sensor Interface are routed to connectors J17
- Touch screen signals and analog I/O are connected to J18

This allows the developer to extend the features of the board by adding external hardware components or boards.



Figure 4-19. Expansion Slot

#### CONNECTOR EXTENTION FOR LARGE LCD



# IMAGE SENSOR CONNECTOR







# Configuration

## 5.1 JTAG/ICE Configuration

Table 5-1. JTAG/ICE Configuration

| Designation                                    | Default Setting | g Feature                                       |  |  |
|------------------------------------------------|-----------------|-------------------------------------------------|--|--|
| R84 Not populated Disables the ICE NTRST input |                 |                                                 |  |  |
| R85 Soldered Enables the IC                    |                 | Enables the ICE RTCK return. R87 must be opened |  |  |
| R86 Soldered Enables the ICE NRST input        |                 | Enables the ICE NRST input                      |  |  |
| R87 Not populated Disa                         |                 | Disables TCK <-> RTCK local loop                |  |  |

## 5.2 ETHERNET Configuration

RMII is the factory default mode.

To evaluate the MII mode, the user has to unsolder R92 and solder R93, R98 to R104, R107.

Two types of jumpers are used on the SAM9G45-EKES board:

- 2-pin jumpers with two possible settings:
  - Fitted: the circuit is closed, and
  - Not fitted: the circuit is open
- 3-pin jumpers with two possible positions, for which settings are presented in the following tables.

# 5.3 Jumpers Configuration

Table 5-2. Jumpers Configuration

| Designation             | Default<br>Setting |                                                              |                                                                                                                                                   | Feature                                  |                             |                    |
|-------------------------|--------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------|--------------------|
|                         | Closed             | J1-1                                                         | 1-2                                                                                                                                               | VDDUTMII                                 | 3V3                         |                    |
| J1                      | Closed             | J1-2                                                         | 3-4                                                                                                                                               | VDDUTIMC                                 | 1V                          |                    |
| (combined jumper array) | Closed             | J1-3                                                         | 5-6                                                                                                                                               | VDDCORE                                  | 1V                          |                    |
|                         | Closed             | J1-4                                                         | 7-8                                                                                                                                               | VDDPLLUTMI                               | 1V                          |                    |
| ID4                     | 4.0                | ID4                                                          | 1-2                                                                                                                                               | VDDIOP0                                  | 3V3                         |                    |
| JP1                     | 1-2                | JP1                                                          | 2-3                                                                                                                                               | External power to VDDIOP0                | 3V3 nominal                 |                    |
| IDO                     | 4.0                | IDO                                                          | 1-2                                                                                                                                               | VDDIOP1                                  | 3V3                         |                    |
| JP2                     | 1-2                | JP2                                                          | 2-3                                                                                                                                               | External power to VDDIOP1                | 3V3 nominal                 |                    |
| IDO                     | 1.0                | IDO                                                          | 1-2                                                                                                                                               | VDDIOP2                                  | 3V3                         |                    |
| JP3                     | 1-2                | JP3                                                          | 2-3                                                                                                                                               | External power to VDDIOP2                | 3V3 nominal                 |                    |
| JP4                     | Opened             | To use the soft                                              | Forces power on.  To use the software shutdown control, JP4 must be opened.  3V battery backup must be present and JP7 jumper set in position 1-2 |                                          |                             |                    |
| JP5                     | 1-2                | JP5                                                          | 1-2                                                                                                                                               | VDDIOM0                                  | 1V8                         |                    |
| 01 0                    |                    |                                                              | 2-3                                                                                                                                               | External power to VDDIOM0                | 1V8 nominal                 |                    |
| JP6                     | 1-2                | JP6                                                          | 1-2                                                                                                                                               | VDDIOM1                                  | 1V8                         |                    |
| 01 0                    |                    | 01.0                                                         | 2-3                                                                                                                                               | External power to VDDIOM1                | 1V8 nominal                 |                    |
| JP7                     | 1-2                | 1-2                                                          | JP7                                                                                                                                               | 1-2                                      | VDDBU                       | Lithium 3V Battery |
| 01 7                    | 1 2                | 01.7                                                         | 2-3                                                                                                                                               | VDDBU                                    | 3.3V from regulator         |                    |
| JP8                     | Opened             | BMS Enables E<br>to NCS0                                     | Boot on the interr                                                                                                                                | nal ROM; closed selects the boot from th | e external device connected |                    |
| JP9                     | Closed             | Enables chip s                                               | elect access, Bo                                                                                                                                  | ot on the NCS0 (MN10 Flash)              |                             |                    |
| JP10                    | Closed             | Enables chip s                                               | elect access, Bo                                                                                                                                  | ot on the NCS3 (MN12 NAND Flash)         |                             |                    |
| JP11                    | Test point         | JP11.                                                        | 1: SO                                                                                                                                             | JP11.2: SI                               | JP11.3: SCK                 |                    |
| JP12                    | Closed             | Enables chip s                                               | Enables chip select access, Boot on the SPIO_NPCS0 (Serial Data Flash MN14)                                                                       |                                          |                             |                    |
| JP13                    | Opened             | Set address A0 low (MN13 Serial EEPROM), enable Boot access. |                                                                                                                                                   |                                          |                             |                    |
| JP14                    |                    | JP14.1 = Line_Out_L JP14.3 = Line_Out_R                      |                                                                                                                                                   |                                          |                             |                    |
| JP15                    |                    | Used to connect a Loudspeaker                                |                                                                                                                                                   |                                          |                             |                    |
| JP16                    | Closed             | DISMDIX (MN22)                                               |                                                                                                                                                   |                                          |                             |                    |



## 5.4 Miscellaneous Configuration Items

N.P = not populated

P = populated

Table 5-3. Miscellaneous Configuration

| Designation                                                                        | Default<br>Setting | Feature                                                                                           |
|------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------|
| R20                                                                                | N.P                | JTAGSEL                                                                                           |
| R21                                                                                | Р                  | Connect TSADVREF to VDDANA (may be used for specific filtering)                                   |
| R22                                                                                | Р                  | Connect GNDANA to GND (may be used for specific filtering)                                        |
| R24                                                                                | Р                  | Force TST pin to GND (chip is set in non-test mode = normal operation mode)                       |
| R47                                                                                | N.P                | Write protect NAND Flash (mount a 0-ohm resistor to write-protect the NAND Flash device)          |
| R55                                                                                | N.P                | Write protect serial Data Flash (mount a 0-ohm resistor to write-protect the serial Flash device) |
| R58, R59                                                                           | N.P                | Clock selection Audio AC97 (see mapping table in Section 7.1 "Schematics" )                       |
| R60                                                                                | N.P                | External clock Audio AC97 (mount a 0-ohm resistor to connect it)                                  |
| R75, R77                                                                           | N.P                | Change bias from VREFOUT (see Section 7.1 "Schematics")                                           |
| R69, R70                                                                           |                    | Voice filter components                                                                           |
| R84,R85<br>R86,R87                                                                 |                    | ICE interface reset and clocking schemes (see Section 5.1 "JTAG/ICE Configuration")               |
| R92, R93,<br>R94, R95,<br>R98, R99<br>R100, R101<br>R102,R103<br>R104,R107<br>R112 |                    | Ethernet interface, MII mode (see Section 5.2 "ETHERNET Configuration")                           |
| Y6, R122,<br>R124                                                                  | N.P                | External 13 MHz oscillator (option) for the on-board video composite encoder                      |
| TP1                                                                                |                    | GND Test point                                                                                    |
| TP2                                                                                |                    | GND Test point                                                                                    |
| TP3                                                                                |                    | GND Test point                                                                                    |
| TP4                                                                                |                    | GND Test point                                                                                    |

## 5.5 PIO Configuration

## 5.5.1 Peripheral Signals Multiplexing on I/O Lines

The AT91SAMG45 product features 5 PIO controllers, PIOA, PIOB, PIOC, PIOD and PIOE, which multiplex the I/O lines of the peripheral set. Each PIO Controller controls up to 32 lines. Each line can be assigned to one of two peripheral functions, A or B. The multiplexing tables in the following paragraphs define how the I/O lines of peripherals A and B are multiplexed on the PIO Controllers.



## 5.5.2 Multiplexing on PIO Controller A (PIOA)

"R.Select" = connection selectable via an on-board resistor (default not populated)

Table 5-4. PIO Multiplexing Port A

| I/O  | Peripheral A | Peripheral B |          | Function and Comments            |                                 | Power   |
|------|--------------|--------------|----------|----------------------------------|---------------------------------|---------|
| PA0  | MCI0_CK      | TCLK3        |          | MMCI0 Clock                      |                                 | VDDIOP0 |
| PA1  | MCI0_CDA     | TIOA3        |          | MMCI0 Command                    |                                 | VDDIOP0 |
| PA2  | MCI0_DA0     | TIOB3        |          | MMCI0 Data0                      |                                 | VDDIOP0 |
| PA3  | MCI0_DA1     | TCKL4        |          | MMCI0 Data1                      |                                 | VDDIOP0 |
| PA4  | MCI0_DA2     | TIOA4        |          | MMCI0 Data2                      |                                 | VDDIOP0 |
| PA5  | MCI0_DA3     | TIOB4        |          | MMCI0 Data3                      |                                 | VDDIOP0 |
| PA6  | MCI0_DA4     | ETX2         |          | Ethernet MII                     |                                 | VDDIOP0 |
| PA7  | MCI0_DA5     | ETX3         |          | Ethernet MII                     |                                 | VDDIOP0 |
| PA8  | MCI0_DA6     | ERX2         |          | Ethernet MII                     |                                 | VDDIOP0 |
| PA9  | MCI0_DA7     | ERX3         |          | Ethernet MII                     |                                 | VDDIOP0 |
| PA10 | ETX0         |              |          | Ethernet RMII Transmit data 0    |                                 | VDDIOP0 |
| PA11 | ETX1         |              |          | Ethernet RMII Transmit data 1    |                                 | VDDIOP0 |
| PA12 | ERX0         |              |          | Ethernet RMII Receive data 0     |                                 | VDDIOP0 |
| PA13 | ERX1         |              |          | Ethernet RMII Receive data 1     |                                 | VDDIOP0 |
| PA14 | ETXEN        |              |          | Ethernet RMII Transmit enable    |                                 | VDDIOP0 |
| PA15 | ERXDV        |              |          | Ethernet RMII Receive data valid |                                 | VDDIOP0 |
| PA16 | ERXER        |              |          | Ethernet RMII Receive Error      |                                 | VDDIOP0 |
| PA17 | ETXCK        |              |          | Ethernet RMII Transmit Clock     |                                 | VDDIOP0 |
| PA18 | EMDC         |              |          | Ethernet RMII Manag.Data Clock   |                                 | VDDIOP0 |
| PA19 | EMDIO        |              |          | Ethernet RMII Manag.Data In/Out  | Ethernet RMII Manag.Data In/Out |         |
| PA20 | TWD0         |              |          | Two Wire Interface Data          |                                 | VDDIOP0 |
| PA21 | TWCK0        |              |          | Two Wire Interface Clock         |                                 | VDDIOP0 |
| PA22 | MCI1_CDA     | SCK3         |          | MMCI1 Command                    |                                 | VDDIOP0 |
| PA23 | MCI1_DA0     | RTS3         |          | MMCI1 Data0                      |                                 | VDDIOP0 |
| PA24 | MCI1_DA1     | CTS3         |          | MMCI1 Data1                      |                                 | VDDIOP0 |
| PA25 | MCI1_DA2     | PWM3         |          | MMCI1 Data2                      |                                 | VDDIOP0 |
| PA26 | MCI1_DA3     | TIOB2        |          | MMCI1 Data3                      |                                 | VDDIOP0 |
| PA27 | MCI1_DA4     | ETXER        | R.Select | MMCI1 Data4 Ethernet MII         |                                 | VDDIOP0 |
| PA28 | MCI1_DA5     | ERXCK        | R.Select | MMCI1 Data5                      | Ethernet MII                    | VDDIOP0 |
| PA29 | MCI1_DA6     | ECRS         | R.Select | MMCI1 Data6                      | Ethernet MII                    | VDDIOP0 |
| PA30 | MCI1_DA7     | ECOL         | R.Select | MMCI1 Data7 Ethernet MII         |                                 | VDDIOP0 |
| PA31 | MCI1_CK      | PCK0         |          | MMCI1_clock                      |                                 | VDDIOP0 |



### 5.5.3 Multiplexing on PIO Controller B (PIOB)

Table 5-5. PIO Multiplexing Port B

| I/O  | Peripheral A | Peripheral B | Function and Comments           | Power   |
|------|--------------|--------------|---------------------------------|---------|
| PB0  | SPI0_MISO    |              | SPI Slave Out AT45DB642         | VDDIOP0 |
| PB1  | SPI0_MOSI    |              | SPI Slave In AT45DB642          | VDDIOP0 |
| PB2  | SPI0_SPCK    |              | SPI Serial Clock AT45DB642      | VDDIOP0 |
| PB3  | SPI0_NPCS0   |              | SPI Chip Select AT45DB642       | VDDIOP0 |
| PB4  | TXD1         |              | USART1 Transmit Data            | VDDIOP0 |
| PB5  | RXD1         |              | USART1 Receive Data             | VDDIOP0 |
| PB6  | TXD2         |              | User Push Button Right click    | VDDIOP0 |
| PB7  | RXD2         |              | User Push Button Left click     | VDDIOP0 |
| PB8  | TXD3         | ISI_D8       | Image Sensor Data 8             | VDDIOP2 |
| PB9  | RXD3         | ISI_D9       | Image Sensor Data 9             | VDDIOP2 |
| PB10 | TWD1         | ISI_D10      | Image Sensor Data 10            | VDDIOP2 |
| PB11 | TWCK1        | ISI_D11      | Image Sensor Data 11            | VDDIOP2 |
| PB12 | DRXD         |              | DBGU Receive Data               | VDDIOP0 |
| PB13 | DTXD         |              | DBGU Transmit Data              | VDDIOP0 |
| PB14 | SPI1_MISO    |              | Joystick Left                   | VDDIOP0 |
| PB15 | SPI1_MOSI    | CTS0         | Joystick Right                  | VDDIOP0 |
| PB16 | SPI1_SPCK    | SCK0         | Joystick Up                     | VDDIOP0 |
| PB17 | SPI1_NPCS0   | RTS0         | Joystick Down                   | VDDIOP0 |
| PB18 | RXD0         | SPI0_NPCS1   | Joystick Push                   | VDDIOP0 |
| PB19 | TXD0         | SPI0_NPCS2   | UsbVbus                         | VDDIOP0 |
| PB20 | ISI_D0       |              | Image Sensor Data 0             | VDDIOP2 |
| PB21 | ISI_D1       |              | Image Sensor Data 1             | VDDIOP2 |
| PB22 | ISI_D2       |              | Image Sensor Data 2             | VDDIOP2 |
| PB23 | ISI_D3       |              | Image Sensor Data 3             | VDDIOP2 |
| PB24 | ISI_D4       |              | Image Sensor Data 4             | VDDIOP2 |
| PB25 | ISI_D5       |              | Image Sensor Data 5             | VDDIOP2 |
| PB26 | ISI_D6       |              | Image Sensor Data 6             | VDDIOP2 |
| PB27 | ISI_D7       |              | Image Sensor Data 7             | VDDIOP2 |
| PB28 | ISI_PCK      |              | Image Sensor Data Clock         | VDDIOP2 |
| PB29 | ISI_VSYNC    |              | Image Sensor Vertical Synchro   | VDDIOP2 |
| PB30 | ISI_HSYNC    |              | Image Sensor Horizontal Synchro | VDDIOP2 |
| PB31 | ISI_MCK      | PCK1         | Image Sensor Reference Clock    | VDDIOP2 |



### 5.5.4 Multiplexing on PIO Controller C (PIOC)

Table 5-6. PIO Multiplexing Port C

| I/O  | Peripheral A | Peripheral B | Function and Comments  | Power   |
|------|--------------|--------------|------------------------|---------|
| PC0  | DQM2         |              |                        | VDDIOM1 |
| PC1  | DQM3         |              |                        | VDDIOM1 |
| PC2  | A19          |              | Add19 Flash AT49SV322  | VDDIOM1 |
| PC3  | A20          |              | Add20 Flash AT49SV322  | VDDIOM1 |
| PC4  | A21/NANDALE  |              | ALE Flash AT49SV322    | VDDIOM1 |
| PC5  | A22/NANDCLE  |              | CLE Flash AT49SV322    | VDDIOM1 |
| PC6  | A23          |              |                        | VDDIOM1 |
| PC7  | A24          |              |                        | VDDIOM1 |
| PC8  | CFCE1        |              | Ready/Busy NAND Flash  | VDDIOM1 |
| PC9  | CFCE2        | RTS2         |                        | VDDIOM1 |
| PC10 | NCS4/CFCS0   | TCLK2        |                        | VDDIOM1 |
| PC11 | NCS5/CFCS1   | CTS2         |                        | VDDIOM1 |
| PC12 | A25/CFRNW    |              |                        | VDDIOM1 |
| PC13 | NCS2         |              |                        | VDDIOM1 |
| PC14 | NCS3/NANDCS  |              | Chip select NAND Flash | VDDIOM1 |
| PC15 | NWAIT        |              |                        | VDDIOM1 |
| PC16 | D16          |              |                        | VDDIOM1 |
| PC17 | D17          |              |                        | VDDIOM1 |
| PC18 | D18          |              |                        | VDDIOM1 |
| PC19 | D19          |              |                        | VDDIOM1 |
| PC20 | D20          |              |                        | VDDIOM1 |
| PC21 | D21          |              |                        | VDDIOM1 |
| PC22 | D22          |              |                        | VDDIOM1 |
| PC23 | D23          |              |                        | VDDIOM1 |
| PC24 | D24          |              |                        | VDDIOM1 |
| PC25 | D25          |              |                        | VDDIOM1 |
| PC26 | D26          |              |                        | VDDIOM1 |
| PC27 | D27          |              |                        | VDDIOM1 |
| PC28 | D28          |              |                        | VDDIOM1 |
| PC29 | D29          |              |                        | VDDIOM1 |
| PC30 | D30          |              |                        | VDDIOM1 |
| PC31 | D31          |              |                        | VDDIOM1 |



### 5.5.5 Multiplexing on PIO Controller D (PIOD)

Table 5-7. PIO Multiplexing Port D

| I/O  | Peripheral A | Peripheral B |       | Function and Comments        | Power   |
|------|--------------|--------------|-------|------------------------------|---------|
| PD0  | TK0          | PWM3         |       | Command LED2                 | VDDIOP0 |
| PD1  | TF0          |              |       | Output ENA USB Host          | VDDIOP0 |
| PD2  | TD0          |              |       | Input FLGA USB Host          | VDDIOP0 |
| PD3  | RD0          |              |       | Output ENB USB Host          | VDDIOP0 |
| PD4  | RK0          |              |       | Input FLGB USB Host          | VDDIOP0 |
| PD5  | RF0          |              |       | Int. Ethernet 10/100 MDINTR  | VDDIOP0 |
| PD6  | AC97RX       |              |       | AC97 Receive Signal          | VDDIOP0 |
| PD7  | AC97TX       | TIOA5        |       | AC97 Transmit Signal         | VDDIOP0 |
| PD8  | AC97FS       | TIOB5        |       | AC97 Frame Sync Signal       | VDDIOP0 |
| PD9  | AC97CK       | TCLK5        |       | AC97 Clock Signal            | VDDIOP0 |
| PD10 | TD1          |              |       | Card Detect MMCI0 MCI0_CD    | VDDIOP0 |
| PD11 | RD1          |              |       | Card Detect MMCI1 MCI1_CD    | VDDIOP0 |
| PD12 | TK1          | РСК0         |       | CTRL1 Image Sensor Interface | VDDIOP0 |
| PD13 | RK1          |              |       | CTRL2 Image Sensor Interface | VDDIOP0 |
| PD14 | TF1          |              |       | GPIO1 Large LCD (connector)  | VDDIOP0 |
| PD15 | RF1          |              |       | GPIO2 Large LCD (connector)  | VDDIOP0 |
| PD16 | RTS1         |              |       | USART1 Request to Send       | VDDIOP0 |
| PD17 | CTS1         |              |       | USART1 Clear To Send         | VDDIOP0 |
| PD18 | SPI1_NPCS2   | IRQ          |       |                              | VDDIOP0 |
| PD19 | SPI1_NPCS3   | FIQ          |       |                              | VDDIOP0 |
| PD20 | TIOA0        |              | TSAD0 | Touch screen X_Right         | VDDANA  |
| PD21 | TIOA1        |              | TSAD1 | Touch screen X_Left          | VDDANA  |
| PD22 | TIOA2        |              | TSAD2 | Touch screen Y_Up            | VDDANA  |
| PD23 | TCLK0        |              | TSAD3 | Touch screen Y_Down          | VDDANA  |
| PD24 | SPI0_NPCS1   | PWM0         | GPAD4 | General purpose A/D4         | VDDANA  |
| PD25 | SPI0_NPCS2   | PWM1         | GPAD5 | General purpose A/D5         | VDDANA  |
| PD26 | PCK0         | PWM2         | GPAD6 | General purpose A/D6         | VDDIOP0 |
| PD27 | PCK1         | SPI0_NPCS3   | GPAD7 | General purpose A/D7         | VDDIOP0 |
| PD28 | TSADTRG      | SPI1_NPCS1   |       | USB Plug-ID IDUSB            | VDDIOP0 |
| PD29 | TCLK1        | SCK1         |       | MCI1_WP                      | VDDIOP0 |
| PD30 | TIOB0        | SCK2         |       | Command Power Led            | VDDIOP0 |
| PD31 | TIOB1        | PWM1         |       | Command LED1                 | VDDIOP0 |



### 5.5.6 Multiplexing on PIO Controller E (PIOE)

Table 5-8. PIO Multiplexing Port E

| I/O  | Peripheral A | Peripheral B | Function and Comments   | Power   |
|------|--------------|--------------|-------------------------|---------|
| PE0  | LCDPWR       | PCK0         | LCD Panel Pow.Enab.Ctrl | VDDIOP1 |
| PE1  | LCDMOD       |              | LCD Modulation Signal   | VDDIOP1 |
| PE2  | LCDCC        |              | LCD Contrast Control    | VDDIOP1 |
| PE3  | LCDVSYNC     |              | LCD Vertical Synch.     | VDDIOP1 |
| PE4  | LCDHSYNC     |              | LCD Horizontal Synch.   | VDDIOP1 |
| PE5  | LCDDOTCK     |              | LCD Dot Clock           | VDDIOP1 |
| PE6  | LCDDEN       |              | LCD Data Enable         | VDDIOP1 |
| PE7  | LCDD0        | LCDD2        | LCD-Red0                | VDDIOP1 |
| PE8  | LCDD1        | LCDD3        | LCD-Red1                | VDDIOP1 |
| PE9  | LCDD2        | LCDD4        | LCD-Red2                | VDDIOP1 |
| PE10 | LCDD3        | LCDD5        | LCD-Red3                | VDDIOP1 |
| PE11 | LCDD4        | LCDD6        | LCD-Red4                | VDDIOP1 |
| PE12 | LCDD5        | LCDD7        | LCD-Red5                | VDDIOP1 |
| PE13 | LCDD6        | LCDD10       | LCD-Red6                | VDDIOP1 |
| PE14 | LCDD7        | LCDD11       | LCD-Red7                | VDDIOP1 |
| PE15 | LCDD8        | LCDD12       | LCD-Green0              | VDDIOP1 |
| PE16 | LCDD9        | LCDD13       | LCD-Green1              | VDDIOP1 |
| PE17 | LCDD10       | LCDD14       | LCD-Green2              | VDDIOP1 |
| PE18 | LCDD11       | LCDD15       | LCD-Green3              | VDDIOP1 |
| PE19 | LCDD12       | LCDD18       | LCD-Green4              | VDDIOP1 |
| PE20 | LCDD13       | LCDD19       | LCD-Green5              | VDDIOP1 |
| PE21 | LCDD14       | LCDD20       | LCD-Green6              | VDDIOP1 |
| PE22 | LCDD15       | LCDD21       | LCD-Green7              | VDDIOP1 |
| PE23 | LCDD16       | LCDD22       | LCD-Blue0               | VDDIOP1 |
| PE24 | LCDD17       | LCDD23       | LCD-Blue1               | VDDIOP1 |
| PE25 | LCDD18       |              | LCD-Blue2               | VDDIOP1 |
| PE26 | LCDD19       |              | LCD-Blue3               | VDDIOP1 |
| PE27 | LCDD20       |              | LCD-Blue4               | VDDIOP1 |
| PE28 | LCDD21       |              | LCD-Blue5               | VDDIOP1 |
| PE29 | LCDD22       |              | LCD-Blue6               | VDDIOP1 |
| PE30 | LCDD23       |              | LCD-Blue7               | VDDIOP1 |
| PE31 | PWM2         | PCK1         | AC97 External Clock     | VDDIOP1 |





## **Connectors**

### 6.1 Power Supply

The AT91SAMG45-EKES evaluation board can be powered from a DC 5V power supply via the external power supply jack (J2) shown in Figure 10 1. The positive pole must be on J2 center pin.

Figure 6-1. Power Supply Connector J2



Table 6-1. Power Supply Connector J2 Signal Description

| Pin | Mnemonic      | Signal description |
|-----|---------------|--------------------|
| 1   | Center +5 VCC |                    |
| 2   | Gnd           |                    |

### 6.2 RS232 Connector with RTS/CTS Handshake Support

Connector J11 is the COM1 connector.

Figure 6-2. RS232 COM1 Connector J11



Table 6-2. Serial COM1 Connector J11 Signal Descriptions

| Pin        | Mnemonic             | Signal description                  |
|------------|----------------------|-------------------------------------|
| 1, 4, 6, 9 | NC                   | NO CONNECTION                       |
| 2          | TXD TRANSMITTED DATA | RS232 serial data output signal     |
| 3          | RXD RECEIVED DATA    | RS232 serial data input signal      |
| 5          | GND                  | GROUND                              |
| 7          | RTS READY TO SEND    | Active-positive RS232 input signal  |
| 8          | CTS CLEAR TO SEND    | Active-positive RS232 output signal |

#### 6.3 DBGU

Connector J10 is the DBGU connector.

Figure 6-3. RS232 DBGU Connector J10



Table 6-3. RS232 DBGU Connector J10 Signal Descriptions

| Pin              | Mnemonic             | Signal description              |  |
|------------------|----------------------|---------------------------------|--|
| 1, 4, 6, 7, 8, 9 | NC                   | NO CONNECTION                   |  |
| 2                | TXD TRANSMITTED DATA | RS232 serial data output signal |  |
| 3                | RXD RECEIVED DATA    | RS232 serial data input signal  |  |
| 5                | GND                  | GROUND                          |  |



#### 6.4 Ethernet

Connector J15 is the RJ-45 Ethernet Connector.

Figure 6-4. Ethernet RJ45 Connector J15



Table 6-4. Ethernet RJ45 Connector J15 Signal Descriptions

| Pin | Mnemonic                         | Pin | Mnemonic                          |
|-----|----------------------------------|-----|-----------------------------------|
| 1   | TxData+ DIFFERENTIAL OUTPUT PLUS | 2   | Txdata- DIFFERENTIAL OUTPUT MINUS |
| 3   | RxData+ DIFFERENTIAL INPUT PLUS  | 4   | Shield                            |
| 5   | Shield                           | 6   | RxData- DIFFERENTIAL INPUT MINUS  |
| 7   | Shield                           | 8   | Shield                            |

#### 6.5 USB Host

Connector J12 is the USB Host connector.

Figure 6-5. USB Host type A connector J12



Table 6-5. USB Host Type A Connector J12 Signal Descriptions

| Pin | Mnemonic | Mnemonic Signal description |  |
|-----|----------|-----------------------------|--|
| 1   | Vbus     | 5v power                    |  |
| 2   | DM       | Data minus                  |  |
| 3   | DP       | Data plus                   |  |
| 4   | Gnd      | Ground                      |  |
| 5   | Shield   | Shield                      |  |



#### 6.6 USB Host/Device

Connector J14 is the USB Host/Device connector.

Figure 6-6. USB Host/Device Micro AB connector J14



Table 6-6. USB Host/Device MicroAB Connector J14 Signal Descriptions

| Pin | Mnemonic | Signal description       |
|-----|----------|--------------------------|
| 1   | Vbus     | 5v power                 |
| 2   | DM       | Data minus               |
| 3   | DP       | Data plus                |
| 4   | ID       | On the Go Identification |
| 5   | Gnd      | Ground                   |

### 6.7 JTAG Debugging Connector

Connector J13 is the JTAG/ICE connector.

A SAM-ICE connector is a 20-way Insulation Displacement Connector (IDC) keyed box header (2.54 mm male) that mates with IDC sockets mounted on a ribbon cable.

Figure 6-7. JTAG/ICE Connector J13





Table 6-7. JTAG/ICE Connector J13 Signal Descriptions

| Pin | Mnemonic                                                                                         | Description                                                                                                                                                                                                                                                                                                                                              |
|-----|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VTref. 3.3V power                                                                                | This is the target reference voltage. It is used to check if the target has power, to create the logic-level reference for the input comparators, and to control the output logic levels to the target. It is normally fed from VDD on the target board and must not have a series resistor.                                                             |
| 2   | Vsupply. 3.3V power                                                                              | This pin is not connected in SAM-ICE. It is reserved for compatibility with other equipment. Connect to VDD or leave open in target system.                                                                                                                                                                                                              |
| 3   | nTRST TARGET RESET - Active-low output signal that resets the target                             | JTAG Reset. Output from SAM-ICE to the Reset signal on the target JTAG port. Typically connected to nTRST on the target CPU. This pin is normally pulled HIGH on the target to avoid unintentional resets when there is no connection.                                                                                                                   |
| 4   | GND                                                                                              | Common ground                                                                                                                                                                                                                                                                                                                                            |
| 5   | TDI TEST DATA INPUT - Serial data output line, sampled on the rising edge of the TCK signal.     | JTAG data input of target CPU. It is recommended that this pin is pulled to a defined state on the target board. Typically connected to TDI on target CPU.                                                                                                                                                                                               |
| 6   | GND                                                                                              | Common ground                                                                                                                                                                                                                                                                                                                                            |
| 7   | TMS TEST MODE SELECT                                                                             | JTAG mode set input of target CPU. This pin should be pulled up on the target. Typically connected to TMS on target CPU. Output signal that sequences the target's JTAG state machine, sampled on the rising edge of the TCK signal.                                                                                                                     |
| 8   | GND                                                                                              | Common ground                                                                                                                                                                                                                                                                                                                                            |
| 9   | TCK TEST CLOCK - Output timing signal, for synchronizing test logic and control register access. | JTAG clock signal to target CPU. It is recommended that this pin is pulled to a defined state on the target board. Typically connected to TCK on target CPU.                                                                                                                                                                                             |
| 10  | GND                                                                                              | Common ground                                                                                                                                                                                                                                                                                                                                            |
| 11  | RTCK - Input Return test clock signal from the target.                                           | Some targets must synchronize the JTAG inputs to internal clocks. To assist in meeting this requirement, a returned and retimed TCK can be used to dynamically control the TCK rate. SAM-ICE supports adaptive clocking which waits for TCK changes to be echoed correctly before making further changes. Connect to RTCK if available, otherwise to GND |
| 12  | GND                                                                                              | Common ground                                                                                                                                                                                                                                                                                                                                            |
| 13  | TDO JTAG TEST DATA OUTPUT - Serial data input from the target.                                   | JTAG data output from target CPU. Typically connected to TDO on target CPU.                                                                                                                                                                                                                                                                              |
| 14  | GND                                                                                              | Common ground                                                                                                                                                                                                                                                                                                                                            |
| 15  | nSRST RESET                                                                                      | Active-low reset signal. Target CPU reset signal                                                                                                                                                                                                                                                                                                         |
| 16  | GND                                                                                              | Common ground                                                                                                                                                                                                                                                                                                                                            |
| 17  | RFU                                                                                              | This pin is not connected in SAM-ICE.                                                                                                                                                                                                                                                                                                                    |
| 18  | GND                                                                                              | Common ground                                                                                                                                                                                                                                                                                                                                            |
| 19  | RFU                                                                                              | This pin is not connected in SAM-ICE                                                                                                                                                                                                                                                                                                                     |
| 20  | GND                                                                                              | Common ground                                                                                                                                                                                                                                                                                                                                            |



### 6.8 SD/MMC- MCIO

Connector J6 is the SD/MMC connector.

Figure 6-8. SD/MMC0 Connector J6



Table 6-8. SD/MMC0 Connector J6 Signal Descriptions

| Pin  | Mnemonic   | Pin  | Mnemonic    |
|------|------------|------|-------------|
| FIII | Willemonic | FIII | Willemonic  |
| 1    | RSV/DAT3   | 2    | CDA         |
| 3    | GND        | 4    | VCC         |
| 5    | CLK        | 6    | GND         |
| 7    | DAT0       | 8    | DAT1        |
| 9    | DAT2       | 10   | Card Detect |
| 11   | GND        | 12   |             |



#### 6.9 SD/MMC- MCI1

Connector J5 is the SD/MMC connector.

Figure 6-9. SD/MMC1 Connector J5



Table 6-9. SD/MMC1 Connector J5 Signal Descriptions

| Pin | Mnemonic | Pin | Mnemonic |
|-----|----------|-----|----------|
| 1   | RSV/DAT3 | 2   | CMD      |
| 3   | GND      | 4   | VCC      |
| 5   | CLK      | 6   |          |
| 7   | DAT0     | 8   | DAT1     |
| 9   | DAT2     | 10  | DAT3     |
| 11  | DAT4     | 12  | DAT5     |
| 13  | DAT6     | 14  | DAT7     |

#### 6.10 AC97

- Connector J7 is the Headphone connector.
- Connector J8 is the Line In connector.
- Connector J9 is the Line In connector.
- Connector JP15 is the Speaker Output connector

Figure 6-10. Audio Connector J7, J8, J9



Table 6-10. J7, J8, J9 Signal Description

| Pin         | Mnemonic |
|-------------|----------|
| Central pin | Signal   |



Table 6-11. Speaker JP15 Signal Descriptions

| Pin | Mnemonic                |
|-----|-------------------------|
| 1   | Speaker bridge output A |
| 2   | Speaker bridge output B |

### 6.11 Image Sensor - ISI

Connector J17 is the ISI connector.

Figure 6-11. ISI Connector J17



Table 6-12. ISI Connector J17 Signal Descriptions

|     |            |     | •          |
|-----|------------|-----|------------|
| Pin | Mnemonic   | Pin | Mnemonic   |
| 1   | VCC 3v3    | 2   | Gnd        |
| 3   | VCC 3v3    | 4   | Gnd        |
| 5   | Ctrl1      | 6   | Ctrl2      |
| 7   | SCL        | 8   | SDA        |
| 9   | Gnd        | 10  | ISI_MCK    |
| 11  | Gnd        | 12  | ISI_VSYNC  |
| 13  | Gnd        | 14  | ISI_HSYNC  |
| 15  | Gnd        | 16  | ISI_PCK    |
| 17  | Gnd        | 18  | ISI_Data0  |
| 19  | ISI_Data1  | 20  | ISI_Data2  |
| 21  | ISI_Data3  | 22  | ISI_Data4  |
| 23  | ISI_Data5  | 24  | ISI_Data6  |
| 25  | ISI_Data7  | 26  | ISI_Data8  |
| 27  | ISI_Data9  | 28  | ISI_Data10 |
| 29  | ISI_Data11 | 30  | Gnd        |



#### 6.12 Video

Connector J20 is the Video connector

Figure 6-12. Video Connector J20



Table 6-13. Video Connector J20 Signal Description

| Pin | Mnemonic | Signal description            |
|-----|----------|-------------------------------|
| 1   | Center   | Composite video signal output |

### 6.13 Display Devices

#### 6.13.1 LG TFT LCD LG/PHILIPS

Connector J24 is the TFT-LCD connector.

Figure 6-13. TFT LCD Connector J24



Table 6-14. LG TFT LCD Connector J24 Signal Descriptions

| Pin | Mnemonic | Pin | Mnemonic |
|-----|----------|-----|----------|
| 1   | GND      | 2   | GND      |
| 3   | VDD 3V3  | 4   | VDD 3V3  |
| 5   | R0       | 6   | R1       |
| 7   | R2       | 8   | R3       |
| 9   | R4       | 10  | R5       |



Table 6-14. LG TFT LCD Connector J24 Signal Descriptions

| Pin | Mnemonic    | Pin | Mnemonic   |
|-----|-------------|-----|------------|
| 11  | R6          | 12  | R7         |
| 13  | G0          | 14  | G1         |
| 15  | G2          | 16  | G3         |
| 17  | G4          | 18  | G5         |
| 19  | G6          | 20  | G7         |
| 21  | В0          | 14  | B1         |
| 23  | B2          | 16  | В3         |
| 25  | B4          | 18  | B5         |
| 27  | В6          | 20  | B7         |
| 29  | GND         | 30  | DCLK       |
| 31  | DISPON      | 32  | NO CONNECT |
| 33  | NO CONNECT  | 34  | LCDEN      |
| 35  | VDD PWR SEL | 36  | GND        |
| 37  | X1          | 38  | Y1         |
| 39  | X2          | 40  | Y2         |
| 41  | GND         | 42  | VLED-      |
| 43  | VLED+       | 44  | NO CONNECT |
| 45  | NO CONNECT  |     |            |

### 6.14 Large LCD Extension

Connectors J23 and J18 are for an optional large LCD extension (not populated).

Table 6-15. Connector J23 Signal Description for a Large LCD Extension

| Pin |      | Mnemonic                | Pin |      | Mnemonic               |
|-----|------|-------------------------|-----|------|------------------------|
| 1   | PE8  | RED Data Signal         | 2   | PE7  | RED Data Signal (LSB)  |
| 3   | PE10 | RED Data Signal         | 4   | PE9  | RED Data Signal        |
| 5   | PE12 | RED Data Signal         | 6   | PE11 | RED Data Signal        |
| 7   | PE14 | RED Data Signal (MSB)   | 8   | PE13 | RED Data Signal        |
| 9   | PE16 | GREEN Data Signal       | 10  | PE15 | GREEN Data Signal (LSB |
| 11  | PE18 | GREEN Data Signal       | 12  | PE17 | GREEN Data Signal      |
| 13  | PE20 | GREEN Data Signal       | 14  | PE19 | GREEN Data Signal      |
| 15  | PE22 | GREEN Data Signal (MSB) | 16  | PE21 | GREEN Data Signal      |
| 17  | PE24 | BLUE Data Signal        | 18  | PE23 | BLUE Data Signal (LSB) |
| 19  | PE26 | BLUE Data Signal        | 20  | PE25 | BLUE Data Signal       |
| 21  | PE28 | BLUE Data Signal        | 22  | PE27 | BLUE Data Signal       |
| 23  | PE30 | BLUE Data Signal (MSB)  | 24  | PE29 | BLUE Data Signal       |



Table 6-15. Connector J23 Signal Description for a Large LCD Extension

| Pin |      | Mnemonic          | Pin |      | Mnemonic |
|-----|------|-------------------|-----|------|----------|
| 25  | PE4  | LCDHSYNC          | 26  | PE3  | LCDVSYNC |
| 27  | PE5  | LCDDOTCK          | 28  | GND  | (0V)     |
| 29  | GND  | (0V)              | 30  | NC   |          |
| 31  | PE6  | LCDDEN            | 32  | PE2  | LCDCC    |
| 33  | PE0  | DISPON            | 34  | PE1  | LCDMOD   |
| 35  | PD14 | GPIO1             | 36  | PD15 | GPIO2    |
| 37  | GND  | (0V)              | 38  | GND  | (0V)     |
| 39  | VCC  | +3V3 power source | 40  | NC   |          |

Table 6-16. Connector J18 Signal Description for a Large LCD Extension

| Pin |      | Mnemonic          | Pin |      | Mnemonic          |
|-----|------|-------------------|-----|------|-------------------|
| 1   | XM   | AD1XM             | 2   | XP   | AD0XP             |
| 3   | YM   | AD3YM             | 4   | YP   | AD2YP             |
| 5   | GND  | (0V)              | 6   | GND  | (0V)              |
| 7   | PD25 | PD25              | 8   | PD24 | PD24              |
| 9   | PD27 | PD27              | 10  | PD26 | PD26              |
| 11  | PD19 | PD19              | 12  | PD18 | PD18              |
| 13  | GND  | (0V)              | 14  | GND  | (0V)              |
| 15  | GND  | (0V)              | 16  |      | +5V               |
| 17  | GND  | (0V)              | 18  | GND  | (0V)              |
| 19  | VCC  | +3V3 power source | 20  | VCC  | +3V3 power source |





# **Schematics**

#### 7.1 Schematics

This section contains the following schematics:

- Top Level view, block architecture of the design
- Power Supply
- SAM Processor
- Bus impedance adaptor
- Main memory
- EBI memory
- MCI & TWI
- Audio AC97
- Serial interfaces
- Ethernet
- LCD
- Video interfaces and LCD extension

















|                                                         | _            |                                      |                 |                              |      |           |
|---------------------------------------------------------|--------------|--------------------------------------|-----------------|------------------------------|------|-----------|
| a large man                                             | E            |                                      | LN              | 03-sep-09                    |      |           |
|                                                         | D            |                                      | PP              | 22-jun-09                    |      |           |
| /1111156                                                | С            |                                      | PP              | 02-DEC-08                    |      |           |
| <b>(</b> (6)                                            | В            |                                      | PP              | 29-JUL-08                    |      |           |
| ROUSSET                                                 | Α            | INIT EDIT                            | PP              | 26-MAY-08                    | XXX  | XX-XXX-XX |
|                                                         | REV          | MODIF.                               | DES.            | DATE                         | VER. | DATE      |
| _AT91SAM9M10-EKES                                       | SCA          | IF 4/4                               |                 |                              | REV. | SHEET     |
| AT91SAM9G45-EKES                                        |              | ~ <u>/.</u>                          |                 |                              |      | 7 /       |
|                                                         | _            | 7 🛦                                  |                 |                              | E    | 1/        |
| MCI & TWI                                               | 1            | ———————————————————————————————————— |                 |                              | _    | /12       |
| This agreement is our property. Reproduction and public | ation withou | t our written authorization          | shall expose of | lender to legal proceedings. |      |           |











MALE RIGHT ANGLE

4 9 O





Take note of layout directive "DM9161-LG-V11-011401S.PDF"

| This agreement is our property. Reproduction and publication without our written authorization shall expose offender to legal proceedings. |
|--------------------------------------------------------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------------------------------------------------------|









# **Revision History**

### 8.1 Revision History

#### Table 8-1.

| Document | Comments                                                          | Change Request<br>Ref. |
|----------|-------------------------------------------------------------------|------------------------|
| 6481A    | First issue.                                                      |                        |
| 6481B    | Figure 4-17, "TFT LCD" updated. Section 7.1 "Schematics" updated. | 6833                   |



#### Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia

Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong

Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe

Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-

Yvelines Cedex France

Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site

www.atmel.com

Technical Support

Enter Product Line E-mail

Sales Contact

www.atmel.com/contacts

Literature Requests

www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2009 Atmel Corporation. All rights reserved. Atmel logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.