# **Digital System Design with Verilog HDL**

### **LAB1: Introduction to Vivado**

### **Objectives**

- Understand the basic concepts of digital modeling and functional verification with Verilog.
- Explore the simulation and verification environment (**Xilinx Vivado**).
- Create simple digital model and verify its functionality using a test-bench.

#### **Procedure**

- **Run Vivado** by clicking on its icon on the desktop.
- Create a project, make sure to create a new folder for your projects in the Students drive.
- Name your project, give a good descriptive name for the project.
- **Select RTL project,** RTL stands for Register Transfer Level, which is the name given for this type of modeling digital logic based on the idea that it describes the transfer of data between registers.
- Create Verilog files, create the file buzzer and mux2, make sure that the Target language is Verilog and the Simulator language is either mixed or Veirlog.
- **Select a device,** even though we will not be implementing on a particular device in this lab, however, due to some license limitations in some devices please: **XC7a35tcpg236-1**.
- · Click finish.
- **Insert input and output ports,** Vivado automatically creates the module name and ports for you, all you need to do is insert the name and width of each port.
- Edit the module buzzer.v, write the description of the logic of the circuit seen below:



The complete code for the above logic is as shown below:

```
module buzzer controller
 ( output buzzer,
  input above 25 0, above 30 0, low level 0,
  input above 25 1, above 30 1, low level 1,
  input select vat 1);
 wire below 25 0, temp bad 0, wake up 0;
 wire below 25 1, temp bad 1, wake up 1;
 // components for vat 0
 not inv 0 (below 25 0, above 25 0);
 or or 0a (temp bad 0, above 30 0, below 25 0);
 or or 0b (wake up 0, temp bad 0, low level 0);
 // components for vat 1
 not inv 1 (below 25 1, above 25 1);
 or or 1a (temp bad 1, above 30 1, below 25 1);
 or or 1b (wake up 1, temp bad 1, low level 1);
 mux2 select mux (buzzer, wake up 0, wake up 1, select vat 1);
endmodule
```

• Edit the module mux2.v, in the case of the multiplexer we will be describing its **behavior** instead of its **structure**, write the following code for the multiplexer:

```
module mux2 (output y, input i0, i1, sel1);
assign y = sel1 ? i1 : i0;
endmodule
```

- Now it is time to test the functionality of our system using a test-bench, create a test-bench by:
  - Right clicking on the sources area.
  - Select Add sources.

- Select Add or create simulation sources.
- o Create file.
- Name it test bench.
- o Click Finish.
- Do not add input or output ports to the test-bench.
- Write the following code for the test-bench.

```
module test bench(
  );
  reg above 25 0, above 30 0, low level 0;
  reg above_25_1, above_30_1, low_level_1;
  reg select vat 1;
  wire buzzer;
  buzzer controller buzzer 1(buzzer,
    above_25_0, above_30_0, low_level_0,
    above 25 1, above 30 1, low level 1,
    select_vat_1);
    initial
       begin
      above 25_0 = 1'b1;
       above 30\ 0 = 1'b0;
       low level 0 = 1'b0;
       above 25 \ 1 = 1'b1;
      above_30_1 = 1'b0;
       low level 1 = 1'b0;
       select_vat_1 = 1'b0;
       #20 above 25 0 = 1'b0;
       #20 above 30 0 = 1'b1;
         above 25 \ 0 = 1'b0;
```

```
#20 select_vat_1 = 1'b1;

#20 $finish;

end

endmodule
```

The above test-bench describes a scenario to verify the logic functionality, this scenario is the following:

- At the beginning, all sensors were having normal behavior.
- After 20ns the input **above 25 0** changed its value to 0, which lead to the buzzer be activated.
- After another 20ns **above\_25\_0** changed its value to 1 again but **above\_30\_0** changed to 1, this made the buzzer continue to be activated.
- After another 20ns **select\_vat\_1** was changed to 1, this lead to the de-activation of the buzzer due to the selection of the other vat.
- After 20ns the simulation finished.



# **Assignment**

1. Write the Verilog module that describes this circuit.



- 2. Devise a circuit for a simple burglar alarm that activates a siren if either a motion sensor detects motion or a sensor on a window detects that the window is open, Then write a Verilog module for it and verify it functionality with a test-bench and simulate it with Vivado.
- 3. Re-write mux2.v using a structural Verilog module (i.e. using gates) instead of the behavioral module used above.