



# **VIO Core Manual**

### Create a Vivado Project using IDE

Step 1

- 1-1. Launch Vivado and create a project targeting the XC7Z020clg484-1 device (ZedBoard), or the XC7Z010clg400-1 (Zybo), and using the Verilog HDL. Use the provided lab1.v and lab1\_<board>.xdc files from the 2018\_2\_ZYNQ\_sourcesVab1 directory.
- 1-1-1. Open Vivado by selecting Start > All Programs > Xilinx Design Tools > Vivado 2018.2 > Vivado 2018.2
- **1-1-2.** Click **Create New Project** to start the wizard. You will see *Create A New Vivado Project* dialog box. Click **Next**.
- 1-1-3. Click the Browse button of the *Project location* field of the **New Project** form, browse to c:\xup\fpga\_flow\2018\_2\_ZYNQ\_labs, and click **Select**.
- **1-1-4.** Enter **vio** in the *Project name* field. Make sure that the *Create Project Subdirectory* box is checked. Click **Next**.







- **1-1-5.** Select **RTL Project** option in the *Project Type* form, and click **Next**.
- **1-1-6.** Using the drop-down buttons, select **Verilog** as the *Target Language* and *Simulator Language* in the *Add Sources* form.
- **1-1-7.** Since we do not have any source, click **Next** to get to the *Add Constraints* form.
- **1-1-8.** Bypass this step as we will create XDC file afterwards.
- **1-1-9.** In the *Default Part* form, use the **Parts** option and various drop-down fields of the **Filter** section. If using the ZedBoard, select the **XC7Z020clg484-1** part. If using the Zybo, select the **XC7Z010clg400-1**.



- 1-1-10. Click Next.
- **1-1-11.** Click **Finish** to create the Vivado project.





## 1-2. Creating Project and writing rtl Code.

1-2-1. In the project Manager click on add source .



1-2-2. Select option of add or create Design Source .







### 1-2-3. Select option of create file .



#### 1-2-4. Enter the file Name.



#### 1-2-5. Click Ok and enter ports







1-2-6. Click Ok ,you can see under Project Manager in Sources ,the .v file has been added.

**1-2-7.** Double click on adder.v and make design entry in counter.v file.

```
21
22
23 
module adder(
24 !
      input [31:0] A,B,
25 :
        input CLK, EN,
     output reg [32:0] Y
26
27
        );
28
29 🖯
        always @ (posedge CLK)
30
31 🖯
           if (EN)
32
            Y <= A+B;
33
            else
34 🗀
            Y <= A-B;
35
36 @ endmodule
37
```

1-2-8. Now Add vio ip Core for that click onto





Name: Version:



1-2-10. Now give input probe as 1 and output probe as 3 .click OK and Generate and Then OK .

VIO (Virtual Input/Output)

3.0 (Rev. 19)







1-2-11.



1-2-12. And change output width as 31:0 for probe 0 and probe 1 and 1 bit wide for probe 3.







1-2-13. Project Summary × adder.v × BCGatalog × vio\_0.stub.v × vio\_0.veo vio\_0.veo × vio\_0.veo × vio\_0.veo × vio\_0.veo v

### 1-2-14. Run synthesis

clk

1-2-15. click onto option of run Synthesis and select I/O Planing



and enter Clk pin location and respective IO standards in IO Ports as

Package Pin I/O Standard

Y9 LVCMOS18

## 3-1. Dumping Bitstream File

**3-1-1.** Open Hard ware Manager .





3-1-2.



3-1-3. Click onto (+) to add all signals into windows panel ,and change values and analyze results

