

# 1. Description

## 1.1. Project

| Project Name    | os2               |
|-----------------|-------------------|
| Board Name      | custom            |
| Generated with: | STM32CubeMX 6.2.1 |
| Date            | 06/03/2021        |

### 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F407/417 |
| MCU name       | STM32F407ZGTx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

## 1.3. Core(s) information

| Core(s) | Arm Cortex-M4 |
|---------|---------------|

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label       |
|-----------------------|---------------------------------------|----------|--------------------------|-------------|
| 6                     | VBAT                                  | Power    |                          |             |
| 16                    | VSS                                   | Power    |                          |             |
| 17                    | VDD                                   | Power    |                          |             |
| 21                    | PF9 *                                 | I/O      | GPIO_Output              | LEDBlue     |
| 22                    | PF10 *                                | I/O      | GPIO_Output              | LEDGreen    |
| 23                    | PH0-OSC_IN                            | I/O      | RCC_OSC_IN               |             |
| 24                    | PH1-OSC_OUT                           | I/O      | RCC_OSC_OUT              |             |
| 25                    | NRST                                  | Reset    |                          |             |
| 30                    | VDD                                   | Power    |                          |             |
| 31                    | VSSA                                  | Power    |                          |             |
| 32                    | VREF+                                 | Power    |                          |             |
| 33                    | VDDA                                  | Power    |                          |             |
| 34                    | PA0-WKUP                              | I/O      | SYS_WKUP                 |             |
| 35                    | PA1                                   | I/O      | TIM2_CH2                 |             |
| 36                    | PA2                                   | I/O      | USART2_TX                |             |
| 37                    | PA3                                   | I/O      | USART2_RX                |             |
| 38                    | VSS                                   | Power    |                          |             |
| 39                    | VDD                                   | Power    |                          |             |
| 41                    | PA5                                   | I/O      | TIM2_CH1                 |             |
| 42                    | PA6                                   | I/O      | TIM3_CH1                 | leftPWM     |
| 51                    | VSS                                   | Power    |                          |             |
| 52                    | VDD                                   | Power    |                          |             |
| 61                    | VSS                                   | Power    |                          |             |
| 62                    | VDD                                   | Power    |                          |             |
| 69                    | PB10                                  | I/O      | USART3_TX                |             |
| 70                    | PB11                                  | I/O      | USART3_RX                |             |
| 71                    | VCAP_1                                | Power    |                          |             |
| 72                    | VDD                                   | Power    |                          |             |
| 81                    | PD12                                  | I/O      | TIM4_CH1                 | rightPWM    |
| 82                    | PD13 *                                | I/O      | GPIO_Output              | rightPWMGND |
| 83                    | VSS                                   | Power    |                          |             |
| 84                    | VDD                                   | Power    |                          |             |
| 94                    | VSS                                   | Power    |                          |             |
| 95                    | VDD                                   | Power    |                          |             |
| 96                    | PC6                                   | I/O      | TIM8_CH1                 |             |
| 97                    | PC7                                   | I/O      | TIM8_CH2                 |             |

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label      |
|-----------------------|---------------------------------------|----------|--------------------------|------------|
| 101                   | PA9                                   | I/O      | USART1_TX                |            |
| 102                   | PA10                                  | I/O      | USART1_RX                |            |
| 104                   | PA12 *                                | I/O      | GPIO_Output              | leftPWMGND |
| 105                   | PA13                                  | I/O      | SYS_JTMS-SWDIO           |            |
| 106                   | VCAP_2                                | Power    |                          |            |
| 107                   | VSS                                   | Power    |                          |            |
| 108                   | VDD                                   | Power    |                          |            |
| 109                   | PA14                                  | I/O      | SYS_JTCK-SWCLK           |            |
| 111                   | PC10                                  | I/O      | UART4_TX                 |            |
| 112                   | PC11                                  | I/O      | UART4_RX                 |            |
| 113                   | PC12                                  | I/O      | UART5_TX                 |            |
| 116                   | PD2                                   | I/O      | UART5_RX                 |            |
| 120                   | VSS                                   | Power    |                          |            |
| 121                   | VDD                                   | Power    |                          |            |
| 130                   | VSS                                   | Power    |                          |            |
| 131                   | VDD                                   | Power    |                          |            |
| 138                   | BOOT0                                 | Boot     |                          |            |
| 143                   | PDR_ON                                | Reset    |                          |            |
| 144                   | VDD                                   | Power    |                          |            |

<sup>\*</sup> The pin is affected with an I/O function

# 4. Clock Tree Configuration



# 5. Software Project

## 5.1. Project Settings

| Name                              | Value                                      |  |
|-----------------------------------|--------------------------------------------|--|
| Project Name                      | os2                                        |  |
| Project Folder                    | C:\Users\Lenovo\Desktop\TDPS\Che-Che-main1 |  |
| Toolchain / IDE                   | STM32CubeIDE                               |  |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.26.0                    |  |
| Application Structure             | Advanced                                   |  |
| Generate Under Root               | Yes                                        |  |
| Do not generate the main()        | No                                         |  |
| Minimum Heap Size                 | 0x200                                      |  |
| Minimum Stack Size                | 0x400                                      |  |

## 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                  | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | No                                    |
| Backup previously generated files when re-generating          | No                                    |
| Keep User Code when re-generating                             | Yes                                   |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |
| Enable Full Assert                                            | No                                    |

# 5.3. Advanced Settings - Generated Function Calls

| Rank | Function Name         | Peripheral Instance Name |
|------|-----------------------|--------------------------|
| 1    | MX_GPIO_Init          | GPIO                     |
| 2    | SystemClock_Config    | RCC                      |
| 3    | MX_USART1_UART_Init   | USART1                   |
| 4    | MX_TIM3_Init          | TIM3                     |
| 5    | MX_TIM4_Init          | TIM4                     |
| 6    | MX_USART2_UART_Init   | USART2                   |
| 7    | MX_USART3_UART_Init   | USART3                   |
| 8    | 8 MX_UART5_Init UART5 |                          |
| 9    | MX_TIM2_Init          | TIM2                     |
| 10   | MX_TIM8_Init          | TIM8                     |
| 11   | MX_UART4_Init         | UART4                    |

| os2 Projec           |
|----------------------|
| Configuration Report |

# 6. Power Consumption Calculator report

### 6.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F407/417 |
| MCU       | STM32F407ZGTx |
| Datasheet | DS8626_Rev8   |

### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

### 6.3. Battery Selection

| Battery           | Li-SOCL2(A3400) |
|-------------------|-----------------|
| Capacity          | 3400.0 mAh      |
| Self Discharge    | 0.08 %/month    |
| Nominal Voltage   | 3.6 V           |
| Max Cont Current  | 100.0 mA        |
| Max Pulse Current | 200.0 mA        |
| Cells in series   | 1               |
| Cells in parallel | 1               |

## 6.4. Sequence

| Ston                   | Ctond       | Cton 2                   |  |
|------------------------|-------------|--------------------------|--|
| Step                   | Step1       | Step2                    |  |
| Mode                   | RUN         | STOP                     |  |
| Vdd                    | 3.3         | 3.3                      |  |
| Voltage Source         | Battery     | Battery                  |  |
| Range                  | Scale1-High | No Scale                 |  |
| Fetch Type             | FLASH       | n/a                      |  |
| CPU Frequency          | 168 MHz     | 0 Hz                     |  |
| Clock Configuration    | HSE PLL     | Regulator LP Flash-PwrDw |  |
| Clock Source Frequency | 4 MHz       | 0 Hz                     |  |
| Peripherals            |             |                          |  |
| Additional Cons.       | 0 mA        | 0 mA                     |  |
| Average Current        | 46 mA       | 280 μΑ                   |  |
| Duration               | 0.1 ms      | 0.9 ms                   |  |
| DMIPS                  | 210.0       | 0.0                      |  |
| Та Мах                 | 98.93       | 104.96                   |  |
| Category               | In DS Table | In DS Table              |  |

### 6.5. Results

| Sequence Time | 1 ms             | Average Current | 4.85 mA     |
|---------------|------------------|-----------------|-------------|
| Battery Life  | 29 days. 4 hours | Average DMIPS   | 210.0 DMIPS |

### 6.6. Chart



# 7. Peripherals and Middlewares Configuration

#### 7.1. RCC

### High Speed Clock (HSE): Crystal/Ceramic Resonator

#### 7.1.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 5 WS (6 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Regulator Voltage Scale Power Regulator Voltage Scale 1

#### 7.2. SYS

**Debug: Serial Wire** 

mode: System Wake-Up Timebase Source: TIM1

#### 7.3. TIM2

**Combined Channels: Encoder Mode** 

#### 7.3.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 3 \*
Counter Mode Up

Counter Period (AutoReload Register - 32 bits value ) 5000-1 \*

Internal Clock Division (CKD) No Division auto-reload preload Enable \*

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

| Encoder: |
|----------|
|----------|

| Encoder Mode             | Encoder Mode TI1 and TI2 * |  |  |
|--------------------------|----------------------------|--|--|
| Parameters for Channel 1 |                            |  |  |
| Polarity                 | Rising Edge                |  |  |
| IC Selection             | Direct                     |  |  |
| Prescaler Division Ratio | No division                |  |  |
| Input Filter             | 2 *                        |  |  |
| Parameters for Channel 2 |                            |  |  |
| Polarity                 | Rising Edge                |  |  |
| IC Selection             | Direct                     |  |  |
| Prescaler Division Ratio | No division                |  |  |
| Input Filter             | 2 *                        |  |  |

#### 7.4. TIM3

Clock Source: Internal Clock
Channel1: PWM Generation CH1

### 7.4.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 601-1 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 2000 \*

Internal Clock Division (CKD) No Division auto-reload preload Disable

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### **PWM Generation Channel 1:**

Mode PWM mode 1

Pulse (16 bits value) 0

Output compare preload Enable

Fast Mode Disable

CH Polarity High

#### 7.5. TIM4

**Clock Source: Internal Clock** 

#### **Channel1: PWM Generation CH1**

#### 7.5.1. Parameter Settings:

| Counter | Settings:  |
|---------|------------|
| Counter | octilings. |

Prescaler (PSC - 16 bits value) 601-1 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 2000 \*

Internal Clock Division (CKD) No Division auto-reload preload Disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Output compare preload Enable

Fast Mode Disable

CH Polarity High

#### 7.6. TIM8

#### **Combined Channels: Encoder Mode**

#### 7.6.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value)

Counter Mode

Counter Period (AutoReload Register - 16 bits value)

Internal Clock Division (CKD)

3 \*

No Division

Repetition Counter (RCR - 8 bits value) 0

auto-reload preload Enable \*

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

Encoder:

Encoder Mode TI1 and TI2 \*

\_ Parameters for Channel 1 \_\_\_\_

Polarity Rising Edge
IC Selection Direct

| Prescaler Division Ratio   | No division               |
|----------------------------|---------------------------|
| Input Filter               | 0                         |
| Parameters for Channel 2   |                           |
| Polarity                   | Rising Edge               |
| IC Selection               | Direct                    |
| Prescaler Division Ratio   | No division               |
| Input Filter               | 0                         |
|                            |                           |
|                            |                           |
| 7.7. UART4                 |                           |
| Mode: Asynchronous         |                           |
| 7.7.1. Parameter Settings: |                           |
|                            |                           |
| Basic Parameters:          |                           |
| Baud Rate                  | 9600 *                    |
| Word Length                | 8 Bits (including Parity) |
| Parity                     | None                      |
| Stop Bits                  | 1                         |
| Advanced Parameters:       |                           |
| Data Direction             | Receive and Transmit      |
| Over Sampling              | 16 Samples                |
|                            |                           |
|                            |                           |
| 7.8. UART5                 |                           |
| Mode: Asynchronous         |                           |
| 7.8.1. Parameter Settings: |                           |
|                            |                           |
| Basic Parameters:          |                           |
| Baud Rate                  | 9600 *                    |
| Word Length                | 8 Bits (including Parity) |
| Parity                     | None                      |
| Stop Bits                  | 1                         |
| Advanced Parameters:       |                           |
| Data Direction             | Receive and Transmit      |
| Over Sampling              | 16 Samples                |
|                            |                           |

### 7.9. USART1

### **Mode: Asynchronous**

### 7.9.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

7.10. USART2

**Mode: Asynchronous** 

7.10.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

7.11. USART3

**Mode: Asynchronous** 

7.11.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.12. FREERTOS

Interface: CMSIS\_V1

#### 7.12.1. Config parameters:

API:

FreeRTOS API CMSIS v1

Versions:

FreeRTOS version 10.3.1 CMSIS-RTOS version 1.02

MPU/FPU:

ENABLE\_MPU Disabled ENABLE\_FPU Enabled \*

Kernel settings:

USE\_PREEMPTION Enabled

CPU\_CLOCK\_HZ SystemCoreClock

 TICK\_RATE\_HZ
 1000

 MAX\_PRIORITIES
 7

 MINIMAL\_STACK\_SIZE
 128

 MAX\_TASK\_NAME\_LEN
 16

 USE\_16\_BIT\_TICKS
 Disabled

IDLE\_SHOULD\_YIELD Enabled
USE\_MUTEXES Enabled
USE\_RECURSIVE\_MUTEXES Disabled
USE\_COUNTING\_SEMAPHORES Disabled

QUEUE\_REGISTRY\_SIZE 8

USE\_APPLICATION\_TASK\_TAG Disabled
ENABLE\_BACKWARD\_COMPATIBILITY Enabled
USE\_PORT\_OPTIMISED\_TASK\_SELECTION Enabled
USE\_TICKLESS\_IDLE Disabled
USE\_TASK\_NOTIFICATIONS Enabled
RECORD\_STACK\_HIGH\_ADDRESS Disabled

Memory management settings:

Memory Allocation Dynamic / Static

TOTAL\_HEAP\_SIZE 15360
Memory Management scheme heap\_4

Hook function related definitions:

USE\_IDLE\_HOOK Disabled USE\_TICK\_HOOK Disabled

USE\_MALLOC\_FAILED\_HOOK Disabled
USE\_DAEMON\_TASK\_STARTUP\_HOOK Disabled
CHECK\_FOR\_STACK\_OVERFLOW Disabled

#### Run time and task stats gathering related definitions:

GENERATE\_RUN\_TIME\_STATS Disabled
USE\_TRACE\_FACILITY Disabled
USE\_STATS\_FORMATTING\_FUNCTIONS Disabled

#### Co-routine related definitions:

USE\_CO\_ROUTINES Disabled MAX\_CO\_ROUTINE\_PRIORITIES 2

#### Software timer definitions:

USE\_TIMERS Disabled

#### Interrupt nesting behaviour configuration:

LIBRARY\_LOWEST\_INTERRUPT\_PRIORITY 15
LIBRARY\_MAX\_SYSCALL\_INTERRUPT\_PRIORITY 5

#### Added with 10.2.1 support:

MESSAGE\_BUFFER\_LENGTH\_TYPE size\_t
USE\_POSIX\_ERRNO Disabled

#### 7.12.2. Include parameters:

#### Include definitions:

vTaskPrioritySet

Enabled uxTaskPriorityGet vTaskDelete Enabled vTaskCleanUpResources Disabled Enabled vTaskSuspend vTaskDelayUntil Enabled \* Enabled vTaskDelay xTaskGetSchedulerState Enabled xTaskResumeFromISR Enabled xQueueGetMutexHolder Disabled xSemaphoreGetMutexHolder Disabled Disabled pcTaskGetTaskName uxTaskGetStackHighWaterMarkDisabled xTaskGetCurrentTaskHandle Disabled Disabled eTaskGetState xEventGroupSetBitFromISR Disabled xTimerPendFunctionCall Disabled Disabled xTaskAbortDelay Disabled xTaskGetHandle

Enabled

uxTaskGetStackHighWaterMark2

Disabled

## 7.12.3. Advanced settings:

Newlib settings (see parameter description first):

USE\_NEWLIB\_REENTRANT Disabled

Project settings (see parameter description first):

Use FW pack heap file Enabled

<sup>\*</sup> User modified value

# 8. System Configuration

## 8.1. GPIO configuration

| IP     | Pin             | Signal             | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|--------|-----------------|--------------------|------------------------------|-----------------------------|--------------|------------|
| RCC    | PH0-<br>OSC_IN  | RCC_OSC_IN         | n/a                          | n/a                         | n/a          |            |
|        | PH1-<br>OSC_OUT | RCC_OSC_OUT        | n/a                          | n/a                         | n/a          |            |
| SYS    | PA0-WKUP        | SYS_WKUP           | n/a                          | n/a                         | n/a          |            |
|        | PA13            | SYS_JTMS-<br>SWDIO | n/a                          | n/a                         | n/a          |            |
|        | PA14            | SYS_JTCK-<br>SWCLK | n/a                          | n/a                         | n/a          |            |
| TIM2   | PA1             | TIM2_CH2           | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PA5             | TIM2_CH1           | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
| TIM3   | PA6             | TIM3_CH1           | Alternate Function Push Pull | No pull-up and no pull-down | Low          | leftPWM    |
| TIM4   | PD12            | TIM4_CH1           | Alternate Function Push Pull | No pull-up and no pull-down | Low          | rightPWM   |
| TIM8   | PC6             | TIM8_CH1           | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PC7             | TIM8_CH2           | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
| UART4  | PC10            | UART4_TX           | Alternate Function Push Pull | Pull-up                     | Very High    |            |
|        | PC11            | UART4_RX           | Alternate Function Push Pull | Pull-up                     | Very High    |            |
| UART5  | PC12            | UART5_TX           | Alternate Function Push Pull | Pull-up                     | Very High    |            |
|        | PD2             | UART5_RX           | Alternate Function Push Pull | Pull-up                     | Very High    |            |
| USART1 | PA9             | USART1_TX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|        | PA10            | USART1_RX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
| USART2 | PA2             | USART2_TX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|        | PA3             | USART2_RX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
| USART3 | PB10            | USART3_TX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|        | PB11            | USART3_RX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |

| IP   | Pin  | Signal      | GPIO mode        | GPIO pull/up pull<br>down   | Max<br>Speed | User Label  |
|------|------|-------------|------------------|-----------------------------|--------------|-------------|
| GPIO | PF9  | GPIO_Output | Output Push Pull | No pull-up and no pull-down | Low          | LEDBlue     |
|      | PF10 | GPIO_Output | Output Push Pull | No pull-up and no pull-down | Low          | LEDGreen    |
|      | PD13 | GPIO_Output | Output Push Pull | Pull-down *                 | Low          | rightPWMGND |
|      | PA12 | GPIO_Output | Output Push Pull | Pull-down *                 | Low          | leftPWMGND  |

## 8.2. DMA configuration

nothing configured in DMA service

# 8.3. NVIC configuration

# 8.3.1. NVIC

|                                                                    | F      | D                    | 0.10: "     |  |
|--------------------------------------------------------------------|--------|----------------------|-------------|--|
| Interrupt Table                                                    | Enable | Preenmption Priority | SubPriority |  |
| Non maskable interrupt                                             | true   | 0                    | 0           |  |
| Hard fault interrupt                                               | true   | 0                    | 0           |  |
| Memory management fault                                            | true   | 0                    | 0           |  |
| Pre-fetch fault, memory access fault                               | true   | 0                    | 0           |  |
| Undefined instruction or illegal state                             | true   | 0                    | 0           |  |
| System service call via SWI instruction                            | true   | 0                    | 0           |  |
| Debug monitor                                                      | true   | 0                    | 0           |  |
| Pendable request for system service                                | true   | 15                   | 0           |  |
| System tick timer                                                  | true   | 15                   | 0           |  |
| TIM1 update interrupt and TIM10 global interrupt                   | true   | 0                    | 0           |  |
| TIM2 global interrupt                                              | true   | 5                    | 0           |  |
| USART1 global interrupt                                            | true   | 5                    | 0           |  |
| USART2 global interrupt                                            | true   | 5                    | 0           |  |
| UART4 global interrupt                                             | true 5 |                      | 0           |  |
| PVD interrupt through EXTI line 16                                 | unused |                      |             |  |
| Flash global interrupt                                             |        | unused               |             |  |
| RCC global interrupt                                               | unused |                      |             |  |
| TIM3 global interrupt                                              |        | unused               |             |  |
| TIM4 global interrupt                                              |        | unused               |             |  |
| USART3 global interrupt                                            |        | unused               |             |  |
| TIM8 break interrupt and TIM12 global interrupt                    |        | unused               |             |  |
| TIM8 update interrupt and TIM13 global interrupt                   | unused |                      |             |  |
| TIM8 trigger and commutation interrupts and TIM14 global interrupt | unused |                      |             |  |
| TIM8 capture compare interrupt                                     | unused |                      |             |  |
| UART5 global interrupt                                             | unused |                      |             |  |
| FPU global interrupt                                               | unused |                      |             |  |

# 8.3.2. NVIC Code generation

| Enabled interrupt Table                | Select for init   | Generate IRQ | Call HAL handler |
|----------------------------------------|-------------------|--------------|------------------|
|                                        | sequence ordering | handler      |                  |
| Non maskable interrupt                 | false             | true         | true             |
| Hard fault interrupt                   | false             | true         | false            |
| Memory management fault                | false             | true         | false            |
| Pre-fetch fault, memory access fault   | false             | true         | false            |
| Undefined instruction or illegal state | false             | true         | false            |

| Enabled interrupt Table                          | Select for init sequence ordering | Generate IRQ<br>handler | Call HAL handler |
|--------------------------------------------------|-----------------------------------|-------------------------|------------------|
| System service call via SWI instruction          | false                             | false                   | false            |
| Debug monitor                                    | false                             | true                    | false            |
| Pendable request for system service              | false                             | false                   | false            |
| System tick timer                                | false                             | false                   | true             |
| TIM1 update interrupt and TIM10 global interrupt | false                             | true                    | true             |
| TIM2 global interrupt                            | false                             | true                    | true             |
| USART1 global interrupt                          | false                             | true                    | true             |
| USART2 global interrupt                          | false                             | true                    | true             |
| UART4 global interrupt                           | false                             | true                    | true             |

<sup>\*</sup> User modified value

# 9. System Views

9.1. Category view

9.1.1. Current



### 10. Docs & Resources

Type Link

Datasheet http://www.st.com/resource/en/datasheet/DM00037051.pdf

Reference http://www.st.com/resource/en/reference\_manual/DM00031020.pdf

manual

Programming http://www.st.com/resource/en/programming manual/DM00046982.pdf

manual

Errata sheet http://www.st.com/resource/en/errata\_sheet/DM00037591.pdf

Application note http://www.st.com/resource/en/application\_note/CD00167594.pdf

Application note http://www.st.com/resource/en/application\_note/CD00211314.pdf

Application note http://www.st.com/resource/en/application\_note/CD00249778.pdf

Application note http://www.st.com/resource/en/application\_note/CD00259245.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264321.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264342.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00024853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00025071.pdf

Application note http://www.st.com/resource/en/application\_note/DM00040802.pdf

Application note http://www.st.com/resource/en/application\_note/DM00040808.pdf

Application note http://www.st.com/resource/en/application\_note/DM00042534.pdf

Application note http://www.st.com/resource/en/application\_note/DM00046011.pdf

Application note http://www.st.com/resource/en/application\_note/DM00050879.pdf

Application note http://www.st.com/resource/en/application\_note/DM00072315.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073742.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00080497.pdf

Application note http://www.st.com/resource/en/application\_note/DM00081379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00115714.pdf

Application note http://www.st.com/resource/en/application\_note/DM00123028.pdf

Application note http://www.st.com/resource/en/application\_note/DM00129215.pdf http://www.st.com/resource/en/application\_note/DM00154959.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00160482.pdf Application note http://www.st.com/resource/en/application\_note/DM00213525.pdf http://www.st.com/resource/en/application\_note/DM00220769.pdf Application note http://www.st.com/resource/en/application\_note/DM00257177.pdf Application note http://www.st.com/resource/en/application note/DM00272912.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00226326.pdf Application note http://www.st.com/resource/en/application note/DM00236305.pdf Application note http://www.st.com/resource/en/application note/DM00263732.pdf Application note http://www.st.com/resource/en/application\_note/DM00281138.pdf Application note http://www.st.com/resource/en/application\_note/DM00296349.pdf Application note http://www.st.com/resource/en/application\_note/DM00327191.pdf Application note http://www.st.com/resource/en/application\_note/DM00354244.pdf http://www.st.com/resource/en/application\_note/DM00373474.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00315319.pdf Application note http://www.st.com/resource/en/application\_note/DM00380469.pdf Application note http://www.st.com/resource/en/application\_note/DM00395696.pdf Application note http://www.st.com/resource/en/application\_note/DM00431633.pdf Application note http://www.st.com/resource/en/application\_note/DM00493651.pdf Application note http://www.st.com/resource/en/application\_note/DM00536349.pdf Application note http://www.st.com/resource/en/application\_note/DM00725181.pdf