M/201, Housing Block-28 IIT Gandhinagar Gandhinagar, Gujarat, India amratanshgupta@gmail.com LinkedIn: AmratanshGupta

# Amratansh Gupta

B.TECH IN ELECTRICAL ENGINEERING FROM NIT PATNA

| Work<br>Experience    | Research Associate (under Prof. Nihar R. Mohapatra) Indian Institute of Technology(IIT) Gandhinagar, Gandhinagar, India                                      | Jul' 18 - Present  |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| EDUCATION             | National Institute of Technology(NIT) Patna, India Bachelor of Technology in Electrical Engineering, CGPA: 8.74/10* (Dept. Rank - 4 <sup>th</sup> out of 86) | Jul' 14 - June' 18 |
|                       | Maa Anjani Public School, $CBSE$ , Shikohabad India $HighSchool$ - Science Stream, Percentage: 86.6% (Class Rank - $1^{st}$ )                                | Jul' 11 - June' 13 |
| RESEARCH<br>INTERESTS | Semiconductor Devices, Semiconductor Device Modeling, III-V Semiconductors                                                                                   |                    |
| Publications          | Amratansh Gupta, Mohit D. Ganeriwala and Nihar R. Mohapatra, "                                                                                               | An Unified Charge  |

Amratansh Gupta, Mohit D. Ganeriwala and Nihar R. Mohapatra, "An Unified Charge Centroid Model for Silicon and Low Effective Mass III-V Channel Double Gate MOS Transistor" presented at IEEE sponsored 32<sup>nd</sup> International Conference on VLSI Design 2019 (VLSID), New Delhi, India (Nominated for Best Paper Award)

Manish Kumar, Sanjeev Kumar, Amratansh Gupta and Arunangshu Ghosh, "Development of Electronic Interface for Sensing Applications with Voltammetric Electronic Tongue" presented at *IEEE Sensors 2018*, New Delhi, India (DOI:10.1109/ICSENS.2018.8589506)

## INTERNSHIP EXPERIENCE

# Investigation and Modelling of Charge Centroid in III-V Semiconductor based Double-Gate FETs

IIT Gandhinagar, Supervisor: Prof. Nihar R. Mohapatra

Jan '18 - Apr '18

- Investigated the application of the base centroid model of BSIM-CMG for modeling of charge centroid in III-V semiconductor based double-gate FETs
- $\bullet\,$  Developed a unified charge centroid compact model for silicon and low effective mass III-V semi-conductor based double-gate FETs

#### TCAD Simulations and Compact Modelling of Semiconductor Devices

IIT Kanpur, Supervisor: Prof. Yogesh Singh Chauhan

May '17 - Jul '17

- Worked on MOS transistor fabrication using SILVACO-TCAD environment
- Studied the effects of short channel effects and their modeling in BSIM3v3
- Extracted BSIM3v3 parameters for the MOSFET TCAD-data using IC-CAP

#### Raspberry Pi based Automation of Diagnostic Device

IIT Delhi, Supervisor: Prof. Ravikrishnan Elangovan

May '16 - Jul '16

- $\bullet\,$  Learned the Python based programming and Raspberry pi based automation techniques to automate a diagnostic device
- Automated the temperature controlling and sensing system, sample (fluid) flow system with precise flow rate, and stepper motor based movable platform of the diagnostic device

<sup>\*(</sup>Evaluated on Absolute Grading Scale)

#### PROJECTS

### Development of Low Current Measuring Device (ranging from 1nA to 100mA)

Minor Project-II, Supervisor: Prof. Arunangshu Ghosh

Aug '17 - Nov '17

- Developed a very precise current to voltage converter device for measuring currents ranging from nano-Ampere to milli-Ampere
- $\bullet~$  Voltage is fed to the input of a data acquisition system (NI-DAQ 6001) to obtain corresponding current values ranging from nano-Ampere to milli-Ampere

#### Techniques to Design Radiation Tolerant SRAM Cell

Reading Project, Supervisor: Prof. Gaurav kaushal

Feb '17 - Apr '17

- Studied the literature based on Static Random Access Memory Cells (SRAM) and the effects arising due to Single Event Upset (SEU)
- Simulated the effects of radiation on data storing nodes against Single Event Upset (SEU) on SRAM cell using HSPICE(180nm, 65nm, 45nm)

## Implementation of Radiation Tolerant SRAM Cell Against Single Event Upset

Minor Project-I, Supervisor: Prof. Gaurav kaushal

Feb '17 - Apr '17

- $\bullet\,$  Explored the various reported radiation tolerant SRAM cells and draw a performance comparison chart among various reported designs
- $\bullet\,$  Proposed Single Event Upset (SEU) tolerant SRAM cell based on back to back connection of two inverters and an additional inverter feedback path
- Implemented the proposed design in HSPICE and improved the SEU tolerance of SRAM cell

#### Sound Operated Lightening and Security Device

Digital & Analog Electronics Lab Course - NIT Patna

Feb '16 - Apr '16

- Designed a device capable of switching any other appliance ON or OFF with sound, equipped with facility to vary the sensitivity of detection of sound
- Device is based on the application of operational amplifier as comparator, J-K flip flops, bridge rectifiers and relays

## Awards & Achievements

Awarded the Merit based Scholarship for three consecutive years at NIT Patna Secured 3<sup>rd</sup> Rank in Innovation category at Human Powered Vehicle Challenge 2016 Secured an All-India-Rank of 7329 in JEE Advanced 2014 amongst 121,000 candidates Secured 99.62 percentile in JEE Main 2014 amongst 1.4 million candidates Recognized as Regional Child Scientist at National Children Science Congress 2006

## COMPUTER SKILLS

**Programming:** Python

Python Packages: Matplotlib, Numpy, Scipy

Software & Tools: Silvaco - TCAD, IC-CAP, MATLAB, HSPICE, Excel, LaTeX

Automation Tools: Raspberry Pi, Arduino

## Positions of Responsibility

Served as Overall Coordinator(Highest Student Position) of Entrepreneurship Cell-NIT Patna Served as Joint Secretary of IEEE Student Chapter - NIT Patna Served as Member of Entrepreneurship Cell - NIT Patna

Extra Interests Hobbies: Microeconomics, EA-FIFA game, Quizzing