# Vupiter DC Power Supply

Date: April 21, 2021

### Senior Design Mid-term Report

### Team Members:

Chase Flatau
Alex Jones
Rice Shelley
Al Spies

## Faculty Advisors:

Doctor Robert Nelms Doctor Thadeus Roppel



## **Auburn University**

Department of Electrical and Computer Engineering

## 1 Executive Summary - Rice Shelley

Ipsum lorem

## Contents

| 1 | Exe  | ecutive Summary - Rice Shelley        | 1  |
|---|------|---------------------------------------|----|
| 2 | Intr | roduction - Rice Shelley              | 4  |
| 3 | Vup  | piter's Design                        | 4  |
|   | 3.1  | Topology - Chase Flatau               | 4  |
|   | 3.2  | Linear - Chase Flatau                 | 5  |
|   |      | 3.2.1 Requirements                    | 5  |
|   |      | 3.2.2 Design                          | 5  |
|   |      | 3.2.3 Performance                     | 6  |
|   | 3.3  | AC/DC Topology Breakdown - Alex Jones | 7  |
|   | 3.4  | PFC stage - Alex Jones                | 8  |
|   |      | 3.4.1 Requirements                    | 8  |
|   |      | 3.4.2 Design                          | 8  |
|   |      | 3.4.3 Performance                     | 9  |
|   | 3.5  | Isolation stage - Alex Jones          | 9  |
|   |      | 3.5.1 Requirements                    | 9  |
|   |      | 3.5.2 Design                          | 10 |
|   |      | 3.5.3 Performance                     | 11 |
|   | 3.6  | Computer Interface - Rice Shelley     | 12 |
|   | 3.7  | User Interface - Al Spies             | 12 |
|   | 3.8  | Budget - Al Spies                     | 13 |
|   | 3.9  | Case Construction - Al Spies          | 14 |
| 4 | Sun  | mmary - Al Spies                      | 14 |
| 5 | Ref  | rerences                              | 15 |
| 6 | App  | pendices                              | 16 |
|   | 6.1  | Appendix A - Team Organization        | 16 |
|   | 6.2  | Appendix B - Linear board sources     | 16 |

| Vupiter | Final Repor                          | rt<br>— |
|---------|--------------------------------------|---------|
|         |                                      |         |
| 6.3     | Appendix C - PFC board sources       | 8       |
| 6.4     | Appendix D - Isolation board sources | :0      |

## 2 Introduction - Rice Shelley

Vupiter DC power supply has three independent isolated channels each with an output of 0 - 30V at 5A and a resolution of 10ma / 10mv. The power supply features a physical front panel as well as a desktop computer interface. The physical front panel allows for normal lab operation while the virtual front panel can be used for test automation. The virtual front panel will comply with industry standards for interfacing programmable instruments so that preexisiting software may be used with the Vupiter power supply. Vupiter is entirely open source to allow for easy modifications and tailored functionality. Vupiter's comparatively low cost will provide accessibility for hobbyists and makers. Multi-channel power supplies are typically priced in the \$300 plus range. Vupiter will provide a comparatively affordable option in the \$100 range with similar functionality. The price of the supply can be lowered by allowing hobbyist to purchase the PCB's and parts to assemble the power supply themselves.

## 3 Vupiter's Design

#### 3.1 Topology - Chase Flatau

The Vupiter project is a three-channel power supply; therefore, there are three separate lines for each channel. Each channel will be fed from a single Power Factor Correction board before splitting. This is followed by a switched power mode board, a linear power board, and finally a human interface. The first stage is the power supply to our power supply which will be a standard wall outlet leading into the PFC stage. The PFC will take the wall output, 85-265 VAC, and convert it to 400 VDC. Only one of these are needed for the three isolated channels. This in turn leads into the three switched mode boards. Each of these boards control their individual channel and can work independently of the other two. Each one will take the 400 VDC and output 36-6 VDC at a max of 5.5 A. There is a built-in 6 VDC and 0.5 A built-in for the linear stage to use for control.

The next stage is the linear power boards. These boards control the final output of each channel. This is accomplished through op-amps and a microchip controlling BJTs. The maximum output for a single channel is 36 VDC at 5 A. All of this is controlled by a human interface, either through the respective front panel controls or a USB connection to a computer. Each channel will have its own OLED screen to display the current settings and its own set of push knobs to control voltage and current. The power supply can also be controlled through a provided GUI or any program that the user may design and send over SCPI(Standard Commands for Programmable Instruments). Due to the open sources used, the user has a large degree of freedom to change what they want to better fit what they need.

Our group decided to use a switched mode stage leading into a linear stage because of the cost and performance. By utilizing a switched mode section, Vupiter is able to eliminate expensive 60 Hz transformers that a linear only design would require; the benefit of a linear section, its high-quality output, is retained. This combination of a high-quality output and a less expensive design made a mixed mode supply the most attractive and logical choice.



Figure 1: Topology of entire supply

#### 3.2 Linear - Chase Flatau

#### 3.2.1 Requirements

- 36 VDC input
  - This is provided from the switched mode module.
- 30 VDC, 5 A output
  - These were the parameters that were initially decided upon.
- Printed boards
  - Printed boards will be in compliance with UL 796 and shall be classed V-1 or less flammable.

#### 3.2.2 Design

The linear stage can be broken down in to five basic sections based on the common ground plane to which they belong The first section is switching components. The two main components in this group are the Buck Boost Inverting Switching Regulators, MC33063A, which are used for dc-dc conversion. These regulators provide the 5V and VGG power lines necessary for the analog and digital components used in the rest of the board. The next section is the digital components. This uses another regulator to take the five volts from the switching components and buck it to 3V, which is used to power the microchip that controls the rest of the board.

The last two sections could be considered parts of a whole. These sections, the power and analog control, are comprised of BJTs and op-amps mostly. The power section uses BJTs to control the 36 V from the switched mode to the desired output voltage. To achieve this, op-amps take the feedback from the output of the power section and, along with control lines from the microchip, set the correct voltage to control the BJTs.

Throughout the linear stage, ceramic capacitors are preferred as they naturally have a low ESR and generally have a smaller footprint. Most resistors are of a general SMD type with a few notable differences. The resistors at the output on the power section need to be power rated which makes them

much larger than a 0805 resistor. There are also several potentiometers used throughout the design which allow a greater control for fine tuning for the regulators and op-amps. Most other parts are standard and can be purchased in large quantities for a relatively cheap price.

#### 3.2.3 Performance

The first issue that was discovered before testing was an issue with the microcontroller, EFM8BB3. Due to a misunderstanding of the datasheet, we believed there were four Digital to Analog Converters (DACs) available; however, when our programmers were trying to program the chip, they found only two DACs. The easiest solution was to remap the pins and use some paths that were not initially considered.

The second issue was discovered during testing and has to do with one of the buck regulators. The chip that was used, MC33063AD, was discovered to be insufficient for the load that the -3 V regulator would place upon it. This issue went unnoticed at first because the testing voltages were so low, 6 V or less, that it wasn't an issue. Once the voltage was pushed higher and closer to standard operating voltages, the chip was blown. The cause is most likely due to an error in the datasheet. The datasheet bases  $L_{min}$  off of  $V_{min}$  instead of  $V_{max}$  which gives a lower inductance than was necessary for our purposes. This issue was fixed by replacing the regulator with an external buck regulator board that could handle the extra load.

Despite these issues, the linear board works as designed. The boards have a high efficiency and can handle the full range of expected values. Some improvements that would be added if we were to redesign the power supply include a negative linear regulator after the -3 V regulator and multi-turn potentiometers. Adding a negative linear regulator would drastically reduce the noise in the linear board and improve its performance. Such an addition would also have a negligible impact upon the overall cost of the unit. Switching to multi-turn potentiometers will make it is easier to calibrate the device and therefore improve the overall performance of the linear section of the board.



Figure 2: Linear board basic flow

#### 3.3 AC/DC Topology Breakdown - Alex Jones

The original plan for the AC to DC stage design was a single switch-mode converter per channel to supply voltage transformation and isolation. Ultimately this cannot work, as the linear stage's need for a variable supply combined with potentially variable AC supply would put impossible duty cycles on the forward converter for any given transformer setup. For example, at the two extremes, we need to support both 85 VAC to 36 VDC and 265 VAC to 6 VDC. The first of these is a ratio of 3:1, while the other is a ratio of 63:1. That level of versatility in a supply is simply impossible due to switching speeds and the need to reset the inductor.

This issue strongly indicates the need for an additional switch mode supply in the chain. This second supply would allow for each converter to have either a fixed input or a fixed output, instead of variable requirements on both. A common choice for this problem is an input power factor correction circuit. Firstly, PFC is required by IEC 61000-3-2 for all consumer devices. Secondly, common PFC topologies increase the total voltage to an intermediary 400 VDC supply. This is useful as it decreases current stress and inductance requirements on the subsequent forward converter.

Thus, our final topology for the AC to DC converter stage is a boost power factor correction (PFC) circuit followed by a forward converter. On the surface this additional converter is an unnecessary layer of complexity but it also acts pre-regulator, reducing complexity and stresses on the forward converter, and it helps the total device be standard compliant. This topology is represented in Figure 3. This topology of a pre-regulator in the form of boost PFC is so common that *The Art of Electronics* [5] recognizes the design as a driving market force includegraphics the development of cheap 600 volt MOSFETs.



Figure 3: AC to DC stage topology

#### 3.4 PFC stage - Alex Jones

#### 3.4.1 Requirements

- 85-265 VAC input
  - This is a widely accepted "universal" input range
- 400 VDC output
  - Common PFC designs rely on boost converters, requiring the intermediary design voltage to be higher than the maximum input voltage. Our 265 VAC input peaks at 370 volts, and this is increased to 400 volts nominally.
- 600 watt total output
  - Each channel can supply 150 watts, giving us a 450 watt total. 30 watts are added to each channel for the linear regulation. This leaves us at 540 watts. 600 watts was selected for some efficiency headroom and to prevent major voltage droops at full load.
- 0.9 Power factor
  - Not required in the US but the EU requires IEC 61000-3-2 [4] which wants power factor correction in all consumer devices.

#### 3.4.2 Design

PFC controller IC's are available commercially. These frequently detail design equations for major components such as the primary inductor. Our selected controller is the BD7692FJ due to price and availability, as well as its thorough documentation allowing us to verify our design against known good equations. Its reference board is detailed thoroughly in [1]. We selected a switching frequency of 500 kHz as this high frequency minimizes the size of inductors and filters needed, while not causing excessive switching losses in the cheaper range of diodes and MOSFETs. As the PFC resides before isolation, we opted to design a single PFC to supply all 3 channels rather than 3 independent PFCs. This choice was dictated by the availability and cost of appropriately sized PFC controllers.

The schematic of this PFC unit is in Figure 11. A number of values in this schematic are quite different from their ideal values in the name of BOM reduction, especially in the snubbers and filters where exact values are relatively unimportant. The passive components surrounding the MOSFET gate are very similar to the gate circuitry implemented on the isolation stage, and they are there to ensure proper startup function and MOSFET protection, which is critical in noisy inductive applications. Notably missing from Figure 11 is any form of EMI filter. This has yet to be designed, but the design of it will follow Mühlethaler et. al. [9] as their paper details emi filter design specifically for PFC units. Right now the PFC would not be compliant with a number of standards, most notably IEC 61000-2-3 [3] which focuses on the regulation of non-harmonic conduction back into mains.

One of the most critical components in any boost converter is the primary inductor. Due to the sinusoidal input and high desired output power this inductor must tolerate extremely high peak currents. For our design criterion in the worst case of an 85 volt input this peak is approximately 20 amps. This far exceeds typical commercial inductor's saturation limit, at least in our price range. Thus we are required to wind our own inductor using ferrite cores. Erickson et. al. [2] lays out a procedure for designing

gapped inductors from commercially available cores. This procedure was followed to design the inductor used in these converters with cores purchased from Digikey. The core was wrapped with litz wire from ebay.

The PFC controller IC requires a supply voltage and has no provisions to efficiently bootstrap from the high input voltage. With efficiency as a design goal, classic zener and resistor setups are unacceptable. Instead we opt for a small offline converter based around the AP3917B. This regulator can be seen in Figure 12. The AP3917B is specifically designed for these offline applications as not only does it tolerate the high voltages but it can also drive it's internal switch at extremely low duty cycles which is a key factor in such a large voltage transformation. The design of this converter is detailed thoroughly in a manufacturer application note in [8]. With rough component values provided by those equations, exact component selection came down once again to BOM reduction, trying to utilize as many of the same parts as the PFC circuitry. This converter is tuned for 15 volts and is also exported off board to serve as a supply voltage for the control logic in the isolation stage, drastically improving their efficiency as well.

These two converters, the boost PFC and the offline buck go on one board, whose layout can be seen in Figure 13. The buck converter is located along the bottom edge of the board, while the PFC module occupies the rest of the board. The EMI filter will either be placed in the currently unoccupied top left of the board or on a separate board.

#### 3.4.3 Performance

Upon powering up the PFC board a flaw was discovered in the initial design. The secondary 15 volt converter used to power the logic had a dedicated rectifier that provided a path to ground that didn't pass through the current sense resistors. This meant that the controller could cause huge over current events, saturating the inductor and destroying the MOSFET. In the prototype this was fixed by replacing the 15 volt converter with a commercially available isolated 12 volt converter. Fixing this issue in a future revision would only require redesigning the buck converter to run off the output of the pfc stage, eliminating the need for a second rectifier.

Full testing of the board was not possible as the team had no access to a load rated at 400 volts that could take any appreciable percentage of the 600 watt output. The 400 volt output was confirmed with a multimeter. Noise measurements could not be taken reliably due to most oscilloscopes connection to earth ground.

### 3.5 Isolation stage - Alex Jones

#### 3.5.1 Requirements

- 400 VDC input
  - This is coming from the PFC module, nominally 400 but we are designing for 380-420 actually
- 36-6 VDC output
  - The linear stage needs this variable output for efficiency and heat purposes. The board needs to automatically adjust to an input signal plus 6 volts. This 6 volts is the headroom the linear stage needs to both increase and decrease its output. This automatic adjustment should be highly bandwidth limited to prevent oscillations

- 5.5 amp output
  - Each channel can only supply 5 amps at any given voltage, and the additional 0.5 amps is allocated to supply all the auxiliary functions.

#### • Full isolation

- This is important for both safety and functionality. The most notable standard requiring this isolation is IEC 62368 [6]. From a functionality point of view, we want isolation so that we can use multiple channels in series for greater voltage ranges or as a bipolar supply.

#### 3.5.2 Design

For this design we chose a two-switch forward converter, which has a number of advantages for this type of application. Firstly, being a buck-derived converter, the output inductor has a constant waveform through it, thus handling the majority of demand and reducing the need for costly and bulky capacitors. Secondly, the transformer design is simplified by the lack of any tertiary or reset windings such as in flyback converters. Third and possibly most critical, forward converters, unlike their resonant counterparts, can drastically vary their output range, whereas modern LLC converters would struggle to deviate from the designed voltage. The pros and cons of various topologies are discussed more in depth in Erickson et. al. [2].

Our converter is based around the NCP1252, chosen for its low cost and thorough documentation. As before, the manufacturer provides a document detailing the design of a reference board in [10]. Our design has major deviations from this simple example, first and foremost in the isolated feedback section. This feedback network can be seen in Figure 14 with a simplified version in Figure 4. It has been complicated substantially from traditional designs due to the wide range of outputs this supply most allow. The optocoupler is powered from a regulated supply to ensure that the gain of the control loop is not impacted by the current output level. The feedback itself is managed by a differential amplifier to create the rather unique feedback plus volts effect.



Figure 4: Complex feedback network for unique floating voltage operation

The bulk of the converter is in Figure 15. The gate driving is accomplished by a bootstrap gate driver IC, This driver generates the voltages needed for high-side driving of the N-channel MOSFETs used. This is both a cost and size reduction when compared with using a gate driver transformer. About 25% of the components in the feedback section and this gate driver section are shared with the PFC board as a BOM reduction method.

The transformer used in Figure 15 is custom made and wound with litz wire, the same as the PFC inductor. Once again, Erickson et. al.'s [2] procedure was used to design the transformer from commercially available cores. In addition to the insulation on the wires, polyimide tape will be added between the primary and secondary windings to add redundant isolation in accordance with IEC 62368 [6].

These two sections reside on one board with a large gap in the ground plane for isolation. This layout is in Figure 16. The gap between underneath the transformer and optocoupler exceeds IPC2221A [7] creepage and clearance specifications by a factor of 2.

#### 3.5.3 Performance

Upon powering this board, two flaws were discovered. Firstly, the zener diodes designed in to protect the gate of the high side switch cause damage to the gate drive. Despite the gate driver being rated for the voltage, applying the 400 volts to the input with these diodes in place causes immediate decapsulation of the chip.

The second error discovered was around the operation of the bootstrap gate driver. The majority of converters drive high and low side switches out of phase with one another. The on-state of the low switch provides a path through which the boostrap capacitor can be pulled down and recharged. In our two switch forward converter design, both switches need switch to simultaneously, and thus no discharge path exists. This was fixed by adding the red components in Figure 5. One of the two MOSFETs operates as in inverter while the other provides the path to ground.



Figure 5: Additional components needed for proper bootstrap operation

With these two issues fixed, the board works for about 30 minutes. After those 30 minutes there is an unresolved failure that occurred in both boards tested. This failure mode presents 2 volts on the output despite full 50% duty cycle waveforms on the input. Future versions of this board would need to fix this longevity issues and improve the feedback network's bandwidth. The current version was designed with intentionally limited bandwidth so as to prevent minor fluctuations on the output of the

linear stage from causing unnecessary changes in this converter's output. This bandwidth was limited right at the adjustable zener's output, instead of at the linear board's feedback point like it should have been. This results in rather poor regulation when the board is working, but is unrelated to the failures being seen.

#### 3.6 Computer Interface - Rice Shelley

The Vupiter DC power supply will have a computer interface supported by USB 2.0 and SCPI (Standard Commands for Programmable Instruments). The SCPI protocol will exist on top of the USB layer. The USB spec will be met with an FTDI chip that converts USB 2.0 to UART. The SCPI protocol interpreter is embedded into one of the power supply's microcontrollers. The relatively simple SCPI protocol allows easy development of desktop software to control the power supply. The power supply will implement the DCPSUPPLY SCPI [11] base class to ensure basic compatibility with other SCPI power supply control software. The DCPSUPPLY SCPI standard can be found in Reference 1. An example of power supply control using SCPI is shown below.

RST

INSTrument:NSELect 1

SOURce:VOLTage:LEVel:IMMediate:AMPLitude 12V

OUTPut:STATe ON

This SCPI command sequence would reset the power supply, select channel one, set the voltage to 12 volts, and then enable the output.

#### 3.7 User Interface - Al Spies

User interface allows user to control device from front panel while viewing voltage and current readings from each channel of the power supply. Adjustments are made with encoders and variables can be viewed on 128 x 68 OLED display. User interface control is done with EFM8 board. User has option to control system with computer through communication to EFM8 board using UART protocol that are built into the design. Each channel of the power supply will have its own EFM8 board, encoders, and display. EFM8 board coding will be designed using Simplicity Studio software.

#### Functions of EFM8:

- Receive encoder signals
  - Voltage encoder
    - \* Channel A
    - \* Channel B
    - \* Optional Button
  - Current encoder
    - \* Channel A

- \* Channel B
- \* Optional Button
- Receive analog signal from linear stage through onchip ADC
  - Voltage
  - Current
- Send analog control signal to linear stage through onchip DAC
  - Voltage
  - Current
- $\bullet$  Send  $I^2C$  control signals to OLED Display
- Communicate with UART computer interface board

## 3.8 Budget - Al Spies

IPSUM LOREM

### 3.9 Case Construction - Al Spies

Case used to house components of system will be made out of two metal plates that are bent to dimensions 300mm x 300mm x 65mm when assembled together with a 3D printed front panel. Vent holes drilled manually in sides for forced air flow to keep system within normal operating temperatures. Design is intended to be easily assembled so anyone can build with common tools in a household. Standards that apply to the device construction related to safety concerns are CFR §1500.49 [12], IEC 62368 [6], IEC 60950-1 [14], and NFPA 70 [13].

## 4 Summary - Al Spies

All files, including this proposal are hosted on our github:

https://github.com/ams0187/Vupiter

### 5 References

[1] "Boundary Current Mode Method 200 W 400 V BD7692FJ Reference Board," 2019. [Online]. Available: https://fscdn.rohm.com/en/products/databook/applinote/ic/power/acdc\_converter/bd7692fj-evk-001\_ug-e.pdf

- [2] R. W. Erickson and Maksimovic Dragan, Fundamentals of power electronics. New York, New York: Springer Science + Business Media, 2012.
- [3] IEC, "Description of the environment Radiated and non-network-frequency-related conducted phenomena," IEC Webstore, 1992. [Online]. Available: https://webstore.iec.ch/publication/4134
- [4] IEC, "Electromagnetic compatibility (EMC) Part 3-2: Limits Limits for harmonic current emissions (equipment input current 16 A per phase)," IEC Webstore, 2018. [Online]. Available: https://webstore.iec.ch/publication/28164
- [5] Horowitz, P., &; Hill, W. (2020). The art of electronics: The x-chapters. In The art of electronics: The x-chapters (p. 225). Cambridge, United Kingdom: Cambridge University Press.
- [6] IEC, "Audio/video, information and communication technology equipment Part 1: Safety requirements," IEC Webstore, 2018. [Online]. Available: https://webstore.iec.ch/publication/27412
- [7] IEC, "Generic Standard on Printed Board Design" IPC, 2003. [Online]. Available: https://www.ipc.org/TOC/IPC-2221A.pdf
- [8] "1.44W AP3917B EV1 Evaluation Board User's Guide," Diodes Incorporated, 20-Feb-2020.
  [Online]. Available: https://www.diodes.com/assets/Evaluation-Boards/1.
  44W-AP3917B-Single-Output-12V-120mA-EV1-User-Guide-Rev-1.1-Eval-Board-User-Guide.
  pdf
- [9] J. Mühlethaler et. al., "Optimal design of EMI filters for single-phase boost PFC circuits," IEEE Xplore, 2012. [Online]. Available: https://ieeexplore.ieee.org/document/6388754
- [10] "AND8373/D 2 Switch-Forward Current Mode Converter," 2010. [Online]. Available: https://www.onsemi.com/pub/collateral/and8373-d.pdf
- [11] "Standard Commands for Programmable Instruments (SCPI) Volume 1: Syntax and Style," IVI Foundation, 1999. [Online]. Available: https://www.ivifoundation.org/docs/scpi-99.pdf
- [12] "16 CFR § 1500.49 Technical requirements for determining a sharp metal or glass edge in toys and other articles intended for use by children under 8 years of age.," Legal Information Institute. [Online]. Available: https://www.law.cornell.edu/cfr/text/16/1500.49
- [13] "NFPA 70," NFPA 70\mathbb{R}: National Electrical Code\mathbb{R}. [Online]. Available: https://www.nfpa.org/codes-and-standards/all-codes-and-standards/list-of-codes-and-standards/detail?code=70.
- [14] IEC, "Electromagnetic compatibility (EMC) Part 3-2: Limits Limits for harmonic current emissions (equipment input current 16 A per phase)," IEC Webstore, 2005. [Online]. Available: https://webstore.iec.ch/publication/4024

## 6 Appendices

### 6.1 Appendix A - Team Organization

Alex Jones worked as team lead and on the design and debugging of all three boards. Chase Flatau worked on debugging, layout, assembly, and testing of the boards. Al Spies and Rice Shelley collaborated closely on the design and implementation of the software involved in both the computer and physical interfaces.

## 6.2 Appendix B - Linear board sources



Figure 6: Switching Section of the Linear Board



Figure 7: Linear Regulator for micro controller of the Linear Board



Figure 8: Power Section of the Linear Board



Figure 9: Analog Control Section of the Linear Board



Figure 10: Linear Board Design

## 6.3 Appendix C - PFC board sources



Figure 11: PFC converter schematic



Figure 12: 15 volt offline buck converter design



Figure 13: PFC board layout

## 6.4 Appendix D - Isolation board sources



Figure 14: Isolated feedback drive



Figure 15: Forward converter design



Figure 16: Forward converter design