Summary of equations for electrical characteristics of DC/DC, LDO and power planes (loads).

| Characteris tic            | LDO                                                               | DC/DC (step down)                          | Perfect   | Dummy                  | Resistive<br>Element        | Power plane /<br>Load |
|----------------------------|-------------------------------------------------------------------|--------------------------------------------|-----------|------------------------|-----------------------------|-----------------------|
| $V_{IN}$                   | V <sub>OUT</sub> SOURCE                                           |                                            |           |                        |                             |                       |
| $I_{IN}$                   | $I_{OUT} + I_Q \qquad \qquad \frac{P_{IN}}{V_{IN}}$               |                                            | $I_{OUT}$ |                        | $\sum^{PART}I_{PART}$       |                       |
| $P_{IN}^{-1}$              | $V_{IN} \times I_{IN}$                                            | $\frac{P_{OUT}}{Efficiency}$               | $P_{OUT}$ | $V_{IN} \times I_{IN}$ |                             |                       |
| V <sub>OUT (FIXED)</sub>   |                                                                   | $V_{OUT}$                                  |           | $V_{IN}$               | $V_{IN} - I_{OUT} \times R$ |                       |
| V <sub>OUT TYP</sub> (ADJ) | $V_{REFTYP} \cdot \left(1 + \frac{R_{1\ TYP}}{R_{2\ TYP}}\right)$ |                                            |           |                        |                             |                       |
| V <sub>OUT MAX (ADJ)</sub> | $V_{REFMAX} \cdot igg($                                           | $1 + \frac{R_{1\ MAX}}{R_{2\ MIN}} \bigg)$ | N/A       |                        |                             | N/A                   |
| $I_{OUT}$                  | $\sum^{CHILD} I_{IN\ CHILD}$                                      |                                            |           |                        |                             |                       |
| $P_{OUT}^{-1}$             | $V_{OUT} \times I_{OUT}$                                          |                                            |           |                        |                             |                       |
| P <sub>LOSS</sub>          | $P_{IN} - P_{OUT}$                                                |                                            |           | 0                      | $R \times I_{OUT}^2$        | N/A                   |
| Efficiency <sup>2</sup>    | $\frac{P_{OUT}}{P_{IN}} \qquad \qquad f(I_{OUT})$                 |                                            |           | 1                      |                             | N/A                   |



- (1) Input and output maximum power are computed with maximum voltage and maximum current. Special attention should be paid when components and loads current are only expressed with typical voltage in their datasheet. In some case, higher voltage may result in a lower current.
- (2) Planes and wires/nets are considered as perfect. In reality, a voltage drop should be considered between the regulator output and the load because of the copper resistance. Especially if the current is hight (CPU cores, for example) and the feedback is close to the regulator. DC/DC inductors also have a parasitic resistance. All of those reduce the efficiency.