# PrimeTime® SI User Guide

Version C-2009.06, June 2009

SYNOPSYS®

# **Copyright Notice and Proprietary Information**

Copyright © 2009 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Right to Copy Documentation**

The license agreement with Synopsys permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any. Licensee must assign sequential numbers to all copies. These copies shall contain the following legend on the cover page:

| "This document is duplicated with the permission of S | Synopsys, Inc., for the exclusive use of |   |
|-------------------------------------------------------|------------------------------------------|---|
|                                                       | and its employees. This is copy number   | , |

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### Registered Trademarks (®)

Synopsys, AMPS, Astro, Behavior Extracting Synthesis Technology, Cadabra, CATS, Certify, CHIPit, Design Compiler, DesignWare, Formality, HDL Analyst, HSIM, HSPICE, Identify, iN-Phase, Leda, MAST, ModelTools, NanoSim, OpenVera, PathMill, Physical Compiler, PrimeTime, SCOPE, Simply Better Results, SiVL, SNUG, SolvNet, Syndicated, Synplicity, Synplify Pro, Synthesis Constraints Optimization Environment, TetraMAX, the Synplicity logo, UMRBus, VCS, Vera, and YIELDirector are registered trademarks of Synopsys, Inc.

#### Trademarks (™)

AFGen, Apollo, Astro-Rail, Astro-Xtalk, Aurora, AvanWaves, BEST, Columbia, Columbia-CE, Confirma, Cosmos, CosmosLE, CosmosScope, CRITIC, CustomSim, DC Expert, DC Professional, DC Ultra, Design Analyzer, Design Vision, DesignerHDL, DesignPower, DFTMAX, Direct Silicon Access, Discovery, Eclypse, Encore, EPIC, Galaxy, Galaxy Custom Designer, HANEX, HAPS, HapsTrak, HDL Compiler, Hercules, Hierarchical Optimization Technology, High-performance

ASIC Prototyping System, HSIM plus in invitable some plus in invitable some plus plus in invitable some plus plus in invitable some plus invitable some plus in invitable some plus in invitable some plus in invitable some plus invit

# Service Marks (<sup>SM</sup>)

MAP-in, SVP Café, and TAP-in are service marks of Synopsys, Inc.

SystemC is a trademark of the Open SystemC Initiative and is used under license. ARM and AMBA are registered trademarks of ARM Limited. Saber is a registered trademark of SabreMark Limited Partnership and is used under license. All other product or company names may be trademarks of their respective owners.

|    | What's New in This Release                  | X    |
|----|---------------------------------------------|------|
|    | About This User Guide                       | х    |
|    | Customer Support                            | xiii |
| 1. | PrimeTime SI Overview                       |      |
|    | Signal Integrity and Crosstalk              | 1-2  |
|    | Crosstalk Delay Effects                     | 1-3  |
|    | Crosstalk Noise Effects                     | 1-4  |
|    | Aggressor and Victim Nets                   | 1-5  |
|    | Timing Windows and Crosstalk Delay Analysis | 1-6  |
|    | Cross-Coupling Models                       | 1-6  |
|    | Summary of PrimeTime SI Features            | 1-8  |
|    | Manual Organization                         | 1-8  |
| 2. | Using PrimeTime SI                          |      |
|    | Usage Flow                                  | 2-2  |
|    | How PrimeTime SI Operates                   | 2-3  |
|    | PrimeTime SI Variables                      | 2-5  |
|    | Logical Correlation                         | 2-6  |
|    | Electrical Filtering                        | 2-7  |
|    | Usage Guidelines                            | 2-9  |
|    | Initial Analysis Without Crosstalk.         | 2-9  |

| Capacitive Coupling Data                         | 2-9  |
|--------------------------------------------------|------|
| Reading and Writing Parasitic Data               | 2-10 |
| Operating Conditions                             | 2-10 |
| Using check_timing                               | 2-11 |
| Initial Crosstalk Analysis Run                   | 2-12 |
| Additional Crosstalk Analysis Runs               | 2-13 |
| Timing Window Overlap Analysis                   | 2-14 |
| Overview                                         | 2-14 |
| Crosstalk Delay Analysis for All Paths           | 2-16 |
| Crosstalk Delay Analysis for the Worst Path      | 2-16 |
| Crosstalk Delay Analysis for All Violating Paths | 2-17 |
| Clock Groups                                     | 2-17 |
| Logically and Physically Exclusive Clocks        | 2-18 |
| Path-Based Physical Exclusion Analysis           | 2-21 |
| Infinite Alignment Windows                       | 2-22 |
| High Capacity Analysis Mode                      | 2-23 |
| Adaptive CRPR Mode                               | 2-23 |
| Crosstalk Analysis with Composite Aggressors     | 2-24 |
| Enabling Composite Aggressors                    | 2-26 |
| Excluding Nets from Statistical Mode             | 2-28 |
| Reporting Composite Aggressors                   | 2-28 |
| Path-Based Analysis                              | 2-28 |
| Advanced Delay Calculation Using CCS Models      | 2-29 |
| Clock On-Chip Variation Pessimism Reduction      | 2-31 |
| Annotated Delta Delays                           | 2-33 |
| Timing Reports                                   | 2-33 |
| Crosstalk report_timing Command                  | 2-34 |
|                                                  | 2-34 |
| Bottleneck Reports                               |      |
| Crosstalk Net Delay Calculation                  | 2-38 |
| Reporting Crosstalk Settings                     | 2-38 |
| Double-Switching Detection                       | 2-40 |
| Invoking Double-Switching Error Detection        | 2-42 |
| How Double-Switching Is Detected                 | 2-43 |
| Reporting Double-Switching Violations            | 2-44 |
| Fixing Double-Switching Violations               | 2-44 |
| Fixing Crosstalk Violations                      | 2-45 |
| <del>-</del>                                     |      |

|    | "What If" Incremental Analysis               | 2-45 |
|----|----------------------------------------------|------|
|    | Generating ECO Fixing Constraints            | 2-46 |
|    | ECO Estimation                               | 2-49 |
| 3. | Graphical User Interface                     |      |
|    | Analysis Flow Using the GUI                  | 3-2  |
|    | Crosstalk GUI Analysis                       | 3-3  |
|    | Delta Delay Histogram                        | 3-4  |
|    | Path Delta Delay Histogram                   | 3-5  |
|    | Bump Voltage Histogram                       | 3-6  |
|    | Accumulated Bump Voltage Histogram           | 3-9  |
|    | Crosstalk Coupling Analysis                  | 3-10 |
|    | Noise GUI Analysis                           | 3-12 |
|    | Noise Slack Histogram                        | 3-12 |
|    | Noise Bump Histogram                         | 3-13 |
|    | Accumulated Noise Bump Histogram             | 3-15 |
|    | Noise Immunity Curves                        | 3-16 |
|    | Waveform Display                             | 3-17 |
| 4. | Net Selection and Analysis Exit              |      |
|    | Net Selection and Reselection                | 4-2  |
|    | Including or Excluding Specific Nets         | 4-3  |
|    | Excluding a Clock Net                        | 4-4  |
|    | Excluding Aggressor-Victim Pairs             | 4-4  |
|    | Excluding Aggressor-to-Aggressor Nets        | 4-4  |
|    | Excluding Rising/Falling Edges or Setup/Hold | 4-7  |
|    | Excluding Nets from Crosstalk Noise Analysis | 4-7  |
|    | Excluding Analysis of Noise Bumps            | 4-7  |
|    | Coupling Separation                          | 4-8  |
|    | Removing Exclusions                          | 4-8  |
|    | Delta Delay and Slack Reselection            | 4-9  |
|    | Reselecting Specific Nets                    | 4-11 |
|    | Iteration Count and Exit                     | 4-12 |

| Multiple Supply voltage Analysis      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Multivoltage Analysis                 | 5-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| IR Drop Annotation                    | 5-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Signal Level Checking With IR Drop    | 5-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Static Noise Analysis                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Static Noise Analysis Overview        | 6-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Noise Bump Characteristics            | 6-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Noise Bump Calculation                | 6-6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Crosstalk Noise                       | 6-6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Propagated Noise                      | 6-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| User-Defined Noise                    | 6-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Noise-Related Logic Failures          | 6-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PrimeTime SI Noise Analysis Flows     | 6-9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Noise Analysis Commands               | 6-11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Invoking Noise Analysis               | 6-13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| check_noise Command                   | 6-14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Noise Analysis Effort                 | 6-15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Aggressor Arrival Times               | 6-16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ·                                     | 6-16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                       | 6-16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                       | 6-16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| · · · · · · · · · · · · · · · · · · · | 6-16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                       | 6-17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| · · · · · · · · · · · · · · · · · · · | 6-17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| •                                     | 6-18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ·                                     | 6-18<br>6-19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| . –                                   | 6-21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ·                                     | 6-23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                       | 6-23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                       | 6-24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| •                                     | 6-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <b>,</b> -                            | 6-26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| set_steady_state_resistance           | 6-27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| CCS Noise Modeling                    | 6-27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Reporting Noise at Source or Endpoint | 6-28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                       | Multivoltage Analysis IR Drop Annotation Signal Level Checking With IR Drop  Static Noise Analysis Static Noise Analysis Overview Noise Bump Characteristics Noise Bump Calculation Crosstalk Noise Propagated Noise Propagated Noise Noise-Related Logic Failures PrimeTime SI Noise Analysis Flows  Noise Analysis Commands Invoking Noise Analysis check noise Command Noise Analysis Effort Aggressor Arrival Times Beyond-Rail Analysis Noise Propagation Report at Source or Endpoint Derating Noise Results Noise Failure Propagation Limit Noise Analysis with Composite Aggressors Incremental Noise Analysis Reporting Noise Analysis Results report_noise report_noise report_noise report_noise Calculation Noise Attributes Setting Noise Bumps Noise Response Characterization set_noise_immunity_curve set_noise_margin set_steady_state_resistance  CCS Noise Modeling |

| Noise Immunity                                 |     |
|------------------------------------------------|-----|
| NLDM Noise Modeling                            |     |
| Steady-State I-V Characteristics               |     |
| Noise Immunity                                 |     |
| Noise Immunity Curves                          |     |
| Noise Immunity Polynomials and Tables          |     |
| Bump Height Noise Margins                      |     |
| Noise Slack                                    |     |
| Propagated Noise Characteristics               | 6-4 |
| Appendix A. Crosstalk Attributes               |     |
| Crosstalk Attributes by Class                  | Α   |
| Net Attributes                                 | Α   |
| Lib Timing Arc Attributes                      |     |
| Timing Arc Attributes                          | Δ   |
| Timing Point Attributes                        | A   |
| Pin Attributes                                 | A   |
| Lib Pin Attributes                             | A-  |
| Port Attributes                                | A-  |
| Appendix B. SPICE Analysis                     |     |
| SPICE Deck Usage                               | В   |
| Requirements                                   | В   |
| Generating the SPICE Deck                      | В   |
| Writing a SPICE Deck for a Path                | В   |
| Writing a SPICE Deck for an Arc                | В   |
| User-Defined Sensitization in write_spice_deck | В   |
| Setting User Sensitization                     | В   |
| Reporting User Sensitization                   |     |
| Removing User Sensitization                    | B-  |
| Limitations                                    | B-  |
| Library Sensitization in write_spice_deck      | B-  |
| Library Driver Waveform                        | B-  |
| Generated SPICE Deck Example                   | B-  |

| Appendix C. SPEF Warning Messages |     |
|-----------------------------------|-----|
| SPEF Warning Messages             | C-2 |
| SPEF Attributes                   | C-2 |
| Index                             |     |

# Preface

This preface includes the following sections:

- What's New in This Release
- About This User Guide
- Customer Support

#### What's New in This Release

Information about new features, enhancements, and changes, along with known problems and limitations and resolved Synopsys Technical Action Requests (STARs), is available in the *PrimeTime SI Release Notes* in SolvNet.

To see the PrimeTime SI Release Notes,

1. Go to the Download Center on SolvNet located at the following address:

https://solvnet.synopsys.com/DownloadCenter

If prompted, enter your user name and password. If you do not have a Synopsys user name and password, follow the instructions to register with SolvNet.

2. Select PrimeTime Suite, and then select a release in the list that appears.

#### **About This User Guide**

The *PrimeTime SI User Guide* describes the features and usage flow of PrimeTime SI, an optional tool that adds crosstalk timing and crosstalk noise analysis capabilities to PrimeTime.

#### Audience

This user guide is for engineers who use PrimeTime for static timing analysis and PrimeTime SI for crosstalk analysis. Users should already be familiar with PrimeTime and have some familiarity with crosstalk and signal integrity principles.

#### **Related Publications**

For additional information about PrimeTime SI, see Documentation on the Web, which is available through SolvNet at the following address:

https://solvnet.synopsys.com/DocsOnWeb

You might also want to refer to the documentation for the following related Synopsys products:

- PrimeTime and PrimeTime VX
- Star-RCXT
- Library Compiler
- Liberty NCX

# **Conventions**

The following conventions are used in Synopsys documentation.

| Convention     | Description                                                                                                                                                                                                                                      |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Courier        | Indicates command syntax.                                                                                                                                                                                                                        |
| Courier italic | Indicates a user-defined value in Synopsys syntax, such as <code>object_name</code> . (A user-defined value that is not Synopsys syntax, such as a user-defined value in a Verilog or VHDL statement, is indicated by regular text font italic.) |
| Courier bold   | Indicates user input—text you type verbatim—in Synopsys syntax and examples. (User input that is not Synopsys syntax, such as a user name or password you enter in a GUI, is indicated by regular text font bold.)                               |
| []             | Denotes optional parameters, such as pin1 [pin2 pinN]                                                                                                                                                                                            |
| 1              | Indicates a choice among alternatives, such as low   medium   high (This example indicates that you can enter one of three possible values for an option: low, medium, or high.)                                                                 |
| _              | Connects terms that are read as a single term by<br>the system, such as<br>set_annotated_delay                                                                                                                                                   |
| Control-c      | Indicates a keyboard combination, such as holding down the Control key and pressing c.                                                                                                                                                           |
| \              | Indicates a continuation of a command line.                                                                                                                                                                                                      |
| /              | Indicates levels of directory structure.                                                                                                                                                                                                         |
| Edit > Copy    | Indicates a path to a menu command, such as opening the Edit menu and choosing Copy.                                                                                                                                                             |

#### **Customer Support**

Customer support is available through SolvNet online customer support and through contacting the Synopsys Technical Support Center.

#### **Accessing SolvNet**

SolvNet includes an electronic knowledge base of technical articles and answers to frequently asked questions about Synopsys tools. SolvNet also gives you access to a wide range of Synopsys online services including software downloads, documentation on the Web, and "Enter a Call to the Support Center."

To access SolvNet, go to the SolvNet Web page at the following address:

#### https://solvnet.synopsys.com

If prompted, enter your user name and password. If you do not have a Synopsys user name and password, follow the instructions to register with SolvNet.

If you need help using SolvNet, click HELP in the top-right menu bar or in the footer.

#### **Contacting the Synopsys Technical Support Center**

If you have problems, questions, or suggestions, you can contact the Synopsys Technical Support Center in the following ways:

- Open a call to your local support center from the Web by going to https:// solvnet.synopsys.com (Synopsys user name and password required), and then clicking "Enter a Call to the Support Center."
- Send an e-mail message to your local support center.
  - E-mail support center@synopsys.com from within North America.
  - Find other local support center e-mail addresses at http://www.synopsys.com/Support/GlobalSupportCenters/Pages
- Telephone your local support center.
  - Call (800) 245-8005 from within the continental United States.
  - Call (650) 584-4200 from Canada.
  - Find other local support center telephone numbers at http://www.synopsys.com/Support/GlobalSupportCenters/Pages

1

# PrimeTime SI Overview

PrimeTime SI (signal integrity) is an optional tool that adds crosstalk analysis capabilities to the PrimeTime static timing analyzer. PrimeTime SI calculates the timing effects of cross-coupled capacitors between nets and includes the resulting delay changes in the PrimeTime analysis reports. It also calculates the logic effects of crosstalk noise and reports conditions that could lead to functional failure.

This overview chapter includes the following sections:

- Signal Integrity and Crosstalk
- Aggressor and Victim Nets
- Summary of PrimeTime SI Features
- Manual Organization

# **Signal Integrity and Crosstalk**

Signal integrity is the ability of an electrical signal to carry information reliably and resist the effects of high-frequency electromagnetic interference from nearby signals. Crosstalk is the undesirable electrical interaction between two or more physically adjacent nets due to capacitive cross-coupling. As integrated circuit technologies advance toward smaller geometries, crosstalk effects become increasingly important compared to cell delays and net delays. The reasons for this are apparent in Figure 1-1.

Figure 1-1 Net Capacitance With Different Feature Sizes



Figure 1-1 shows an enlarged view of two parallel metal interconnections in an integrated circuit, first for a 0.25-micron technology and then for a 0.13-micron technology.

As circuit geometries become smaller, wire interconnections become closer together and taller, thus increasing the cross-coupling capacitance between nets. At the same time, parasitic capacitance to the substrate becomes less as interconnections become narrower, and cell delays are reduced as transistors become smaller.

With circuit geometries at 0.25 micron and above, substrate capacitance is usually the dominant effect. However, with geometries at 0.18 micron and below, the coupling capacitance between nets becomes significant, making crosstalk analysis increasingly important for accurate timing analysis.

PrimeTime SI has the ability to analyze and report on two major types of crosstalk effects: delay changes and static noise.

## **Crosstalk Delay Effects**

Crosstalk can affect signal delays by changing the times at which signal transitions occur. For example, consider the signal waveforms on the cross-coupled nets A, B, and C in Figure 1-2.

Figure 1-2 Transition Slowdown or Speedup Caused by Crosstalk



Version C-2009.06

Because of capacitive cross-coupling, the transitions on net A and net C can affect the time at which the transition occurs on net B. A rising-edge transition on net A at the time shown in Figure 1-2 can cause the transition to occur later on net B, possibly contributing to a setup violation for a path containing B. Similarly, a falling-edge transition on net C can cause the transition to occur earlier on net B, possibly contributing to a hold violation for a path containing B.

PrimeTime SI determines the worst-case changes in delay values and uses this additional information to calculate and report total slack values. It also reports the locations and amounts of crosstalk delays so that you can change the design or the layout to reduce crosstalk effects at critical points.

#### **Crosstalk Noise Effects**

PrimeTime SI also determines the logic effects of crosstalk on steady-state nets. For example, consider the signal waveforms on the cross-coupled nets A and B in Figure 1-3.

Figure 1-3 Glitch Due to Crosstalk



Net B should be constant at logic zero, but the rising edge on net A causes a noise bump or glitch on net B. If the bump is sufficiently large and wide, it can cause an incorrect logic value to be propagated to the next gate in the path containing net B.

PrimeTime SI considers these effects and determines where crosstalk noise bumps have the largest effects. It reports the locations of potential problems so that they can be fixed.

You can choose to have PrimeTime calculate crosstalk delay effects only, crosstalk noise effects only, or both.

# **Aggressor and Victim Nets**

A net that receives undesirable cross-coupling effects from a nearby net is called a victim net. A net that causes these effects in a victim net is called an aggressor net. Note that an aggressor net can itself be a victim net; and a victim net can also be an aggressor net. The terms aggressor and victim refer to the relationship between two nets being analyzed.

The timing impact of an aggressor net on a victim net depends on several factors:

- The amount of cross-coupled capacitance
- The relative times and slew rates of the signal transitions
- The switching directions (rising, falling)
- The combination of effects from multiple aggressor nets on a single victim net

PrimeTime SI takes all of these factors into account when it calculates crosstalk effects. It saves a lot of computation time by ignoring situations where the cross-coupling capacitors are too small to have an effect and by ignoring cases where the transition times on cross-coupled nets cannot overlap.

Figure 1-4 illustrates the importance of timing considerations for calculating crosstalk effects. The aggressor signal A has a range of possible arrival times, from early to late.

Figure 1-4 Effects of Crosstalk at Different Arrival Times



If the transition on A occurs at about the same time as the transition on B, it could cause the transition on B to occur later as shown in the figure, possibly contributing to a setup violation; or it could cause the transition to occur earlier, possibly contributing to a hold violation.

If the transition on A occurs at an early time, it induces an upward bump or glitch on net B before the transition on B, which has no effect on the timing of signal B. However, a sufficiently large bump can cause unintended current flow by forward-biasing a pass transistor. PrimeTime SI reports the worst-case occurrences of noise bumps.

Similarly, if the transition on A occurs at a late time, it induces a bump on B after the transition on B, also with no effect on the timing of signal B. However, a sufficiently large bump can cause a change in the logic value of the net, which can be propagated down the timing path. PrimeTime SI reports occurrences of bumps that cause incorrect logic values to be propagated.

#### **Timing Windows and Crosstalk Delay Analysis**

PrimeTime offers three analysis modes with respect to operating conditions: single, best case/worst case, and on-chip variation. PrimeTime SI uses the on-chip variation mode to derive the timing window relationships between aggressor nets and victim nets.

Using the on-chip variation mode, PrimeTime SI finds the earliest and the latest arrival times for each victim net and aggressor net. The range of switching times, from earliest to latest arrival, defines a timing window for the victim net, and defines another timing window for the aggressor net. Crosstalk timing effects can occur only when the victim and aggressor timing windows overlap.

PrimeTime SI performs crosstalk analysis using multiple iterations. For the first iteration, it ignores the timing windows and assumes that all transitions can occur at any time. This results in a pessimistic but fast analysis that gives approximate crosstalk delay values. In subsequent analysis iterations, PrimeTime SI considers the timing windows and eliminates some victim-aggressor relationships from consideration, based on the lack of overlap between the applicable timing windows.

When an overlap occurs, PrimeTime SI calculates the effect of a transition occurring on the aggressor net at the same time as a transition on the victim net. The analysis takes into account the drive strengths and coupling characteristics of the two nets.

#### **Cross-Coupling Models**

Figure 1-5 shows the physical layout for a small portion of an integrated circuit, together with a detailed model of the circuit that includes cross-coupled capacitance. Each physical interconnection in the design has some distributed resistance along the conductor and

some parasitic capacitance to the substrate (ground) and to adjacent nets. The model divides each net into subnets and represents the distributed resistance and capacitance as a set of discrete resistors and capacitors.

Figure 1-5 Detailed Model of Cross-Coupled Nets



A detailed model such as this can provide a very accurate prediction of crosstalk effects in simulation. For an actual integrated circuit, however, a model might have too many circuit elements to process in a practical amount of time. Given a reasonably accurate (but sufficiently simple) network of cross-coupled capacitors from an external tool, PrimeTime SI can obtain accurate crosstalk analysis results in a reasonable amount of time.

# **Summary of PrimeTime SI Features**

PrimeTime SI is an optional enhancement to PrimeTime that adds crosstalk analysis capabilities to the PrimeTime static timing analysis engine. You need a PrimeTime SI license in order to use its crosstalk analysis features.

If you need to account for possible timing effects of crosstalk, using PrimeTime SI is much easier, faster, and more thorough than using a circuit simulator such as SPICE. Instead of analyzing just a single path or a few paths for crosstalk effects, PrimeTime SI lets you analyze the whole circuit using the familiar PrimeTime analysis flow.

To use PrimeTime SI with PrimeTime, you only need to do the following additional steps:

- Enable PrimeTime SI by setting the si\_enable\_analysis variable to true.
- Back-annotate the design with cross-coupling capacitor information, as specified in a Standard Parasitic Exchange Format (SPEF) or Detailed Standard Parasitic Format (DSPF) file.
- Specify the parameters that determine the accuracy and speed of the crosstalk analysis
  effort, such as the number of analysis iterations and the capacitance values that can be
  safely ignored.

PrimeTime SI calculates the possible effects of crosstalk on signal delays and includes that information in all reports generated by the report\_timing command and other timing analysis commands.

#### **Manual Organization**

This manual, the *PrimeTime SI User Guide*, provides detailed instructions on using PrimeTime SI.

Chapter 2, "Using PrimeTime SI," concisely explains the usage flow and commands for doing static timing analysis with PrimeTime SI.

Chapter 3, "Graphical User Interface," explains how to use the PrimeTime SI dialog boxes to set up the analysis and how to view the analysis results in histogram form.

Chapter 4, "Net Selection and Analysis Exit," describes how to specify the nets that PrimeTime SI initially considers for crosstalk analysis, and how PrimeTime SI reselects nets for each crosstalk analysis iteration, and how to specify the parameters that control the termination of crosstalk analysis iterations.

Chapter 5, "Multiple Supply Voltage Analysis," describes how to analyze designs with different power supply voltages for different cells.

Chapter 6, "Static Noise Analysis," describes how to analyze designs for crosstalk noise effects and how to interpret reports on worst-case noise bumps, noise slack, and propagated noise.

Appendix A, "Crosstalk Attributes," describes the crosstalk attributes that you can extract from the design using Tcl programs. You can use the extracted attribute information to debug crosstalk problems.

Appendix B, "SPICE Analysis," explains how to have PrimeTime SI generate a SPICE deck to represent a set of critical paths, which you can then analyze with an external SPICE simulator.

Appendix C, "SPEF Warning Messages," lists and describes the error messages that PrimeTime SI can return when you read in a Standard Parasitic Exchange Format (SPEF) file containing errors.

# 2

# Using PrimeTime SI

Adding crosstalk analysis to the regular PrimeTime analysis flow involves enabling crosstalk analysis, providing cross-coupling capacitor information, and specifying the parameters that control the accuracy and speed of the analysis.

This chapter provides information on the following topics:

- Usage Flow
- How PrimeTime SI Operates
- Usage Guidelines
- Timing Reports
- Reporting Crosstalk Settings
- Double-Switching Detection
- Fixing Crosstalk Violations

#### **Usage Flow**

Static timing analysis with PrimeTime SI uses the same command set, libraries, and TcI scripts as ordinary PrimeTime analysis. You only need to enable crosstalk analysis, provide the cross-coupled capacitance information, and optionally specify the parameters that control the speed and performance of the crosstalk portion of the analysis. The addition of crosstalk analysis does not affect the speed or accuracy of the remaining portion of the timing analysis.

Here is an example of a script that uses crosstalk analysis, with the crosstalk-specific items shown in boldface:

```
set_operating_conditions -analysis_type on_chip_variation
set si_enable_analysis TRUE
read_db ./test1.db
current_design test1
link_design
read_parasitics -keep_capacitive_coupling SPEF.spf
create_clock -period 5.0 clock
check_timing -include { no_driving_cell ideal_clocks \
    partial_input_delay unexpandable_clocks }
report_timing
report_si_bottleneck
report_delay_calculation -crosstalk -from pin -to pin
```

The set\_operating\_conditions command sets the analysis type to on\_chip\_variation, which is necessary to allow PrimeTime SI to correctly handle the minmax timing window relationships. If you do not specify this analysis type explicitly, PrimeTime SI automatically switches to that mode.

Setting si\_enable\_analysis to true enables crosstalk analysis using PrimeTime SI.

The <code>-keep\_capacitive\_coupling</code> option in the <code>read\_parasitics</code> command is necessary to maintain the cross-coupling status of capacitors that have been read into PrimeTime.

In addition to IEEE 1481 Standard Parasitic Exchange Format (SPEF), PrimeTime SI can also read parasitic data in Synopsys Binary Parasitic Format (SBPF) or Detailed Standard Parasitic Format (DSPF). To read data in this format, use a command similar to the following:

You might want to set some of the parameters that control the accuracy and speed characteristics of the crosstalk analysis, as explained later in this chapter. These parameters are controlled by a set of variables.

If significant crosstalk effects are apparent in the timing report, you will probably want to do some analysis to debug or correct the timing problem. To assist in this task, the PrimeTime SI graphical user interface lets you generate histograms of crosstalk delays and induced bump voltages. You can also create your own Tcl scripts to extract the crosstalk attributes from the design database, and then generate your own custom reports or histograms. The attributes you can examine are described in Appendix A, "Crosstalk Attributes."

#### **How PrimeTime SI Operates**

PrimeTime SI performs crosstalk analysis in conjunction with your regular PrimeTime analysis flow. With crosstalk analysis enabled, when you update the timing (for example, by using update\_timing or report\_timing), PrimeTime SI performs the steps shown in Figure 2-1.

Figure 2-1 PrimeTime SI Crosstalk Analysis Flow



The first step is called electrical filtering. This means removing from consideration the aggressor nets whose effects are too small to be significant, based on the calculated sizes of bump voltages on the victim nets. You can specify the threshold level that determines which aggressor nets are filtered.

After filtering, PrimeTime SI selects the initial set of nets to be analyzed for crosstalk effects from those not already eliminated by filtering. You can optionally specify that certain nets be included in, or excluded from, this initial selection set.

The next step is to perform delay calculation, taking into account the crosstalk effects on the selected nets. This step is just like ordinary timing analysis, but with the addition of crosstalk considerations.

Crosstalk analysis is an iterative process, taking multiple passes through the delay calculation step, to obtain accurate results. For the initial delay calculation (using the initial set of selected nets), PrimeTime SI uses a conservative model that does not consider transition timing windows. In other words, PrimeTime SI assumes that every aggressor net can have a worst-type transition (rising or falling) at the worst possible time, causing the worst possible slowdown or speedup of transitions on the victim net. The purpose of this behavior is to quickly obtain worst-case delay values so that PrimeTime SI can intelligently select the nets for the next analysis iteration.

In the second and subsequent delay calculation iterations, PrimeTime SI considers the possible times that transitions can occur and their directions (rising or falling), and removes from consideration any crosstalk delays that can never occur, based on the separation in time between the aggressor and victim transitions or the direction of the aggressor transition. The result is a more accurate, less pessimistic analysis of worst-case effects.

After each delay calculation iteration, PrimeTime SI selects a new set of nets for analysis in the next iteration, based on the results of the analysis just completed. This process is called net reselection. By default, PrimeTime SI selects only the nets in the critical path. You can optionally specify different reselection criteria, such as the amount of slack in the timing paths or the size of the crosstalk effect (delta delay).

After net reselection, PrimeTime SI determines whether it has performed enough iterations, based on the exit criteria. If so, it exits from the analysis loop and generates a timing report. Otherwise, it continues with the next delay calculation iteration.

By default, PrimeTime SI exits from the loop upon completion of the second iteration, which typically provides good results in a reasonable amount of time. However, you can optionally specify other types of exit criteria to get more iterations and obtain more accurate results, at the expense of additional runtime.

You can interrupt any crosstalk analysis iteration by pressing Control-c. PrimeTime SI finishes the current iteration, exits from the loop, and reports diagnostic information regarding the state of the analysis at the end of the iteration.

#### **PrimeTime SI Variables**

Several PrimeTime SI variables are available to control the crosstalk analysis parameters. Each variable has a default setting. To override the default, you can use the set command. For example, to set the variable that enables crosstalk analysis:

```
pt_shell> set si_enable_analysis true
```

Table 2-1 lists the PrimeTime SI variables and their default settings. The variables are described elsewhere in the manual and in the PrimeTime SI man pages.

Table 2-1 PrimeTime SI Variables

| Variable                                   | Default setting |
|--------------------------------------------|-----------------|
| si_analysis_logical_correlation_mode       | true            |
| si_ccs_aggressor_alignment_mode            | lookahead       |
| si_ccs_use_gate_level_simulation           | true            |
| si_enable_analysis                         | false           |
| si_filter_accum_aggr_noise_peak_ratio      | 0.03            |
| si_filter_per_aggr_noise_peak_ratio        | 0.01            |
| si_ilm_keep_si_user_excluded_aggressors    | false           |
| si_noise_composite_aggr_mode               | disabled        |
| si_noise_endpoint_height_threshold_ratio   | 0.75            |
| si_noise_limit_propagation_ratio           | 0.75            |
| si_noise_slack_skip_disabled_arcs          | false           |
| si_noise_update_status_level               | none            |
| si_use_driving_cell_derate_for_delta_delay | false           |
| si_xtalk_composite_aggr_mode               | disabled        |
| si_xtalk_composite_aggr_noise_peak_ratio   | 0.01            |
| si_xtalk_composite_aggr_quantile_high_pct  | 99.73           |

Table 2-1 PrimeTime SI Variables (Continued)

| Variable                                  | Default setting |
|-------------------------------------------|-----------------|
| si_xtalk_delay_analysis_mode              | all_paths       |
| si_xtalk_double_switching_mode            | disabled        |
| si_xtalk_exit_on_max_iteration_count      | 2               |
| si_xtalk_exit_on_max_iteration_count_incr | 2               |
| si_xtalk_reselect_clock_network           | true            |
| si_xtalk_reselect_delta_delay             | 5               |
| si_xtalk_reselect_delta_delay_ratio       | 0.95            |
| si_xtalk_reselect_max_mode_slack          | 0               |
| si_xtalk_reselect_min_mode_slack          | 0               |
| si_xtalk_reselect_time_borrowing_paths    | true            |
| pba_enable_ccs_waveform_propagation       | false           |

# **Logical Correlation**

In a conservative analysis, the analysis tool assumes that all aggressor nets can switch together in a direction to cause a worst-case slowdown or speedup of a transition on the victim net. In some cases, due to a logical relationship between the signals, the aggressor nets cannot actually switch together in the same direction. Figure 2-2 shows an example of this situation.

By default, PrimeTime SI considers the logical relationships between multiple aggressor nets where buffers and inverters are used, thus providing a more accurate (less pessimistic) analysis of multiple aggressor nets. Taking into account the logical correlation between different nets requires some CPU resources.

Figure 2-2 Logical Correlation



For a faster but more pessimistic analysis, you can disable logical correlation consideration. To do so, set the variable si\_analysis\_ logical\_correlation\_mode to false. This variable is set to true by default.

## **Electrical Filtering**

In order to achieve accurate results in a reasonable amount of time, PrimeTime SI filters (removes from consideration) aggressor nets that are considered to have too small an effect on the final results. When filtering occurs, the aggressor net and the coupling capacitors connect to it are not considered for analysis between that victim net and aggressor net. If the bump height contribution of an aggressor on its victim net is very small (less than 0.00001 of the victim's nominal voltage), this aggressor is automatically filtered.

Filtering eliminates aggressors based on the size of the voltage bump induced on the victim net by the aggressor net. The bump sizes depend on the cross-coupling capacitance values, drive strengths, and resistance values in the nets. An aggressor net is filtered if the peak voltage of the noise bump induced on the victim net, divided by Vdd (the power supply voltage), is less than the value specified by this variable:

```
si_filter_per_aggr_noise_peak_ratio
```

By default, this variable is set to 0.01.

In addition, if a combination of smaller aggressors is below a different, larger threshold, all of those smaller aggressors are filtered. This threshold is set by the variable si\_filter\_accum\_aggr\_noise\_peak\_ratio. If the combined height of smaller noise bumps, divided by Vdd, is less than this variable setting, all of those aggressors are removed from consideration for that set of analysis conditions. The default setting for this variable is 0.03.

Figure 2-3 shows how PrimeTime SI compares voltage bump sizes for a case with three aggressor nets. It first calculates the voltage bumps induced on the victim net by transitions on each aggressor net. Then it considers the bump sizes in order. For this example, assume that si\_filter\_accum\_aggr\_noise\_peak\_ratio has been set to 0.05.

Figure 2-3 Voltage Bumps From Multiple Aggressors



PrimeTime SI filters out aggressor 1 immediately because the bump size, 0.009, is below the per-aggressor threshold, 0.01.

Then PrimeTime SI considers the combined bumps of smaller aggressors. The combination of aggressor 1 and 2 bump heights is 0.02, which is below the accumulated small aggressor threshold of 0.05, so both of those aggressors are filtered out. However, the combination of all three aggressor bump heights is 0.051, which is above the accumulated small aggressor threshold, so aggressor 3 is not filtered out, even though it is below the threshold by itself.

In summary, aggressor 1 is filtered due to the per-aggressor threshold alone, while both aggressors 1 and 2 are filtered out, but not aggressor 3, due to the accumulated small aggressor threshold.

You can set the thresholds higher for more filtering and less runtime, or lower for less filtering and increased accuracy.

# **Usage Guidelines**

Most of the PrimeTime SI variables let you trade analysis accuracy against execution speed. For example, you can get more accuracy by running more delay calculation iterations, at the cost of more runtime. The following suggestions and guidelines will help ensure reasonable accuracy with a reasonable runtime.

## **Initial Analysis Without Crosstalk**

First make sure that your test design is well-constrained and passes normal static timing analysis (without crosstalk analysis enabled). There should be no timing violations.

## **Capacitive Coupling Data**

A good crosstalk analysis depends on getting an accurate and reasonably simple set of cross-coupling capacitors. Make sure that your parasitic capacitance extraction tool generates an IEEE-standard SPEF or DSPF file with coupling capacitors, and that the tool settings generate a reasonable number of capacitors.

If your extraction tool supports the filtering of small capacitors based on a threshold, it might be more efficient to let the extraction tool rather than PrimeTime SI do electrical filtering. To further trade accuracy for simplicity, you might consider limiting the number of coupling capacitors per aggressor-victim relationship.

PrimeTime SI ignores any cross-coupling capacitor between a net and itself. If possible, configure your extraction tool to suppress generation of such self-coupling capacitors.

When you read in the capacitive coupling data with the read\_parasitics command, remember to use the -keep capacitive coupling option to retain the data.

#### **Reading and Writing Parasitic Data**

The read\_parasitics command reads parasitic data from a file and annotates the information on the nets of the current design.

PrimeTime SI supports the reading of parasitic data in Standard Parasitic Exchange Format (SPEF), Detailed Standard Parasitic Format (DSPF), and Synopsys Binary Parasitic Format (SBPF). Data in SBPF format occupies less disk space and can be read much faster than the same data stored in the other formats.

To convert parasitic data to SBPF, follow this procedure:

1. Using the read\_parasitics command, read the parasitic data from a file in SPEF or DSPF format. For example:

- 2. Make any desired modifications to the parasitic data in the design.
- 3. Write the data to a file in SBPF format using the write parasitics command:

```
pt_shell> write_parasitics -format SBPF file_name
```

4. You can quickly read the data back in at any time from the SBPF file using the read\_parasitics command:

```
pt_shell> read_parasitics -format SBPF file_name
```

All capacitors are written except for net self-coupling capacitors, which are discarded.

For more information on the  ${\tt read\_parasitics}$  command, see the man page for the command.

## **Operating Conditions**

PrimeTime SI uses on-chip variation of operating conditions to find the arrival window for each victim net and aggressor net. It automatically switches the analysis mode to on\_chip\_variation for crosstalk analysis if it is not already set to that mode.

These are the consequences of automatic switching to on chip variation mode:

• If you were already using on\_chip\_variation mode for non-crosstalk analysis before invoking PrimeTime SI, crosstalk analysis will continue in that mode.

• If you were using the single operating condition mode, crosstalk analysis will be done in on\_chip\_variation mode with the single operating condition setting for both min and max analysis. This is equivalent to using a single operating condition.

• If you were using bc\_wc (best-case/worst-case) mode, crosstalk analysis will be done in on\_chip\_variation mode, using a mixture of the two extreme conditions for both min and max analysis.

To get best-case/worst-case analysis results (best-case conditions for min analysis and worst-case conditions for max analysis), you need two crosstalk analysis runs: one using only best-case conditions, and another using only worst-case conditions. For example, for non-crosstalk analysis, suppose that you are using:

Then, for crosstalk max analysis under WORST operating conditions, you would use:

Then, for crosstalk min analysis under BEST operating conditions, you would use:

## Using check\_timing

The <code>check\_timing</code> command can check for several conditions related to crosstalk analysis, making it easier to detect conditions that can lead to inaccurate crosstalk analysis results. It is recommended that you run <code>check\_timing</code> after you set the constraints and before you start an analysis with <code>update timing</code> or <code>report timing</code>.

There are four types of checking that are specific to crosstalk analysis:

- no\_driving\_cell The check\_timing command reports any input port that does not
  have a driving cell and does not have case analysis set on it. When no driving cell is
  specified, that net is assigned a strong driver for modeling aggressor effects, which can
  be pessimistic.
- ideal\_clocks The check\_timing command reports any clock networks that are ideal (not propagated). For accurate determination of crosstalk effects, the design should have a valid clock tree and the clocks should be propagated.

 partial\_input\_delay - The check\_timing command reports any inputs that have only the minimum or only the maximum delay defined with set\_input\_delay. To accurately determine timing windows, PrimeTime SI needs both the earliest and latest arrival times at the inputs.

unexpandable\_clocks - The check\_timing command reports any clocks that have
not been expanded to a common time base. For accurate alignment of arrival windows,
all of the synchronous and active clocks of different frequencies must be expanded to a
common time base.

With the exception of ideal\_clocks, crosstalk-related checks are now on by default. To enable ideal\_clocks, you can either set the timing\_checks\_default variable or use the -include option of check\_timing. For example:

```
pt_shell> check_timing -include { ideal_clocks }
```

#### **Initial Crosstalk Analysis Run**

For the first analysis run with crosstalk analysis, it is a good idea to use the default settings for the crosstalk variables so that you can obtain results quickly. For example:

```
pt_shell> set si_enable_analysis TRUE
pt_shell> report_timing
```

With the default variable settings, PrimeTime SI does the crosstalk analysis using two delay calculation iterations. In the first iteration, PrimeTime SI ignores the timing windows so that it can quickly get an estimate of crosstalk delay effects. In the second and final iteration, PrimeTime SI reselects only the nets in the critical path of each path group, and then does a detailed analysis of those nets considering the timing windows and transition types (rising or falling).

Using the default settings, you can quickly determine the following design and analysis characteristics:

- The effectiveness and accuracy of the current electrical filtering parameter
- The approximate overall signal integrity of the design (by the presence or absence of a large number of constraint violations)
- The approximate runtime behavior for the critical path in the current design
- The detailed timing effects calculated for the critical path

At this point, if no timing violations are reported, it is likely that your design will meet the timing specifications. If PrimeTime SI reports violations or small slack values, you need to do a more detailed analysis to find the causes of these conditions. Also, if you are near the end of the design cycle, you should do a more detailed analysis to confirm the results of the fast (default) analysis.

#### **Additional Crosstalk Analysis Runs**

There are many ways to modify the PrimeTime SI variable settings to obtain a more thorough and accurate analysis, at the cost of more execution time. A good starting point is to try the following:

```
pt_shell> set si_xtalk_reselect_min_mode_slack 0
pt_shell> set si_xtalk_reselect_max_mode_slack 0
pt_shell> report_timing
```

If you know that the clock is designed in such a way that it cannot be a victim net, then you can disable net reselection based on the change in delay calculated in the previous iteration. To do so, set the delta delay reselection parameters to very large numbers. For example:

```
pt_shell> set si_xtalk_reselect_delta_delay 100000
pt_shell> set si_xtalk_reselect_delta_delay_ratio 100000
```

As a result of these settings, even if the clock net has a large change in calculated delay due to crosstalk, it is not reselected for analysis; only data path nets that contribute to slack violations are reselected. This can speed up the analysis considerably because of the resources that would otherwise be used for analyzing the clock net.

However, if you need to analyze clock paths in the detailed analysis, you can set either one of the delta delay variables to some meaningful value, appropriate to your technology, so that nets are reselected for analysis if they have a large enough change in calculated delay due to crosstalk.

By selecting a combination of the critical slack range and delta delay threshold, you have the ability to trade off accuracy against runtime.

By default, PrimeTime SI terminates the delay calculation loop after two iterations, which usually provides results that are sufficiently accurate. It is recommended that you change the exit criteria only if additional iterations are necessary for more accurate (less pessimistic) results, and the incremental increase in accuracy is expected to be worth the additional cost in runtime.

When the analysis is done, you can inspect the results generated by the <code>report\_timing -crosstalk\_delta</code> command. To obtain more detailed information, you can use the built-in crosstalk histogram reports. You can also extract the crosstalk attribute values from the design database using your own Tcl scripts. The design attributes that you can extract are described in Appendix A, "Crosstalk Attributes."

### **Timing Window Overlap Analysis**

The crosstalk effect on a net depends on the alignment of the victim and aggressor switching time. The following sections discuss this effect.

#### Overview

Depending on how the victim and aggressor switching times align, a net could become slower or faster depending on the switching directions. PrimeTime SI calculates the crosstalk effect based on the timing window of the aggressors and victim. This process is referred as timing window overlap analysis or aggressor alignment.

During timing window overlap analysis, PrimeTime SI calculates the crosstalk delta delay per load pin of a net. For this purpose, the timing arrival windows are used by PrimeTime SI, because it encapsulates all the timing paths passing through the net. If the aggressor partially overlaps with the victim's timing window, the partial effect (smaller delta delay) is considered. Figure 2-4 illustrates how timing windows can overlap.

Figure 2-4 Victim-Aggressor Switching Time Alignment



In this example, victim V1 is coupled with aggressor A1. The timing arrival windows are 2ns to 6ns for the aggressor, and 5ns to 9ns for the victim. Since the victim timing window overlaps with the aggressor's timing window, the signal integrity engine calculates the crosstalk delta delay due to this aggressor.

Sometimes, when timing windows from different clocks exist on a victim and aggressor net, PrimeTime SI considers the different combinations of these clocks with respect to the clock periods.

#### **Multiple Aggressors**

When there are multiple aggressors in the design, the signal integrity engine finds the combination of aggressors that could produce the worst crosstalk effect and calculates the crosstalk delta delay for this combination. A multiple aggressor is shown in Figure 2-5.

Figure 2-5 Multiple Aggressor Alignment



In this example, the victim has three aggressors: A1 is stronger than A2, and A2 is stronger than A3. Since aggressor A1's window does not overlap with the victim's window, and A2 is stronger than A3, the signal integrity engine will calculate the crosstalk delay due to aggressor A2. The A1 and A3 will not be considered for delta delay calculation.

The report\_delay\_calculation -crosstalk command will report the attributes for aggressors A1 and A3 as follows:

N - aggressor does not overlap for the worst case alignment

#### **Asynchronous Clocks**

If the victim timing window clock and the aggressor timing window clocks are asynchronous, they have no fixed timing relationship with each other. The aggressor will be treated as infinite window with respect to the victim. The report\_delay\_calculation -crosstalk command will report this as follows:

I - aggressor has Infinite arrival with respect to the victim

For multiple aggressors, if the aggressor clocks are synchronous with each other, but asynchronous with the victim, the timing relationships between the aggressors are respected, but they are still treated as infinite windows with respect to the victim.

#### **Crosstalk Delay Analysis for All Paths**

In the default mode, PrimeTime SI calculates the maximum possible delta delay (worst crosstalk effect) for the victim and aggressor arrival windows. This ensures that crosstalk delta delay is considered for all paths passing through the victim net, and that the maximum delta delay value is applied on that net. This guarantees that all the paths going through the victim net are conservative.

To use this type of analysis, set the si\_xtalk\_delay\_analysis\_mode variable to all\_paths mode.

The disadvantage of this approach is that the largest crosstalk delta delay value is applied to the critical paths, making them pessimistic. When a path is recalculated using path-based analysis, this pessimism is removed. You can also remove this pessimism by using other available crosstalk delay analysis modes.

#### **Crosstalk Delay Analysis for the Worst Path**

When you set the set si\_xtalk\_delay\_analysis\_mode variable to worst\_path mode, PrimeTime SI calculates crosstalk delta delay for only the worst arrival paths. This option guarantees a conservative calculation for the worst arrival path, but could introduce optimism in sub-critical paths. Because this mode respects any false paths that you set, it calculates the true worst arrival path. The true worst-arrival signal decides the timing slack of the design, so the design slack is conservative when you use this mode.

The worst\_path mode is less conservative than the all\_paths mode, but in some scenarios subcritical paths might become optimistic, as illustrated in Figure 2-6.

Figure 2-6 Potential Optimism in Sub-critical Paths



In this example, the delta delay calculated for the path through pin U1-B is 0.0. However, using a delta delay of 0.0 for the path through pin U1-A makes it optimistic, as it overlaps with the aggressor window. In this type of scenario, you could run into the following types of issues:

• If you issue a report\_timing -nworst N, where N is greater than 1, the report will include paths with optimistic slack.

• The report si bottleneck command may not report all bottlenecks.

When you set the si\_xtalk\_delay\_analysis\_mode variable to worst\_path mode, delay calculation is done for each clock in the clock network. This is useful when multiple clocks are propagated in the clock network from the clock selection multiplexors.

# **Crosstalk Delay Analysis for All Violating Paths**

When you set the si\_xtalk\_delay\_analysis\_mode variable to all\_violating\_paths mode, PrimeTime SI calculates crosstalk delta delay for all violating paths (paths with negative slack) as well as for the worst path. This is the recommended mode for much of the design process. This mode is less pessimistic than all\_paths mode (the default), and more conservative than worst\_path mode.

In all\_violating\_paths mode, all paths with negative (or zero) slack are guaranteed to have conservative delta delay, path arrival, and slack. This mode is recommended for the fixing flow, because the results of the <code>report\_timing -slack\_lesser\_than 0.0 -nworst N</code> command, where N is greater than 1, will always be conservative. It also reports all crosstalk bottlenecks when the <code>report\_si\_bottleneck -slack\_lesser\_than 0.0 command</code>.

Like worst\_path mode, this mode respects any false paths that you set, and it calculates crosstalk delay for the true worst arrival path.

When you set the si\_xtalk\_delay\_analysis\_mode variable to all\_violating\_paths mode, delay calculation is done for each clock in the clock network. This is useful when multiple clocks are propagated in the clock network from the clock selection multiplexors.

For the clock network and unconstrained paths, the worst-path arrival signal is used for alignment.

# **Clock Groups**

When multiple clocks exist in a design, you can use the <code>set\_clock\_groups</code> command to specify the relationships between the clocks. Doing so allows PrimeTime SI to correctly analyze the crosstalk interactions between the clocks. This is the command syntax:

```
set_clock_groups
-group clock_list
  [-physically_exclusive |
    -logically_exclusive] |
    -asynchronous]
  [-allow_paths]
  [-name name]
```

The -group option specifies the names of the clocks that belong to a group, whereas the -name option assigns an arbitrary name to the group. The remaining options specify the relationship between the clocks in the group. The clocks in a group can be defined as logically exclusive, physically exclusive, or asynchronous.

Two clocks defined to be logically exclusive of each other have no logical timing paths between them. PrimeTime does not check the logical timing between the clocks, but PrimeTime SI still checks for possible crosstalk interaction between them.

Two clocks defined to be physically exclusive of each other have no logical timing paths between them, and furthermore, are considered physically isolated from each other. PrimeTime does not check the logical timing between the clocks and PrimeTime SI assumes no possible crosstalk interaction between them.

Two clocks defined to be asynchronous with each other have no timing relationship at all. PrimeTime does not check the logical timing between the clocks, but PrimeTime SI still checks for possible crosstalk interaction between them, using infinite arrival windows.

The -allow\_paths can be used with asynchronous clocks to restore analysis of the timing paths between clock groups, but still using infinite alignment windows for crosstalk analysis.

### **Logically and Physically Exclusive Clocks**

The most accurate way to analyze multiple clocks is to run a separate analysis for each possible combination of clocks. If there are many such combinations, you can use the distributed multi-scenario analysis (DMSA) feature of PrimeTime to run the analyses and get unified results. However, modern designs often use many clocks, perhaps hundreds or even thousands, to save power. If the number of clocks is very large, it might not be practical to analyze each combination separately. In that case, you can analyze multiple clocks simultaneously in a single run, and use <code>set\_clock\_groups</code> to specify the timing relationships between groups of clocks.

For example, consider the circuit shown in Figure 2-7. Only one of the two input clocks is enabled at any given time. However, by default, PrimeTime SI considers the crosstalk across capacitor x4, between the overlapping arrival windows of CLK1 and CLK2.

Figure 2-7 Circuit with Multiplexed Clocks



The most accurate way to handle this situation is to use case analysis, first setting the MUX control signal to 0 and then to 1. This method ensures that there is no interaction between the clocks and correctly handles all crosstalk situations. However, it requires two analysis runs. For a design with many clocks, it might not be practical to analyze every possible combination of enabled clocks.

To analyze both conditions at the same time, you can define the clocks to be logically exclusive:

The <code>-logically\_exclusive</code> option causes PrimeTime to suppress any logical (timing path) checking between CLK1 and CLK2, similar to setting a false path constraint between the clocks. However, PrimeTime SI still computes crosstalk delta delays across coupling capacitor x4 between the two clocks, which is pessimistic if the two clocks are not simultaneously present on the nets.

To eliminate this pessimism, you can define the clocks to be physically exclusive:

PrimeTime SI does not compute any delta delays between the clocks defined to be physically exclusive, thereby eliminating the pessimistic analysis of crosstalk between CLK2 and CLK1 across capacitor x4. However, crosstalk across capacitor x1 is also eliminated, which can be optimistic if the MUX is deep inside the chip and x1 is significant.

To correctly handle both cross-coupling capacitors, instead of declaring the original clocks to be exclusive, you can define two generated clocks at the output of the MUX and define them to be physically exclusive:

In that case, PrimeTime SI computes delta delays between CLK1 and CLK2 across x1 before the MUX, but not between gCLK1 and gCLK2 across x4 or elsewhere in the generated clock tree. See Figure 2-8.

Figure 2-8 Circuit with Multiplexed Clocks



The definition of physically exclusive clock groups removes pessimism by eliminating crosstalk analysis where no crosstalk should exist. The pessimism removal applies to both crosstalk timing analysis and crosstalk noise analysis. It is the user's responsibility to correctly define the clock groups. PrimeTime SI does not verify that a particular setting makes sense for the design.

PrimeTime detects only group-to-group conflicts, not implied conflicts. For example, if you declare CLK1 and CLK2 to be asynchronous to each other, they are both still synchronous to CLK3 by default. This is an implied three-way conflict that PrimeTime does not detect. The user is responsible for resolving such conflicts by correct use of the <code>set\_clock\_groups</code> command.

An exclusive or asynchronous path group definition has higher priority than a set\_false\_path timing exception. Furthermore, the reset\_path command does not cancel path group relationships set with the set\_clock\_groups command.

### **Path-Based Physical Exclusion Analysis**

If two or more clocks are defined to be physically exclusive of each other, no more than one of those clocks can operate as an aggressor to a given victim net. For example, consider the crosstalk alignment diagram in Figure 2-9.

Figure 2-9 Crosstalk Alignment Diagram



The physically exclusive clock signals gCLK1 and gCLK2 are aggressors to clock signal MYCLK. Both of the aggressors overlap the arrival window of MYCLK. However, because gCLK1 and gCLK2 are physically exclusive, only one can be an aggressor at that victim net at any given time. PrimeTime SI chooses the stronger aggressor that causes a larger delta delay (in this example, gCLK1), and does not consider the weaker one (gCLK2).

For each net, a different aggressor could be the stronger one. For example, consider the circuit in Figure 2-10. The two clocks gCLK1 and gCLK2 are physically exclusive, and both operate as aggressors to victim nets n1 and n2 in a timing path.

Figure 2-10 Different Exclusive Aggressors on a Path



Because of the different arrival times at the two victim nets, gCLK1 is the aggressor for net n1 and gCLK2 is the aggressor for net n2. This analysis is correct for each individual net, but it is pessimistic for the path as a whole because gCLK1 and gCLK2 are physically exclusive. They cannot both contribute to a decrease in the slack for the path.

You can optionally have PrimeTime consider the worst possible set of allowable (non-exclusive) clocks resulting in the least slack for each path. This whole-path analysis reduces pessimism, but requires slightly more runtime than considering nets individually. Even with the increased runtime, it is still typically much faster than repeated analysis runs that consider all the clock combinations separately. For the most accurate worst-case, whole-path analysis of physically exclusive clocks, set the following variable to true:

```
pba_enable_path_based_physical_exclusivity
```

By default, it is set to false. It is suggested that you leave this variable set to false for most analysis runs, and set it to true only for final signoff of the design timing.

# **Infinite Alignment Windows**

The <code>-allow\_paths</code> option can be used with the <code>-asynchronous</code> option to restore logical (timing path) checking between clock groups, while still using infinite alignment windows for crosstalk analysis. This option allows the timing paths between the clock paths to remain in place, but applies infinite windows between the clock groups for conservative crosstalk analysis.

For example, the following command defines clocks CLK1 and CLK2 to be asynchronous for purposes of crosstalk analysis (infinite arrival windows), without affecting normal logical timing checks between the two clocks:

You can restrict checking of some or all clock-to-clock paths by using the set\_false\_path command in conjunction with the set\_clock\_groups command.

### **High Capacity Analysis Mode**

The current trend in most of the new designs is an increase in the amount and complexity of core logic. This leads to an increase in the size and complexity of the design netlist, constraints, parasitics, and so on.

In order to analyze this large amount of data efficiently, PrimeTime SI has an optional high capacity mode targeted for very large designs with clock reconvergence pessimism removal (CRPR) enabled. The high capacity mode makes runtime trade-offs between performance and capacity, while producing the same results as normal analysis. High capacity mode is compatible with all analysis flows (including flat and hierarchical), but is most useful for PrimeTime SI with CRPR enabled.

You enable high capacity mode using the set\_program\_options -enable\_high\_capacity command. No other changes are required in your existing scripts or flows. You must issue the set\_program\_options command prior to loading designs or libraries. You are not required to change your existing flow, except to enable high capacity mode prior to loading designs and libraries.

For example, the following enables high capacity mode with the default settings.

```
pt_shell> set_program_options -enable_high_capacity
Information: enabling high capacity analysis mode....
(PTHC-001)
```

You can set the level of capacity effort using the <code>sh\_high\_capacity\_effort</code> variable, which should be set before running <code>set\_program\_options</code>. This variable provides simple heuristics for trade-off between capacity and performance; it does not impact the analysis results. The values available are <code>low</code>, <code>medium</code> (the default), and <code>high</code>. For example, to set the caching effort to high, use

```
pt_shell> set sh_high_capacity_effort high
```

## **Adaptive CRPR Mode**

Clock reconvergence pessimism removal (CRPR) can require a considerable amount of runtime under certain conditions, for example, when there is a significant variation in the clock network due to crosstalk. To minimize the possibility of excessive runtime while maintaining the enhanced accuracy of pessimism removal in the critical paths, you can enable CRPR in an adaptive mode.

In the adaptive CRPR mode, PrimeTime SI calculates CRPR only for the critical path set (the violating portion of the design), thereby reducing the complexity of CRPR analysis. The critical path set is the set of all paths with a slack of less than zero, for both setup and hold timing constraints. The adaptive mode operates only when crosstalk analysis is enabled and the maximum iteration count is set to 2 or more.

The adaptive CRPR mode uses less runtime than the default CRPR mode, but retains the increased accuracy of pessimism removal for the critical path set. The most significant performance improvement occurs when the critical path set is small and the memory consumption of the normal CRPR mode is large.

The timing\_crpr\_enable\_adaptive\_engine variable controls the adaptive CRPR mode. Setting the variable to true causes PrimeTime SI to perform pessimism removal only on the critical paths, as long as crosstalk analysis is enabled and the number of crosstalk iterations is set to 2 or more. The default setting is false, which causes PrimeTime to perform CRPR on all paths.

You might see some differences in the results between standard and adaptive CRPR. This is because nets chosen for reselection in the second and subsequent analysis iterations depend on slack values, and slack values depend on CRPR calculations to some extent. Typically, more nets are reselected for analysis in the second iteration using adaptive CRPR because no CRPR is done in the first iteration. The resulting analysis is more accurate (less pessimistic) because more nets are reselected for analysis.

## **Crosstalk Analysis with Composite Aggressors**

Some complex designs require an efficient method of analyzing multiple aggressors to a single victim net. In general, such designs have the following characteristics:

- A large number of aggressors per victim net
- Little or no filtering of aggressors
- Crosstalk calculations are performed in high effort mode

The composite aggressor feature makes an effective tradeoff between runtime and accuracy by evaluating all "small" aggressors, including those that are filtered, in a fast but conservative manner. It can also reduce pessimism by utilizing an optional statistical analysis for the aggressors in the composite aggressor group.

In finer geometries, nets have a large number of small aggressors. Filtering these small aggressors completely ignores their effects. However, evaluating all of them in a detailed analysis can result in extremely long runtimes. The composite aggressor feature provides a way to consider the effects of many small aggressors in a reasonable amount of runtime.

A composite aggressor is a single composite waveform that represents the effects of all the small aggressors, including those that are filtered. This concept is illustrated in Figure 2-11 and Figure 2-12.

Figure 2-11 Composite Aggressor Mode Disabled





Figure 2-12 Composite Aggressors Enabled

Aggressors (1, 2, ... 500) are small aggressors in Figure 2-11. Some of these might be aggressors that were filtered out before you enabled the composite aggressor feature. They are all replaced by one composite aggressor (waveform) in Figure 2-12. Note that the composite aggressor represents the combined effect of the group of physical small aggressors and is not made of physical cells.

# **Enabling Composite Aggressors**

To enable the composite aggressor feature, use the following variable:

si\_xtalk\_composite\_aggr\_mode

This variable can be set to any one of the following values:

- disabled (default) The composite aggressor feature is disabled and filtered aggressors are ignored. Unfiltered aggressors are all fully considered in the analysis.
- normal PrimeTime SI combines the effect of some small aggressors (possibly including filtered ones) into a single composite aggressor, thereby accounting for their worst-case effects in an efficient manner.

 statistical – The normal composite aggressor feature is enabled in statistical mode, which reduces the effect of the composite aggressor to reduce the pessimism inherent in combining all of the worst-case small aggressors.

The following variable sets a bump height threshold below which an aggressor is treated as part of the composite aggressor:

```
si_xtalk_composite_aggr_noise_peak_ratio
```

This variable sets the bump height threshold as a fraction of the power supply voltage. The default setting is 0.01, which causes aggressors with a bump height below 1 percent of the power supply voltage to be considered "small" and become part of the composite aggressor. In addition, any aggressors meeting the normal electrical filtering criteria (both peak and accumulated) will also become part of the composite aggressor instead of being discarded.

In normal composite aggressor mode, all of the aggressors below the filtering thresholds are combined to generate the composite aggressor. Since these aggressors are defined as small, they are combined in a conservative fashion to minimize the impact on runtime.

In the statistical mode, all of the small aggressors below the threshold are still included as part of the composite aggressor. However, some statistical analysis is applied to adjust the composite bump height to a lower level. This analysis considers the finite probability that all the small aggressors will switch simultaneously to adversely affect the victim. This adjustment results in a more realistic, less pessimistic analysis than the normal composite aggressor mode.

Operation of the statistical mode is based on the assumption that each aggressor contributing to the composite aggressor can switch in the rising or falling direction to either help or hurt the victim, and that the possible range for the composite aggressor bump height is any value from zero and the worst-case value.

Based on these assumptions, PrimeTime SI statistically combines the individual aggressors below the threshold. It determines largest composite aggressor bump height having a probability of occurrence no greater than a certain threshold value. You can set this value with the following variable:

```
si_xtalk_composite_aggr_quantile_high_pct
```

By default, this variable is set to 99.73, representing a probability of 99.73 percent that the generated composite bump will be at least as large as the actual effect of the small aggressors. This is three standard deviations (3 sigma) from the mean value of a normal distribution. To specify a different probability, set the variable to the desired percentage. For example, choose a smaller value such as 90 to generate a smaller, less conservative composite bump that is closer to the mean value.

### **Excluding Nets from Statistical Mode**

If you want to use statistical mode but have certain nets in your design for which you do not want to statistically reduce the aggressor impact, you can disable statistical analysis for just those nets by using the following commands:

- set\_si\_delay\_disable\_statistical
- remove si delay disable statistical

These commands take a list of nets as an argument. The commands have no effect if a net is not part of the composite aggressor group.

### **Reporting Composite Aggressors**

To see which unfiltered aggressors are part of a composite aggressor, use the following reporting command:

```
report_delay_calculation -crosstalk
```

Only aggressors that meet the electrical filtering threshold are reported, although all are considered in the composite aggressor. Aggressors that are part of a composite aggressor are labeled with a "C" in the report. A line in the report lists the composite aggressor mode (disabled, normal, statistical, physical, or normal\_physical).

If you want to see all aggressors, including those that fall below the electrical filtering thresholds, you can use the <code>get\_attribute</code> command. The four attributes that show a collection in composite aggressor group are

- si xtalk composite aggr min rise
- si\_xtalk\_composite\_aggr\_min\_fall
- si\_xtalk\_composite\_aggr\_max\_rise
- si xtalk composite aggr max fall

You use them for four different analysis types: min\_rise, min\_fall, max\_rise, and max\_fall. For example, the following command gets aggressor information for min\_rise analysis.

# **Path-Based Analysis**

Path-based analysis is useful when there are only a few violations remaining in the analysis, and you want to find out whether these violations are caused by pessimistic analysis of arrival and slew times. A path-based analysis consists of three steps:

1. Use the <code>get\_timing\_paths</code> command to create a path collection that is to be analyzed in isolation from other paths.

- 2. Use the <code>get\_recalculated\_timing\_paths</code> command to recalculate the delay and slack for the path collection.
- 3. Use the report\_timing -of\_objects command to get a timing report for the path collection.

In a path-based timing analysis, PrimeTime SI recalculates the crosstalk effects using new victim arrival times and slews taken from the path collection, but using aggressor arrival windows determined by the previous timing update.

For more information on path-based timing analysis, see the section on that subject in the *PrimeTime Advanced Timing Analysis User Guide*, in the "Advanced Analysis Techniques" chapter.

### **Advanced Delay Calculation Using CCS Models**

PrimeTime SI supports two types of library models: composite current source (CCS) and nonlinear delay model (NLDM). CCS is a newer, more advanced technology that provides greater accuracy for technologies at 65 nm and below. NLDM is an older technology that provides good results for technologies above 65 nm.

For libraries that have both CCS timing and CCS noise models, PrimeTime SI applies an advanced, gate-level delay calculation method that uses the CCS timing and noise models. This type of analysis results in greater accuracy for each cross-coupled network of aggressor and victim nets with their drivers, receivers, and parasitics.

PrimeTime SI performs the advanced delay calculation for nets reselected for analysis in the final iteration of crosstalk delay analysis, where the amount of coupling is large enough to benefit from the additional analysis. It uses CCS models for the drivers and receivers of the victim net, as well as for the aggressor nets. It builds a multi-input, multi-output reduced-order model of the coupled interconnects. It then performs a time-step delay calculation using the model, resulting in piecewise-linear waveforms at the inputs of the victim receivers.

In earlier stages of the design flow, you can optionally disable the advanced delay calculation mode so that PrimeTime SI uses conventional analysis techniques for all crosstalk delay analysis, which saves runtime. To disable advanced delay calculation:

```
pt_shell> set si_ccs_use_gate_level_simulation false
```

By default, the variable is set to true and advanced delay analysis is enabled. For final sign-off analysis, it is recommended that you set the variable back to true to get the highest possible accuracy.

By default, PrimeTime SI aligns the aggressor transitions to produce the worst delay effect for the whole path, which might be different from the alignment that produces the worst stage delay. This is because the worst delay effect for the whole path depends on the cumulative delay changes along multiple stages along the path. The worst alignment for a single stage might result in smaller delay effects at other stages along the path.

By default, to find the worst alignment for a path, PrimeTime SI looks ahead of the victim receiver of the current stage being analyzed, to consider the path-wide effects. If you want to use the aggressor alignment to get the worst stage delay rather than the worst path delay, set the variable <code>si\_ccs\_aggressor\_alignment\_mode</code> to <code>stage</code>. By default, this variable is set to <code>lookahead</code>. The lookahead method is always used during path-based analysis, irrespective of the variable setting.

PrimeTime SI generally uses the standard Synopsys predriver model to drive the primary inputs for timing analysis. However, for best possible accuracy using the advanced delay calculation method, it should use the same type of predriver that was used to characterize the cells, which might be either the Synopsys predriver or a simple ramp.

PrimeTime SI gets the predriver modeling information from the library, if available. If the library does not have the predriver information, you can specify the predriver type explicitly in PrimeTime SI by using the following command:

```
set_library_driver_waveform
  [-type ramp | standard ]
  [library objects]
```

The -type setting specifies the predriver type, either a simple ramp or the standard Synopsys predriver. If you specify one or more library objects (a collection of libraries or library cells) in the command, it applies only to those objects. Otherwise, the command applies to the whole design. You can query the lib\_pin attributes driver\_waveform\_rise and driver\_waveform\_fall to find out the type of predriver that has been applied.

Setting the predriver type overrides any predriver specification in the applicable library. Setting the driver waveform type triggers a timing update if crosstalk analysis is enabled.

To reduce memory usage, for each piecewise-linear waveform at a receiver input pin, PrimeTime SI computes a simpler waveform that has the same path delay effects as the original waveform. Then it stores the equivalent waveform information on each input pin, using less memory than the full piecewise-linear waveform. Experiments have verified that using the equivalent waveform typically produces very accurate delay calculation results.

For even higher accuracy during path-based analysis, PrimeTime SI can annotate the piecewise-linear waveforms in the design and propagate those waveforms, instead of using equivalent waveforms, in combination with using the advanced delay calculation mode.

(Path-based analysis is performed with either the <code>get\_timing\_paths -recalculate</code> command or the <code>get\_recalculated\_timing\_paths</code> command.) To enable this feature, set the following variable:

pt\_shell> set pba\_enable\_ccs\_waveform\_propagation true

By default, this variable is set to false. When it is set to true, PrimeTime SI invokes the advanced delay calculation mode during path-based analysis, irrespective of the si\_ccs\_use\_gate\_level\_simulation variable setting, and performs delay calculation using the actual piecewise-linear waveforms along the full length of each path reselected for path-based analysis. This results in more accuracy in cases where the actual waveform shape is significantly different from the waveform derived from the characterized cell model. Such differences can result from capacitive coupling, resistive shielding, the receiver backward Miller effect, and other conditions.

#### **Clock On-Chip Variation Pessimism Reduction**

The set\_timing\_derate command can be used to model the effects of on-chip variation (OCV). The command specifies a factor by which the delays of long path delays are increased or the delays of short paths are decreased. When there is a common segment between the launch and capture clock paths, the clock reconvergence pessimism removal (CRPR) algorithm, if enabled, removes the pessimism caused by the derating of delay times along the common segment.

However, by default, pessimism removal occurs only after the final slack has been calculated for the timing path. No pessimism removal occurs during the calculation of crosstalk arrival windows. If the clock paths leading up to the aggressor net and victim net share a common segment, then the calculated arrival windows are wider than they should be, possibly causing the aggressor and victim arrival windows to marginally overlap. This can cause a crosstalk situation to occur that would not occur with accurate CRPR accounting during arrival window overlap analysis.

Figure 2-13 is a simple example that demonstrates the pessimism caused by derating a long clock path. There is some cross-coupling capacitance between two wires in the fanout of FF1 and FF2, both of which are clocked by the same clock signal.



Figure 2-13 Clock Reconvergence Pessimism in Crosstalk Arrival Windows

In the absence of derating, the arrival windows are 1.0 time units wide. Because of the differences in delay along the paths leading up to the aggressor and victim nets, the windows do not overlap and no crosstalk delay effects are possible. For example, if the aggressor transition occurs between 9.0 and 10.0 time units, the victim transition has already occurred, at some time between 7.0 and 8.0 time units.

However, with derating applied, the long clock path leading up to the common point has an early arrival at time 6.0 and a late arrival at time 9.0. This widens the aggressor and victim windows to 3.0 time units, causing them to overlap and produce a crosstalk situation where none could actually exist in the real circuit.

To get the best possible accuracy during path-based analysis, you can optionally have CRPR applied during arrival window overlap analysis, thus removing the pessimism caused by different early and late arrival times at the common point leading up to the aggressor and victim. To invoke this option, set the following variable to true:

pba\_enable\_xtalk\_delay\_ocv\_pessimism\_reduction

The default setting is false. When the variable is set to true, and if CRPR is enabled, during path-based analysis, PrimeTime SI applies CRPR during calculation of aggressor and victim arrival windows, resulting in more accurate arrival windows, at the cost of some

additional runtime. Path-based analysis occurs for the paths reselected with get\_timing\_paths -recalculate or get\_recalculated\_timing\_paths. CRPR is enabled when timing remove clock reconvergence pessimism is set to true.

#### **Annotated Delta Delays**

Instead of allowing PrimeTime SI to calculate delta delays resulting from crosstalk, you can set delta delay values explicitly with the set\_annotated\_delay -net -delta\_only command. This feature lets you annotate delta delays calculated by an external tool and then perform timing analysis in the presence of those delta delays.

For example, to set a delta delay of 0.12 time units on the net arc from output pin U1/Z to input pin U2/A for maximum-delay analysis, you would use the following command:

If you run PrimeTime with crosstalk analysis disabled (si\_enable\_anlaysis set to false), PrimeTime applies the annotated delta delay to the path. However, if you run a crosstalk analysis, a delta delay value calculated by PrimeTime SI overrides any delta delay value set manually with the set\_annotated\_delay -delta\_only command.

If you annotate both a delta delay and an overall delay for the same timing arc by using the set\_annotated\_delay command, both with and without the -delta\_only option, the annotated overall delay is assumed to include any delta delay and the -delta\_only value is not used.

You can similarly set delta transition times on specified ports or pins with the set\_annotated\_transition -delta\_only command. For more information, see the man pages for set\_annotated\_delay and set\_annotated\_transition.

# **Timing Reports**

There are several different commands for generating reports on crosstalk effects:

- report\_timing generates a slack timing report that includes crosstalk delay effects.
- report\_si\_bottleneck helps determine the major victim nets or aggressor nets that are causing multiple violations.
- report\_delay\_calculation -crosstalk provides detailed information on crosstalk calculations for a particular victim net.

• report\_si\_double\_switch helps determine those victim nets with double-switch violations in the design as described in "Fixing Double-Switching Violations" on page 2-44.

 report\_noise generates a report on static noise effects (noise bumps on quiet victim nets as described in Chapter 6, "Static Noise Analysis."

### **Crosstalk report timing Command**

When crosstalk analysis is enabled, the report generated by the report\_timing command shows the path delays, including crosstalk effects. To see detailed crosstalk information in the report, use the <code>-crosstalk\_delta</code> option with the report\_timing command. For example:

Using the <code>-crosstalk\_delta</code> option causes input pins to be displayed in the report, even if you do not use the <code>-input pins</code> option.

Here is an example of a timing report with crosstalk effects:

Date : Tue May 1 21:23:27 2001

| Point                                      | DTrans  | Trans            | Delta  | Incr              | Path                 |
|--------------------------------------------|---------|------------------|--------|-------------------|----------------------|
| clock (input port clock) (rise             | e edge) |                  |        | 0.0000            | 0.0000               |
| <pre>input external delay reset (in)</pre> |         | 0.0000           |        | 0.0000            | 0.0000 f<br>0.0000 f |
| U26/A (BF1T2)<br>U26/Z (BF1T2)             | 0.0000  | 0.0066<br>1.0368 | 0.0000 | 0.0028 & 0.7040 & |                      |
| hostif_0/reset (hostif_mstest_             | _1)     | 0.0000           |        | 0.0000            | 0.7068 f             |
| hostif_0/U1836/A (IV)                      | 0.0023  | 1.0414           | 0.0087 | 0.0388 &          | 0.7456 f             |
| hostif_0/U1836/Z (IV)                      |         | 0.7593           |        | 0.5008 &          | 1.2463 r             |

| hostif_0/U1835/A (BF1T4)<br>hostif_0/U1835/Z (BF1T4)<br>hostif 0/host data regx28x/CD                                                 | 0.0000<br>(FD2S) | 0.7593<br>1.1855 | 0.0000 | 0.0002 8<br>0.7458 8        |   | 1.2466 r<br>1.9924 r                             |
|---------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|--------|-----------------------------|---|--------------------------------------------------|
| data arrival time                                                                                                                     | 0.0000           | 1.1891           | 0.0597 | 0.1036 8                    |   | .0960 r<br>2.0960                                |
| <pre>clock clock (rise edge) clock network delay (ideal) hostif_0/host_data_regx28x/CP library recovery time data required time</pre> | (FD2S)           | 0.0000           |        | 5.0000<br>0.0000<br>-0.2470 | 5 | 5.0000<br>5.0000<br>5.0000 r<br>1.7530<br>1.7530 |
| data required time data arrival time                                                                                                  |                  |                  |        |                             |   | 1.7530<br>2.0960                                 |
| slack (MET)                                                                                                                           |                  |                  |        |                             | 2 | 2.6571                                           |

Endpoint: hostif\_0/host\_address\_regx21x

(rising edge-triggered flip-flop clocked by clock)

Path Group: clock Path Type: max

| Point                                   |          | DTrans | Trans  | Delta  | Incr   |   | Path   |   |
|-----------------------------------------|----------|--------|--------|--------|--------|---|--------|---|
| clock clock (rise                       | e edae)  |        | 0.0000 |        | 0.0000 |   | 0.0000 |   |
| clock network del                       | •        |        |        |        | 0.0000 |   | 0.0000 |   |
| hostif_0/access_state_regx0x/CP (FD2SP) |          |        |        |        |        |   |        |   |
| ,                                       | ,        |        | 0.0000 |        | 0.0000 |   | 0.0000 | r |
| hostif_0/access_state_regx0x/Q (FD2SP)  |          |        |        |        |        |   |        |   |
|                                         |          |        | 0.7233 |        | 0.6764 | & | 0.6764 | r |
| hostif_0/U1752/A                        | (ND2)    | 0.0000 | 0.7233 | 0.0115 | 0.0164 | & | 0.6928 | r |
| hostif_0/U1752/Z                        | (ND2)    |        | 0.4238 |        | 0.3678 | & | 1.0606 | f |
| hostif_0/U1751/A                        | (IV)     | 0.0000 | 0.4238 | 0.0114 | 0.0117 | & | 1.0722 | f |
| hostif_0/U1751/Z                        | (IV)     |        | 0.2866 |        | 0.1890 | & | 1.2612 | r |
| hostif_0/U2275/C                        | (ND3)    | 0.0000 | 0.2866 | 0.0066 | 0.0067 | & | 1.2679 | r |
| hostif_0/U2275/Z                        | (ND3)    |        | 0.4255 |        | 0.2220 | & | 1.4899 | f |
| hostif_0/U2276/A                        | (IV)     | 0.0000 | 0.4255 | 0.0189 | 0.0191 | & | 1.5089 | f |
| hostif_0/U2276/Z                        | (IV)     |        | 0.5016 |        | 0.2960 | & | 1.8050 | r |
| hostif_0/U1736/A                        | (ND2)    | 0.0000 | 0.5016 | 0.0389 | 0.0389 | & | 1.8439 | r |
| hostif_0/U1736/Z                        | (ND2)    |        | 0.4531 |        | 0.3601 | & | 2.2040 | f |
| hostif_0/U2266/B                        | (NR4X05) | 0.0000 | 0.4531 | 0.0219 | 0.0228 | & | 2.2268 | f |
| hostif_0/U2266/Z                        | (NR4X05) |        | 0.6603 |        | 0.3408 | & | 2.5676 | r |
| hostif_0/U2264/C                        | (AO7CNP) | 0.0000 | 0.6603 | 0.0200 | 0.0200 | & | 2.5875 | r |
| hostif_0/U2264/Z                        | (AO7CNP) |        | 0.2220 |        | 0.6179 | & | 3.2054 | f |
| hostif_0/U2271/C                        | (AO7X05) | 0.0000 | 0.2221 | 0.0077 | 0.0085 | & | 3.2139 | f |
| hostif_0/U2271/Z                        | (AO7X05) |        | 1.7745 |        | 0.6765 | & | 3.8904 | r |
| hostif_0/U2272/A                        | (IVP)    | 0.0000 | 1.7745 | 0.1337 | 0.1347 | & | 4.0250 | r |
| hostif_0/U2272/Z                        | (IVP)    |        | 1.0285 |        | 0.9720 | & | 4.9970 | f |
| hostif_0/U1718/B                        | (ND2)    | 0.0000 | 1.0286 | 0.0246 | 0.0314 | & | 5.0285 | f |
| hostif_0/U1718/Z                        | (ND2)    |        | 0.9974 |        | 0.6208 | & | 5.6492 | r |
| hostif_0/U1894/A                        | (IV4)    | 0.0000 | 0.9974 | 0.0561 | 0.0581 | & | 5.7073 | r |
| hostif_0/U1894/Z                        | (IV4)    |        | 0.4672 |        | 0.4603 | & | 6.1676 | f |
| hostif_0/U1895/A                        | (BF1T4)  | 0.0000 | 0.4673 | 0.0116 | 0.0155 | & | 6.1831 | f |
| hostif_0/U1895/Z                        | (BF1T4)  |        | 0.4958 |        | 0.5413 | & | 6.7244 | f |
| hostif_0/U1589/B                        | (ND2)    | 0.0000 | 0.4968 | 0.0298 | 0.0443 | & | 6.7688 | f |
| hostif_0/U1589/Z                        | (ND2)    |        | 0.2541 |        | 0.2019 | & | 6.9706 | r |
|                                         |          |        |        |        |        |   |        |   |

| hostif_0/U1781/A (ND4X05)<br>hostif 0/U1781/Z (ND4X05) | 0.0000 | 0.2541<br>0.8272 | 0.0413  | 0.0414 |        | 7.0120<br>7.4186 |   |  |
|--------------------------------------------------------|--------|------------------|---------|--------|--------|------------------|---|--|
| hostif_0/U2044/A (MUX21)                               | 0.0000 | 0.8272           | 0.6563  | 0.6568 |        | 8.0754           |   |  |
| hostif_0/U2044/Z (MUX21)                               |        | 0.1661           |         | 0.4333 | &      | 8.5087           | f |  |
| hostif_0/host_address_regx21x/D (FD2S)                 |        |                  |         |        |        |                  |   |  |
|                                                        | 0.0000 | 0.1661           | 0.0120  | 0.0121 | &      | 8.5208           | f |  |
| data arrival time                                      |        |                  |         |        | 8.5208 |                  |   |  |
|                                                        |        |                  |         |        |        |                  |   |  |
| clock clock (rise edge)                                | 0.0000 |                  | 5.0000  |        | 5.0000 |                  |   |  |
| clock network delay (ideal)                            |        |                  | 0.0000  |        | 5.0000 |                  |   |  |
| hostif_0/host_address_regx21x/CP (FD2S)                |        |                  |         |        |        |                  | r |  |
| library setup time                                     |        |                  | -0.3633 |        | 4.6367 |                  |   |  |
| data required time                                     |        |                  |         |        |        | 4.6367           |   |  |
|                                                        |        |                  |         |        |        |                  |   |  |
| data required time                                     |        |                  |         |        |        | 4.6367           |   |  |
| data arrival time                                      |        |                  |         |        |        | -8.5208          |   |  |
| slack (VIOLATED)                                       |        |                  |         |        |        | -3.8841          |   |  |
| DIGGIL (VIOLITID)                                      |        |                  |         |        |        | 3.0041           |   |  |

PrimeTime SI calculates and reports crosstalk effects on a per-stage basis. A stage consists of one cell together with its fanout net. PrimeTime SI stores all the delta delay and delta slew per-stage values on the path's input pin.

The report contains columns labeled Dtrans (delta transition) and Delta (delta delay) to show the contribution of crosstalk to the delay per stage in the path. The column labeled Incr (increment) already includes the calculated delta delay. An ampersand character (&) in the Incr column indicates the presence of parasitic data.

You can customize your reports by using a Tcl script that comes with PrimeTime SI. The Tcl script for customizing reports is

install\_path/auxx/pt/examples/tcl/custom\_timing\_1.tcl

# **Bottleneck Reports**

1

If the report\_timing command reports a large number of crosstalk violations, the report\_si\_bottleneck command can help determine the major victim nets or aggressor nets that are causing multiple violations, in the same way that the report\_bottleneck command determines the causes of multiple min/max delay violations.

The report\_si\_bottleneck command reports the nets having the highest "cost function," or highest contribution to undesirable crosstalk effects that cause timing violations. You can choose any one of four different cost functions:

- delta\_delay lists the victim nets having the largest absolute delta delay, among all victim nets with less than a specified slack
- delta\_delay\_ratio lists the victim nets having the largest delta delay relative to stage delay, among all victim nets with less than a specified slack

• total\_victim\_delay\_bump - lists the victim nets having the largest sum of all unfiltered bump heights (as determined by the net attribute si\_xtalk\_bumps), irrespective of delta delay, among all victim nets with less than a specified slack

 delay\_bump\_per\_aggressor – lists the aggressor nets that cause crosstalk delay bumps on victim nets, listed in order according to the sum of all crosstalk delay bumps induced on affected victim nets, counting only those victim nets having less than a specified slack

By default, the specified slack level is zero, which means that costs are associated with timing violations only. If there are no violations, there are no costs and the command does not return any nets. To get a more extensive report, you can set the slack threshold to a larger value. For example, to get a list of all the victim nets with a delay violation or within 2.0 time units of a violation, listed in order of delta delay:

Unless you specify either -max or min, the command considers both maximum-delay (setup) and maximum-delay (hold) constraints.

Nets reported by the bottleneck command can be targeted for further investigation with the report\_delay\_calculation -crosstalk. If you find that the reported violations are valid, you can use command and "what-if" repair commands such as size\_cell and set\_coupling\_separation to see the effects of different repair strategies.

By default, clock nets are not included in the bottleneck analysis because there are no slack values associated with those nets. However, you can include clock nets in the analysis by using the <code>-include\_clock\_nets</code> option.

You might want to investigate situations where many aggressors affect a single net. To get a bottleneck report that only includes these situations, use the -minimum active aggressor option. For example:

In this example, the bottleneck command only reports nets where three or more active aggressors are affecting the net.

For more information, see the man page for the report\_si\_bottleneck command.

### **Crosstalk Net Delay Calculation**

You can use the <code>report\_delay\_calculation</code> command with the <code>-crosstalk</code> option to get detailed information about crosstalk calculations done by PrimeTime SI for a particular victim net. The command lists the aggressor nets and describes how they affect the victim net.

The -crosstalk option can be used only with a net timing arc, not a cell timing arc. To get information about a victim net, specify the net driver pin and load pin as in this example:

The command reports the following information:

- The number of cross-coupled aggressor and active aggressors remaining after filtering
- Victim analysis information such as active/inactive status and reselection status
- Detailed information on each active aggressor such as bump height and window alignment status
- Reasons for inactive aggressor status such as filtering, case analysis, or bump height too small
- Delta delay and delta slew (reported with or without the -crosstalk option)

Note:

In PrimeTime SI, the delta slew for setup analysis is always positive or zero, and the delta slew for hold analysis is always negative or zero.

For more information, see the man page for the report\_delay\_calculation command.

# **Reporting Crosstalk Settings**

If you want to check your crosstalk settings, you can use the following commands:

```
report_si_delay_analysis
report_si_noise_analysis
report_si_aggressor_exclusion
```

The  ${\tt report\_si\_delay\_analysis}$  command reports the crosstalk settings made with the following delay analysis commands:

```
set_si_delay_analysis
remove_si_delay_analysis
set_si_delay_disable_statistical
remove_si_delay_disable_statistical
```

```
set_coupling_separation
remove_coupling_separation
```

Similarly, the report\_si\_noise\_analysis command reports the crosstalk settings made with the following noise analysis commands:

```
set_si_noise_analysis
remove_si_noise_analysis
set_si_noise_disable_statistical
remove_si_noise_disable_statistical
set_coupling_separation
remove_coupling_separation
```

By default, crosstalk settings for all nets in the design are reported. If you provide a list of one or more nets, the commands report the crosstalk settings applied directly to those nets.

The commands report\_si\_delay\_analysis and report\_si\_noise\_analysis do not trigger a timing or noise update because they only report (not change) existing attributes in the design.

For net-specific reporting, only crosstalk settings directly applied to the specified net are reported. This does not include global coupling separations or exclusions on other nets which implicitly affect the specified net. For example, consider a design where net n1 couples to nets n2 and n3. If you apply the following global coupling separation to net n1, the bump from n1 is disabled in the delay calculation reports for nets n2 and n3:

```
pt_shell> set_coupling_separation n1
```

However, if you request a report for net n2, no crosstalk settings are reported because the global coupling separation was applied to n1, and affects n2 implicitly:

```
pt_shell> report_si_delay_analysis n2
```

If desired, the crosstalk settings can be reported for all nets coupled to n2:

If the coupling separation was explicitly applied between n1 and n2 using the -pairwise option, then the crosstalk constraint would be shown in the reports for n2 and n3:

```
pt_shell> set_coupling_separation n1 -pairwise {n2 n3}
```

The report\_si\_aggressor\_exclusion command reports the crosstalk settings made with the command

```
pt_shell> report_si_aggressor_exclusion
```

Net-specific reporting for the command report\_si\_aggressor\_exclusion reports all exclusive groups to which the specific net belongs. To find out which of the aggressors were considered active and which of them were screened as quiet, you can use the report\_delay\_calculation and report\_noise\_calculation commands, respectively, for crosstalk delay and noise analysis. Note that the different aggressor nets from the same exclusive group can be active during different types of analysis based on their coupling information and worst-case alignment.

For more information about these commands, refer to their man pages.

# **Double-Switching Detection**

When you use the <code>update\_timing</code> command, PrimeTime SI detects timing violations resulting from the effects of crosstalk on transitions occurring on victim nets. The slowdown or speedup of a transition can trigger a setup or hold timing violation. When you use the <code>update\_noise</code> command, PrimeTime SI detects functional errors resulting from the effects of crosstalk on steady-state nets. A large noise bump on a steady-state net can cause an incorrect logic value to be propagated.

In addition to crosstalk timing errors and steady-state functional errors, PrimeTime SI can also detect functional errors resulting from crosstalk effects on switching victim net. These types of errors are called double-switching errors. An example is shown in Figure 2-14.

Figure 2-14 Double-Switching Error Example



In this example, a rising transition on net n1 is propagated through buffers u1 and u2 to nets n3 and n4. Because of the low drive of buffer u1 and the capacitive load of net n3, the transition on n3 is relatively slow. In the presence of crosstalk (indicated by the dashed lines in the figure), an aggressor transition causes a voltage bump in the sensitive voltage region at the input of buffer u2. This causes the output of the buffer to switch twice.

Double-switching errors such as this can cause incorrect circuit operation by *false clocking* on the inactive edge of a clock signal, by *double clocking* on the active edge of a clock signal, or glitch propagation through combinational logic. These effects are illustrated in Figure 2-15. The false clocking and double clocking examples cause undesired clocking of rising-edge-sensitive registers.



Figure 2-15 Undesirable Effects of Double-Switching Errors

Double-switching errors are caused by crosstalk coupling capacitance between a strong aggressor transition acting on a sensitive victim. These are the same conditions that cause static noise errors on steady-state nets, so most double-switching cases are detected by static noise analysis (update\_noise). However, there can cases where crosstalk effects are large enough to cause double-switching errors, but not large enough to cause steady-state functional failures. These double-switching cases are not detected by update\_noise.

## **Invoking Double-Switching Error Detection**

To enable double-switching error detection, set the <code>si\_xtalk\_double\_switching\_mode</code> variable to either <code>clock\_network</code> or <code>full\_design</code>. Setting the variable to <code>clock\_network</code> checks for false clocking, double clocking, and double switching in the clock network only. Setting the value to <code>full\_design</code> checks these same conditions in the data paths as well as in the clock network.

This is the recommend procedure for double-switching error detection.

 Perform static timing analysis without crosstalk. Ensure that there are no timing violations and maximum transition violations.

 Perform static timing analysis and static noise analysis with crosstalk. Fix any reported crosstalk timing and noise violations.

• Enable double-switching crosstalk analysis and perform static timing analysis. Fix any reported double-switching errors.

Remember that most double-switching error conditions are detected by ordinary static noise analysis.

PrimeTime SI detects double-switching during update\_timing and marks the net attributes of the nets that have double-switching. To get the attribute information you can use:

You can use this attribute in a script to find and fix the double-switching conditions detected in the design.

### **How Double-Switching Is Detected**

There are several different conditions that affect the determination of double-switching, including the cross-capacitance value, the aggressor and victim drive characteristics, the aggressor arrival time and direction (rise or fall) with respect to the victim transition, the load coupling capacitance of the victim net, and the input sensitivity of the cells driven by the victim net.

PrimeTime SI uses the CCS noise model to propagate the coupled waveform for each stage and to check for potential double-switching. Therefore, in order to perform double-switching error detection, the design must use a cell library with CCS noise models. Double-switching detection is done for first and subsequent iterations of crosstalk analysis.

For each detected double-switching functional failure, PrimeTime SI sets the net attribute si\_has\_double\_switching to true. It also measures the severity of the double-switching error and reports it as double-switching slack. A victim with a higher risk of double-switching is reported to have a more negative slack. The cases with the worst double-switching slack should be fixed first in an engineering change order (ECO).

The slack value is stored in the net attribute <code>si\_double\_switching\_slack</code>. For nets without any double-switching error, this attribute is set to POSITIVE. If there is no CCS noise model available in the library, the switching bump is unconstrained and the slack attribute is INFINITY.

### **Reporting Double-Switching Violations**

After a timing update with crosstalk analysis and double-switching error detection enabled, you can report the presence of double-switching errors detected in the design. Use the report\_si\_double\_switching command to report all the victim nets that have double-switching. Note that many of these victims could also cause noise violations. The syntax for the command is

```
report_si_double_switching
  [-clock_network]
  [-rise]
  [-fall]
  [-nosplit]
  [nets]
```

The <code>-clock\_network</code> option reports the double-switching violations for the clock network only. This option is independent of the <code>si\_xtalk\_double\_switching\_mode</code> variable setting being either <code>clock network</code> or <code>full design</code>.

Use the <code>-rise</code> option to report double-switching violations for rising victims only, or the <code>-fall</code> option to report falling victims only. Specify a list of nets to check only those nets. Otherwise, the whole clock network or the full design is checked, depending on the variable <code>si\_xtalk\_double\_switching\_mode</code>.

Here is an example of a double-switching report:

This design has two potential double-switching errors. Net I2 has higher chance of having a double-switching error and should have a higher priority for fixing.

The command report\_delay\_calculation -crosstalk shows whether there are double-switching violations on a victim net, as long as the si\_xtalk\_double\_switching\_mode variable is set to either clock\_network or full\_design.

# **Fixing Double-Switching Violations**

There are several ways to fix double-switching violations. For example, you can decrease the cross-capacitance by spacing or shielding the adjacent wires, or upsize the victim net driver to reduce the transition time.

The ECO fixing command <code>create\_eco\_astro\_constraints</code> can be used to generate a script that supplies fixing constraints for Astro to reroute the design. The script has an option, <code>-constraint\_type double\_switching</code>, that generates constraints for fixing all the detected double-switching violations.

## **Fixing Crosstalk Violations**

When PrimeTime SI finds a crosstalk violation, you need to correct the violation using a layout tool such as Synopsys IC Compiler. The repair flow is typically an iterative process. For example, you can make some layout changes to correct the crosstalk violations, and then send the updated SPEF and Verilog data to PrimeTime SI to verify that the problems are corrected, and that there are no new problems. If PrimeTime SI finds any violations in the modified design, the process must be repeated.

For a faster repair flow, you can perform "what-if" analysis of certain design changes entirely within PrimeTime SI. For analyzing these changes, PrimeTime SI uses a fast "incremental" analysis, taking just a fraction of the time needed for a full analysis, because it needs to update only the portion of the design affected by the changes.

### "What If" Incremental Analysis

To correct crosstalk violations, you can increase the drive strength of victim nets by increasing the sizes of the driving cells using <code>size\_cell</code> or by inserting buffers using <code>insert\_buffer</code>. Another technique is to move apart adjacent victim/aggressor nets with the <code>set\_coupling\_separation</code> command. If there are any other custom netlist operations that you would like to perform, they can be done by removing the cell and reconnecting a new cell using low-level commands such as <code>connect\_net</code>, <code>disconnect\_net</code>, <code>create\_cell</code>, and so on.

These are the types of changes that are compatible with incremental analysis:

- size\_cell
- insert\_buffer, remove\_buffer
- set\_coupling\_separation, remove\_coupling\_separation
- connect\_net, disconnect\_net, remove\_net
- create\_cell, remove\_cell

If there are any other changes, update\_timing performs a full (not incremental) timing update.

For an incremental update, PrimeTime SI does the following:

- 1. Identifies the nets that are directly affected by the "what-if" changes, and their aggressors.
- 2. Performs electrical filtering of the affected nets.
- 3. Performs the first update iteration on the fanout cone of the affected nets, with the depth of the update cone limited to changes in slew.
- 4. Performs the second and any subsequent iterations using standard reselection criteria, but only on the nets in the affected cone.

The number of crosstalk analysis iterations performed in incremental mode is determined separately from full crosstalk iterations, using the following variable:

```
si_xtalk_exit_on_max_iteration_count_incr
```

This variable can be set to a positive integer that specifies the maximum number of incremental iterations to perform.

After you decide on a set of changes, you can then export those changes to IC Compiler for physical implementation with the write\_changes command. IC Compiler can read and use the generated data for modifying the design.

The results of a "what-if" crosstalk analysis can be slightly different from a full analysis because of the iterative nature of the analysis and the interdependence of timing windows and crosstalk delay results. For final sign-off of the design, you should perform a full analysis using SPEF/Verilog data from IC Compiler or another layout tool.

# **Generating ECO Fixing Constraints**

When performing final sign-off static timing analysis, a few timing violations or crosstalk issues might remain that you need to fix. You must go back to place-and-route and fix these violations. It is possible that the implementation tool cannot identify these violations. In that case, you need to manually intervene and make the necessary fixes. This engineering change order (ECO) fixing often requires multiple iterations between the place-and-route tool and PrimeTime to converge on a solution that removes all violations.

In order to address this issue efficiently, PrimeTime SI generates ECO fixing constraints that can be read by IC Compiler and used to direct optimization. Using these constraints, IC Compiler can fix timing violations very efficiently, resulting in faster closure. This is the general procedure:

- PrimeTime SI identifies the nets that need fixing and provides timing and target timing (constraint) information to IC Compiler.
- IC Compiler, which has all the physical information to determine the best way to fix the problem, has full flexibility to do so.

By addressing these issues as a set of constraints, fewer iterations are required and little, if any, intervention is required on your part. This should reduce overall turnaround time to timing closure. The flow is illustrated in Figure 2-16. You can use the flow to resolve both crosstalk-related problems and related violations.

Figure 2-16 ECO Fixing Flow



PrimeTime SI examines paths with timing violations, timing bottlenecks, and crosstalk violations at the same time. Then it performs intersection analysis on those paths, identifies which nets to fix, and creates a minimum number of constraints while satisfying all the fixing requirements for IC Compiler.

For this purpose, the <code>create\_eco\_astro\_constraints</code> command works in conjunction with the astXTalkFix feature in IC Compiler. To use this feature in PrimeTime SI, you issue the command:

The create\_eco\_astro\_constraints command has the following syntax:

```
create_eco_astro_constraints
  [-output file_name]
  [-constraint_type constraint_type_list]
  [-delay_type max|min|min_max]
  [-effort_level low|high]
  [-validate]
  [-group path_group_name]
  [-max_constraints number_of_constraints]
  [-max_iteration number_of_iterations]
  [-verbose]
  [object_list]
```

This command generates constraints, by default giving the highest priority to delta delay reduction and stage reduction. It first tries to fix timing by focusing on reducing crosstalk along the violating paths. If this doesn't fix the timing, it generates stage delay reduction constraints. The flow can also target fixing non-crosstalk issues if they exist.

You can check the new timing with the generated constraints by using the <code>-validate</code> option. PrimeTime SI reads the constraints back in and runs an incremental timing update to see how much timing improvement has been achieved. This option is especially useful when you want to check your ECO fix before place-and-route.

To create constraints for specific clock domains, use the <code>-group</code> option. To limit the number of constraints generated for IC Compiler, use the <code>-max\_constraint</code> option. You can use the <code>-delay\_type</code> option to generate constraints for setup, hold, or both. For more information, see the <code>create\_eco\_astro\_constraints</code> command man page.

This flow typically gives much more predictable results, with less effort and manual intervention, than manual ECO fixing. After performing the ECO using the generated constraint file as input, there should be improvement in slack or number of violations.

You can capture results of report\_timing and report\_constraints to determine worst negative slack, total negative slack, and number violations from the initial or baseline sign-off runs. After generating constraints, executing the ECO in IC Compiler and generating new parasitics, you can then rerun PrimeTime SI using the new netlist and parasitics and capture the same data.

The following example shows constraint generation with validation. With validation, you can predict what the result will be if all of the constraints are met. PrimeTime SI performs validation by annotating the target or constraint timing onto the design and running an incremental timing update.

```
restore_session PT_sessions/initial_result.session
create_eco_astro_constraints -validate -output \
   const/eco1.cst
report_constraint
report_timing
save_session -replace PT_sessions/eco1.session
```

exit

This next example limits constraints to 50 and generates constraints only for myclk path group.

```
restore_session PT_sessions/initial_result.session
create_eco_astro-constraints -constraint_type delta_delay \
   -validate -max_constraints 50 \
   -group myclk -output const/eco2.cst
report_constraint
report_timing -group myclk
save_session -replace PT_sessions/eco2.session
exit
```

For reference, you can use the following IC Compiler information. These are the astTalkFix options.

```
setFormField "XTalk Fix" "Do From File" "1"
setFormField "XTalk Fix" "Sizing Only" "0"
setFormField "XTalk Fix" "User Specified Noise" "1"
setFormField "XTalk Fix" "Preserve Setup" "1"
setFormField "XTalk Fix" "Preserve Hold" "1"
setFormField "XTalk Fix" "Preserve TransCap" "1"
setFormField "XTalk Fix" "From File Name" ""
setFormField "XTalk Fix" "From File Name" "const/ecol.cst"
```

If sizing only is selected, buffer insertion is not done during crosstalk fixing.

#### **ECO Estimation**

The <code>estimate\_eco</code> command quickly estimates timing changes for a path resulting from cell sizing and buffer insertion, without running a timing update, thus helping you choose the best cell size or buffer to use for fixing a particular timing violation. The command lists the available cell sizes to replace a given cell, or the available buffer cells to insert at a particular pin, and shows an estimate of the new delay, arrival, and slack values at the path stage for each choice. The timing estimation includes crosstalk effects. After you choose the cell size or buffer, you can then use the <code>size\_cell</code> or <code>insert\_buffer</code> command to make the change in the netlist and run an incremental timing update to determine the full effects of the change.

For more information about using the <code>estimate\_eco</code> command, see the *PrimeTime Advanced Timing Analysis User Guide*.

# 3

# Graphical User Interface

The PrimeTime SI graphical user interface (GUI) displays crosstalk analysis results as described in the following sections:

- Analysis Flow Using the GUI
- Crosstalk GUI Analysis
- Noise GUI Analysis

# **Analysis Flow Using the GUI**

You can use the graphical user interface (GUI) to display the crosstalk analysis results in histogram form. For example, a typical analysis session might use the following steps:

- 1. Read in the design, enable crosstalk analysis, read in the parasitic data, and set the crosstalk analysis parameters.
- 2. Perform a timing analysis with report\_timing or report\_noise.
- 3. Generate histograms for endpoint slack, delta delay, bump voltage, noise slack, and noise bump.
- 4. In the timing path table, select the worst-case path and click [Inspector] to open the path inspector window.
- 5. In the path inspector window, click the Data Path tab to view the path element table. The table has columns showing delta transition times and delta delays along the path.
- 6. Select the victim net and perform a coupling analysis using Crosstalk > Coupling Analysis for Selected Nets.
- 7. Generate noise histograms using Noise > Noise Slack Histogram.
- 8. Check noise bumps against noise immunity curves using Noise > Noise Immunity Curve.
- 9. Perform crosstalk analysis using Crosstalk > Coupling Analysis for Selected Nets or Crosstalk > Coupling Analysis for SI Bottleneck Nets.

#### Note:

Some reports and histogram windows use the term "effective" to describe a victim net, aggressor net, or capacitor. This means an object that has not been removed by filtering and has been selected or reselected for crosstalk analysis.



Figure 3-1 Top-Level PrimeTime SI GUI Window

# **Crosstalk GUI Analysis**

These are the commands in the Crosstalk menu of the top-level GUI window:

- Crosstalk > Delta Delay Histogram: displays a histogram of delta delay values induced on victim nets in the design
- Crosstalk > Path Delta Delay Histogram: displays a histogram of delta delay values induced on victim nets in one or more selected paths
- Crosstalk > Bump Voltage Histogram: displays a histogram of individual voltage bumps induced on one victim net by multiple aggressor nets
- Crosstalk > Accumulated Bump Voltage Histogram: displays a histogram of the accumulated voltage bumps induced on victim nets by multiple aggressor nets

 Crosstalk > Coupling Analysis For Selected Paths: displays a table of victim nets, cross-coupled aggressor nets, and crosstalk information for nets in one or more selected paths

- Crosstalk > Coupling Analysis For Selected Nets: displays a table of victim nets, cross-coupled aggressor nets, and crosstalk information for nets in one or more selected nets
- Crosstalk > Coupling Analysis For SI Bottleneck Nets: displays a bottleneck report in table format

#### **Delta Delay Histogram**

A delta delay histogram shows the distribution delay change induced on victim nets by aggressor nets. Figure 3-2 is a typical delta delay histogram. In this example, the highest histogram bar is selected and highlighted. The net arcs contained in that bin are listed on the right, along with the corresponding delta delay values.

To generate a delta delay histogram, choose Crosstalk > Delta Delay Histogram or click the equivalent button in the histogram toolbar. In the Delta Delay dialog box, specify the number of bins and the types of delta delay to be included in the histogram plot. Then click OK to generate the plot.





By default, all delta delays are included in the histogram plot. You can restrict the types of data included in the plot by specifying the desired delta delay range, slack range, delay type (minimum or maximum), and transition type (rising or falling).

# Path Delta Delay Histogram

From a slack histogram, you can select one or more paths and view a histogram of the delta delays of nets along those paths. See Figure 3-3 for an example of a path delta delay histogram.

To generate a path delta delay histogram, you must first select a path. Starting from a path slack histogram, you can simply select the path from the list on the right. Another method is to specify the path by using from/through/to or slack criteria with the Select Paths dialog box (choose Select > Paths From/Through/To).





If you are starting from an endpoint slack histogram, first select the endpoint of interest. Then choose Select > Paths. In the Select Paths dialog box, fill in the To field by selecting "port" or "pin" and then clicking Selection[3], and specify the other path selection criteria such as Nworst paths. Then click OK to select the path.

After you select the path, to generate the path delta delay histogram, choose Crosstalk > Delta Delay Histogram or click the equivalent toolbar button. In the Path Delta Delay dialog box, specify the number of bins and the types of delta delay to be included in the histogram plot. You can optionally restrict the range of delta delays and timing arc pin slacks to be included in the plot. Then click OK to generate the plot.

In the path delta delay histogram, to examine the cause of a delta delay on a particular net, select the histogram bar, select the net of interest from the list on the right, and then choose Crosstalk > Bump Voltage Histogram.

## **Bump Voltage Histogram**

A plain (not "accumulated") bump voltage histogram shows the distribution of individual voltage bumps induced on one victim net by multiple aggressor nets. Figure 3-4 shows an example.

Figure 3-4 Bump Voltage Histogram With Victim Info Spreadsheet



These bumps are used to calculate delta delay effects, not static noise effects. To display histograms of static noise bump data, use a command from the Noise menu.

To generate a bump voltage histogram for a net, first select the net. You can use Select > By Name or one of the Select > Nets commands, or you can select the net in a schematic window, path profile window, or histogram window. Then choose Crosstalk > Bump Voltage Histogram or click the equivalent toolbar button. In the dialog box, specify the number of bins and the types of voltage bumps to include in the plot: max\_rise, max\_fall, min\_rise, and min\_fall. Then click OK to generate the plot.

The histogram window has two tabbed pages at the bottom, labeled Victim Info and Aggressor Info. Clicking the Victim Info tab displays a spreadsheet containing detailed information on the victim net. Clicking the Aggressor Info tab displays a spreadsheet with information on all aggressor nets in the currently selected bin.

The Victim Info spreadsheet shows detailed information about the victim net, including the net name, ground capacitance, coupling capacitance, aggressor information, delta delay, and delta slew.

The Aggressor Info spreadsheet shows information about each aggressor net in the currently selected bin, including the net name, bump voltage contribution, ground capacitance, coupling capacitance, and filtering status. All bump voltages are shown as a fraction of Vdd, not an absolute number of volts.

To open a dialog box showing detailed information on the victim net, in the Victim Info spreadsheet, click the Info button next to the victim net name. Figure 3-5 shows an example of a Victim Information dialog box.



Figure 3-5 Victim Information Dialog Box

Similarly, to open a dialog box showing detailed information on an aggressor net, click the Info button next to the aggressor net name in the Aggressor Info spreadsheet.

You must close the Victim Information or Aggressor Information dialog box before you can go back to using the main GUI window.

## **Accumulated Bump Voltage Histogram**

An accumulated bump voltage histogram shows the distribution of the total voltage bumps induced on victim net arcs. The word "accumulated" means the total of all voltage bumps induced on a victim net by multiple aggressor nets.

These bumps are used to calculate delta delay effects, not static noise effects. To display histograms of static noise bump data, use a histogram menu command from the Noise menu.

Figure 3-6 shows a typical accumulated voltage bump histogram. The nets contained in the selected bin are listed on the right, along with the corresponding accumulated bump voltage values.





To generate an accumulated bump voltage bump histogram, choose Crosstalk > Accumulated Bump Voltage Histogram or click the equivalent toolbar button. In the dialog box, specify the number of bins and the types of accumulated voltage bumps to include in the plot: max\_rise, max\_fall, min\_rise, and min\_fall. Then click OK to generate the plot.

# **Crosstalk Coupling Analysis**

You can perform crosstalk coupling analysis on SI bottlenecks, where given nets contribute to multiple crosstalk violations. To find crosstalk bottlenecks, choose Crosstalk > Coupling Analysis for SI Bottleneck Nets. A dialog box lets you set the analysis options. This is the same a running the report\_si\_bottleneck command. The results appear in a new window, the SI Victim Analysis Dialog. See Figure 3-7.

Figure 3-7 SI Victim Analysis Table



For an analysis on a specified collection of paths or nets, first select the paths or nets, using any of various methods such Select > By Name or by selecting the paths or nets from existing windows. Then choose Crosstalk > Coupling Analysis for Selected Paths or Crosstalk > Coupling Analysis for Selected Nets. The Coupling Analysis Dialog is then filled with the information for the nets you have selected. See Figure 3-8.



Figure 3-8 Coupling Analysis Table

The SI Victim Analysis or Coupling Analysis window consists of two sections. The nets of interest are shown in the top section. When you double-click a net in the top section, the coupled nets are shown in the bottom section.

For all nets, min/max delta, slack, and transition information is shown. You can right-click any net in either section to obtain a context menu with the following ECO operations:

- Set coupling separation (either global or pairwise)
- Net driver resizing (upsizing, downsizing, or specifying a replacement cell)
- Buffer insertion

By considering the net information, you can make informed decisions about potential fixes. For example, if an aggressor net has sufficient setup slack, you could downsize its driver. If a victim net has a slow transition time, you can upsize its driver to make it more immune to crosstalk.

You can set coupling separation between nets from the ECO menu.

For coupling separation, select ECO > Set Coupling Separation.

For pairwise coupling separation, select ECO > Set Pairwise Coupling Separation. This opens the Set Pairwise Coupling Separation window, as shown Figure 3-9. For more information, see the man pages for set\_si\_delay\_analysis and set\_coupling\_separation.

Figure 3-9 Set Pairwise Coupling Separation Table



# **Noise GUI Analysis**

The GUI supports the display of static noise analysis results in histogram form. Upon completion of static noise analysis with the <code>update\_noise</code> or <code>report\_noise</code> command, you can display the results with the following commands:

- Noise > Noise Slack Histogram
- Noise > Noise Bump Histogram
- Noise > Accumulated Noise Bump Histogram
- Noise > Noise Immunity Curve

# **Noise Slack Histogram**

A noise slack histogram shows the distribution of noise slack values for nets in the design, considering the worst load pin in each net. Figure 3-10 shows an example. Noise slack is the amount by which a logic failure is avoided at a cell input with the worst-case composite noise

bump on that pin. The slack value is the failure threshold voltage minus the bump height, multiplied by the bump width. The units are in library voltage units multiplied by library time units.



Figure 3-10 Noise Slack Histogram

To generate a noise slack histogram, choose Noise > Noise Slack Histogram or click the equivalent toolbar button. In the dialog box, specify the bump type, the types of load pins to be included in the report, and the number of histogram bins. Then click OK to generate the plot.

Click on any histogram bin to display a list of the nets in that bin. You can click on a net in the list to select that net and display its victim noise bump histogram, which then shows the load pins for that net.

# **Noise Bump Histogram**

A victim noise bump histogram shows the distribution of noise bump heights on a load pin resulting from individual aggressor nets. Figure 3-11 shows an example. The aggressor nets are distributed in the histogram according to their individual contribution to the total bump height at the load pin, expressed as a fraction of the total rail-to-rail voltage. Two spreadsheets show relevant information about the victim net and aggressor nets.

To generate a bump voltage histogram, first select the net or load pin for the report. You can use Select > By Name, one of the Select > Nets commands, or Select > Pins; or you can select the net or pin in a schematic window, path profile window, histogram window, or path inspector window. Then choose Noise > Noise Bump Histogram or click the equivalent toolbar button. In the dialog box, specify the noise bump type and the number of bins. Click OK to generate the plot.



Figure 3-11 Victim Noise Bump Histogram With Victim Info Spreadsheet

If you select a net (not a specific load pin) before you generate the histogram, the histogram displays information on the load pin in the net that has the least noise slack, and the Victim Info spreadsheet lists all load pins in the net. You can select a particular load pin from the list to get the histogram for that load pin.

The histogram window has two tabbed pages at the bottom, labeled Victim Info and Aggressor Info. Clicking the Victim Info tab displays detailed information on the victim net. Clicking the Aggressor Info tab displays information on all aggressor nets in the currently selected bin.

The Victim Info spreadsheet shows detailed information about the victim net, including the load pin, noise height and width, ground capacitance, coupling capacitance, noise bump information, and noise slack information.

To open a dialog box showing detailed information on the victim net, click the Info button next to the victim name in the spreadsheet.

The Aggressor Info spreadsheet shows information about each aggressor net in the currently selected bin, including the net name, bump width and height, ground capacitance, coupling capacitance, and filtering status.

To open a dialog box showing more information on an aggressor net, click the Info button next to the aggressor net name in the spreadsheet.

#### **Accumulated Noise Bump Histogram**

0

An accumulated noise bump histogram shows the distribution of total crosstalk noise bump heights (not including propagated noise) for nets in the design, considering the worst load pin per net. Figure 3-12 shows an example. The load pins are distributed in the histogram according to their accumulated bump voltage values, expressed as a fraction of the total rail-to-rail voltage. The accumulated bump voltage is the height of the highest noise bump at the load pin resulting from all aggressor nets switching at the same time within their respective timing windows.



Figure 3-12 Accumulated Noise Bump Histogram

To generate an accumulated noise bump histogram, choose Noise > Accumulated Noise Bump Histogram or click the equivalent toolbar button. In the dialog box, specify the bump type, the types of load pins to be included in the report, and the number of histogram bins. Then click OK to generate the plot.

0.36614

If necessary, PrimeTime SI runs <code>update\_noise</code> in the background if to generate the noise data for the histogram.

Click on any histogram bin to display a list of the nets in that bin. You can click on a net in the list to select that net and display its victim noise bump histogram, which then shows the load pins for that net.

### **Noise Immunity Curves**

The PrimeTime GUI can display a plot of the noise immunity curve at a cell input pin, showing a plot of the data point corresponding to the worst-case noise bump calculated at that pin.

To use this feature, first select the cell input pin, using any of several methods. For example, if you know the pin name, you can use Select > By Name; or from the path element table in the path inspector window, you can select the input pin showing the largest delta delay.

After you select the cell input pin, go to the main console window and choose Noise > Noise Immunity Curve. Fill in the dialog box as desired, including the noise bump type: below high, above low, above high, or below low. Then click OK. The GUI displays the noise immunity curve and the worst-case noise bump data, as shown in Figure 3-13.



Figure 3-13 Noise Detection Display

The curve shows the pass/fail input threshold voltage as a function of noise bump width. A small cross indicates the worst-case noise bump width and height at the pin. You can modify the width range and bump type of an existing plot by right-clicking and choosing Modify Graph.

# **Waveform Display**

For libraries that have both CCS timing and CCS noise models, PrimeTime SI can apply an advanced, gate-level delay calculation mode that uses the CCS timing and noise models, together with propagated piecewise-linear waveforms in place of simplified equivalent waveforms, for path-based analysis. This feature is invoked by setting the following variable:

```
pt_shell> set pba_enable_ccs_waveform_propagation true
```

This analysis mode is described in the section "Advanced Delay Calculation Using CCS Models" on page 2-29. When this mode is enabled, you can display the piecewise-linear waveforms in the GUI. For example, with a single recalculated timing path selected, use Timing > Inspect Recalculated Path; or in the Timing Analysis Driver or Path Comparison Table, use the pop-up menu and select Inspect Recalculated Path. Figure 3-14 shows an example of a waveform display window.

Figure 3-14 Path-Based Waveform Display



4

# Net Selection and Analysis Exit

To reduce the analysis runtime, PrimeTime SI selects only certain nets for the initial delay calculation iteration, and reselects only certain nets for subsequent iterations. To balance accuracy against speed, you can specify the selection and reselection criteria, as well as the criteria for terminating analysis iterations, as described in the following sections:

- · Net Selection and Reselection
- Including or Excluding Specific Nets
- Delta Delay and Slack Reselection
- Reselecting Specific Nets
- Iteration Count and Exit

#### **Net Selection and Reselection**

Crosstalk analysis is an iterative process. For the initial delay calculation, PrimeTime SI uses a conservative model that does not consider transition timing windows, so it can quickly obtain approximate crosstalk delay values. In the second and subsequent delay calculation iterations, PrimeTime SI considers the timing windows and calculates crosstalk effects only when the aggressor and victim windows overlap. This gives a more accurate, less pessimistic analysis of worst-case crosstalk effects.

For the initial delay calculation iteration, PrimeTime SI selects all cross-coupled nets for analysis. You can also exclude specific nets as aggressors or as victims, or specific aggressor-victim net pairs, by using the <code>set\_si\_delay\_analysis</code> -exclude command (see "Including or Excluding Specific Nets" on page 4-3).

For subsequent delay calculation iterations, several variables control the net reselection method, as indicated in Table 4-1.

Table 4-1 Net Reselection Variables

| Variable                              | Default |
|---------------------------------------|---------|
| si_xtalk_reselect_clock_network       | true    |
| si_xtalk_reselect_delta_delay         | 5       |
| si_xtalk_reselect_delta_delay_ratio   | 0.95    |
| si_xtalk_reselect_max_mode_slack      | 0       |
| si_xtalk_reselect_min_mode_slack      | 0       |
| si_xtalk_reselect_time_borrowing_path | true    |

When a net is reselected, PrimeTime SI recalculates the delays of that net, and also the delays of the nets in the fanout cone of the reselected net. You can also have PrimeTime SI reselect specific nets by using the set\_si\_delay\_analysis -reselect command.

In each iteration after the first iteration, PrimeTime SI reports the total number of nets reselected and the number of nets reselected because of each possible reason. For example:

```
Number of nets reselected for next iteration: 1868. (XTALK-004)

Number of reselected nets by criteria: all exclusively si_xtalk_reselect_min_mode_slack 245 76 si xtalk reselect max mode slack 1783 418
```

```
si_xtalk_reselect_delta_delay 128 0
si_xtalk_reselect_delta_delay_ratio 4 2
set_si_delay_analysis -reselect 0 0
si_xtalk_reselect_time_borrowing_path 1370 7
incremental_changes 0 0
si_xtalk_reselect_clock_network 0 0
Information: Starting crosstalk aware timing iteration 2.
```

Some nets are reselected for more than one reason. The "all" column shows how many nets were reselected for each reason. The "exclusively" column shows how many nets were reselected for one specific reason and no other reason. This part of the report gives an approximate indication of the amount of CPU time being spent on each type of net reselection.

# **Including or Excluding Specific Nets**

PrimeTime SI has four commands you can use to specify particular nets that are to be included or not included in the analysis:

- set\_si\_delay\_analysis includes or excludes specified nets for crosstalk delay analysis
- set\_si\_noise\_analysis includes or excludes specified nets for crosstalk noise analysis
- set\_analysis\_agressor\_exclusion\_mode excludes aggressor to aggressor nets while switching in the same direction
- set\_coupling\_separation excludes nets or net pairs from crosstalk delay and crosstalk noise analysis

The set\_si\_delay\_analysis command lets you include or exclude nets for crosstalk delay analysis in the following ways:

- Reselect specific nets in all subsequent iterations, even if they do not meet the usual reselection criteria
- Set specific nets to use infinite arrival windows
- Exclude specific nets as aggressors
- Exclude specific nets as victims
- Exclude specific aggressor-victim relationships between net pairs

If there is a conflict between the settings of the <code>set\_coupling\_separation</code> command and the <code>set\_si\_delay\_analysis</code> command or <code>set\_si\_noise\_analysis</code> command, the <code>set\_coupling\_separation</code> command has precedence.

# **Excluding a Clock Net**

Suppose that you know that the clock signal delays in your design are not significantly affected by crosstalk. To exclude the clock net CLK1 from consideration as a victim net:

PrimeTime SI will not consider the net CLK1 to be a potential victim net for crosstalk delay analysis, thereby reducing the analysis runtime. CLK1 can still be considered as an aggressor net, however.

#### **Excluding Aggressor-Victim Pairs**

To exclude specific aggressor-victim net pair relationships, use the -exclude option with both the -victims and -aggressors options. For example, suppose that you know that the scan clock signals (SCN\_CLK\_\*) and clock network signals (CLK\_NET\_\*) in your design do not affect each other for timing.

To eliminate these crosstalk effects from consideration:

```
pt_shell> set_si_delay_analysis -exclude -aggressors \
        [get_nets SCN_CLK_*] -victims [get_nets CLK_NET*]

pt_shell> set_si_delay_analysis -exclude -victims \
        [get_nets SCN_CLK_*] -aggressors [get_nets CLK_NET*]
```

The first of these two commands removes from consideration any SCN\_CLK\_\* signal as an aggressor to any CLK\_NET\* signal as a victim during crosstalk delay analysis. The second command removes from consideration the aggressor-victim relationships of these signals in the opposite direction. However, note that any of these signals can still be considered aggressors or victims relative to signals not mentioned in the commands. Also, CLK\_NET1 can still be considered an aggressor to CLK\_NET2 as a victim, for example.

# **Excluding Aggressor-to-Aggressor Nets**

By default, when multiple aggressor arrival windows overlap with a victim transition window, PrimeTime SI considers the worst case of multiple aggressor transitions occurring in the same direction at the same time. In some cases, however, the logical relationship between the aggressor signals prevent simultaneous switching of the aggressors in the same direction at the same time.

You can reduce pessimism in crosstalk analysis by specifying groups of aggressor nets as exclusive during worst-case alignment. Exclusive aggressor nets are nets among which only a specified number of aggressors can switch simultaneously in the same direction. The nets

can be exclusive for rise, fall, or both. Exclusive for rise means only specified maximum number of aggressors within the exclusive set can rise to impact a victim and all the other aggressors within the exclusive set are considered quiet (not switching).

PrimeTime SI considers these exclusive aggressor groups during crosstalk delay and noise analysis. Figure 4-1 is an example showing one-hot signal nets where only one of the nets is active at a given instance; therefore, only one net can have a value of 1; the remaining ones have a value of 0. Here, the aggressors agg1 agg2 agg3 can be defined as an exclusive group for both rising and falling directions.

Figure 4-1 One-Hot Decoder Multiple Aggressor Example



In the initial crosstalk analysis iteration, the analysis considers the combined effect three aggressor transitions have on the victim net. In the second and higher iterations, however, the analysis considers the arrival windows of the aggressor and victim transitions. To analyze the slowdown of a falling transition on the victim net, suppose that the analysis finds the arrival windows of rising transitions on the aggressor nets as shown in Figure 4-2, then Table 4-2 shows how the aggressors are considered during crosstalk analysis.

Figure 4-2 Multiple Aggressor Arrival Windows at Decoder Outputs



Table 4-2 Crosstalk Analysis With and Without Exclusive Group

|                                       | agg1  | agg2   | agg3   |
|---------------------------------------|-------|--------|--------|
| No exclusive group specified          | Quiet | Active | Active |
| With exclusive group {agg1 agg2 agg3} | Quiet | Active | Quiet  |

Here agg1 is considered quiet in both cases because it does not overlap with the victim window. When no exclusive group is specified, both agg2 and agg3 would be considered to be active because the arrival window of the victim overlaps with the arrival windows of both agg2 and agg3. When the exclusive group is specified, only the aggressor inducing the largest bump, agg2, is considered to be active.

You can set aggressors to be exclusive while switching in the same direction for crosstalk delay and noise analysis by setting the set\_si\_aggressor\_exclusion command. For example, the following command sets a group of aggressors to be exclusive in the rise direction.

The following example instructs that only two of the aggressors in the given exclusive group can switch simultaneously.

The <code>-rise</code> option sets aggressor nets to be exclusive in the rise direction; <code>-fall</code> fall sets nets as exclusive in the fall direction. If you don't specify either of these options, the nets are assumed to be exclusive in both the rise and the fall direction. To specify the maximum number of aggressors that can be active, use the <code>-number\_of\_active\_aggressors</code> option. If the number of active aggressors is not specified, only one of the exclusive aggressors is assumed to be active.

The application of commands is order independent. The most restrictive number of active aggressors is chosen. Those aggressors you have already excluded using the <code>-exclude</code> option to either the <code>set\_si\_delay\_analysis</code> or <code>set\_si\_noise\_analysis</code> commands will remain in their excluded state. Note that the next <code>update\_timing</code> triggered after the application of these commands would be a full update.

To remove exclusive groups set in your design, use the remove\_si\_aggressor\_exclusion command. When using this command, only those exclusive groups set using set\_si\_aggressor\_exclusion are removed.

For example, the following will remove an exclusive group set in the rise direction.

Use the -all option to remove all exclusive groups in the design.

# **Excluding Rising/Falling Edges or Setup/Hold**

To exclude only rising or only falling edges at the victim net, use the <code>-rise</code> or <code>-fall</code> option of the <code>set\_si\_delay\_analysis</code> command. To exclude only maximum (setup) or only minimum (hold) path analysis, use the <code>-max</code> or <code>-min</code> option of the <code>set\_si\_delay\_analysis</code> command.

# **Excluding Nets from Crosstalk Noise Analysis**

The set\_si\_noise\_analysis command also causes nets to be included or not included for crosstalk noise analysis. For example, to exclude the clock net CLK1 from consideration as a victim net for crosstalk noise analysis:

# **Excluding Analysis of Noise Bumps**

To exclude the analysis of above-high and below-low noise bumps for the CLK1 net, use the following commands:

## **Coupling Separation**

The set\_coupling\_separation command creates a separation constraint on nets, like using both the set\_si\_delay\_analysis and set\_si\_noise\_analysis commands with the -exclude option. For example, to prevent crosstalk analysis (for both delay and noise) between the net CLK1 and all other nets:

```
pt_shell> set_coupling_separation [get_nets CLK1]
```

To ignore the cross-coupling capacitance between two particular nets, use the -pairwise option. For example:

#### **Removing Exclusions**

To reverse the effects of set\_si\_delay\_analysis, set\_si\_noise\_analysis, or set\_coupling\_separation, use the command remove\_si\_delay\_analysis, remove\_si\_noise\_analysis, or remove\_coupling\_separation.

Only those separations or exclusions that you set directly can be removed by these commands. Any coupling separations or exclusions which were implicitly set on the nets due to the coupling between nets will not be removed.

For example, suppose your design had a victim net, V, which has three aggressors, A1, A2, and A3. To see a list of the aggressors for net V, you would use the following command:

```
pt_shell> get_attribute -class net [get_net V] aggressors
A1 A2 A3
```

If you then exclude the net V from consideration as victim for crosstalk with the following command, the excluded list for net V would be { A1 A2 A3 }:

```
pt_shell> set_si_delay_analysis -exclude -victims V
```

Even though the exclusion on net V implies that A1 is excluded as an aggressor for net V, exclusion between nets V and A1 cannot be removed by using the

remove\_si\_delay\_analysis -aggressors command, because no exclusion was directly set on the net A1. Therefore, after the following command, the excluded list for net V would still be { A1 A2 A3 }:

```
pt_shell> remove_si_delay_analysis -aggressors A1
Warning: Cannot remove global separation or exclusion that
was not set on net(s) A1. (XTALK-107)
```

Similarly, even though the exclusion on net V implies that A2 is excluded as an aggressor for V, this exclusion cannot be removed by using the victim-aggressor option because no exclusion was directly set for the victim-aggressor pair V and A2. Therefore, after the following command, the excluded list for net V would still be { A1 A2 A3 }:

Only exclusions that were applied directly can be removed, so if you issued the following command, the effect of the set\_si\_delay\_analysis -exclude -victim v command would be reversed, and the excluded list would be empty:

```
pt_shell> remove_si_delay_analysis -victims V
```

# **Delta Delay and Slack Reselection**

PrimeTime SI reselects a victim net that satisfies any of the following three conditions:

- The absolute change in stage delay (either positive or negative) caused by crosstalk analysis in the previous iteration exceeds the amount specified by the si\_xtalk\_reselect\_delta\_delay variable.
- The relative change in stage delay (either positive or negative) caused by crosstalk analysis in the previous iteration is a ratio that exceeds the amount specified by the si\_xtalk\_reselect\_delta\_delay\_ratio variable. The ratio is calculated by dividing the absolute change in delay by the total stage delay.
- The net slack calculated in the minimum (hold) analysis of the previous iteration is less than the threshold set by the si\_xtalk\_reselect\_min\_mode\_slack variable, or the net slack calculated in the maximum (setup) analysis of the previous iteration is less than the threshold set by the si\_xtalk\_reselect\_max\_mode\_slack variable.

Stage delay is the delay of a stage (one cell and its fanout net). Crosstalk analysis in the previous iteration may have caused a change in the calculated worst-case delay: a decrease in delay for a minimum analysis or an increase in delay for a maximum analysis. If the amount of change is large enough, the net in that stage is reselected for further analysis.

Typically, the change in calculated delay becomes smaller and smaller for successive analysis iterations, as the analysis becomes more and more accurate. Reselecting nets based on the amount of delay change is a way to ensure accurate results.

Net slack is the worst slack value (smallest or most negative slack value) among all paths through the net. Reselecting nets based on the amount of slack is a way to ensure accurate crosstalk analysis of nets with critical timing.

For nets reselected due to slack considerations, PrimeTime SI also reselects nets in the fanin cone of each reselected net if a borrowing latch is involved, as shown in Figure 4-3. This is because a timing change in the borrowing path can affect the slack in the path from which time is being borrowed.

Figure 4-3 Reselection of Nets in Borrowing-Path Fanin Cone



Nets reselected in the borrowing-path fanin cone of slack-reselected nets

PrimeTime SI traces chains of borrowing paths backward through the design, choosing all borrowing paths that borrow from each path startpoint, until it reaches a nonborrowing latch, flip-flop, or primary input. All nets in the borrowing paths are reselected.

To prevent reselection of nets in the borrowing-path fanin cone of nets reselected for slack considerations, set the variable si\_xtalk\_reselect\_time\_borrowing\_path to false. In that case, the analysis might be faster because PrimeTime SI reselects fewer nets for analysis, but the results might be less accurate for the borrowing paths.

By default, a net satisfying any one (or more) of the following conditions is reselected for analysis:

- absolute delta delay change (...\_delta\_delay variable)
- relative delta delay change (... delta delay ratio variable)
- hold slack (... min mode slack variable)
- setup slack (...\_max\_mode\_slack variable)
- time-borrowing slack (... time borrowing paths variable)

In the "delta and slack" mode, nets that satisfy only one or two conditions are not counted in the XTALK-004 reselection report. For example:

```
Information:
Number of nets reselected for next iteration: 350. (XTALK-004)
Number of reselected nets by criteria:
                                              all exclusively
 si_xtalk_reselect_min_mode_slack
                                              350
                                                         Λ
 si_xtalk_reselect_max_mode_slack
                                              350
                                                         0
                                              350
                                                         0
 si_xtalk_reselect_delta_delay
 si xtalk reselect delta delay ratio
                                                4
                                                         2
 set_si_delay_analysis -reselect
                                                0
 si_xtalk_reselect_time_borrowing_path
                                                0
                                                         0
 incremental_changes
                                                0
                                                         0
                                                0
                                                         0
 si_xtalk_reselect_clock_network
```

# **Reselecting Specific Nets**

The set\_si\_delay\_analysis and set\_si\_noise\_analysis commands let you reselect specific nets in all subsequent iterations for crosstalk analysis, even if those nets do not meet the usual reselection criteria.

For example, suppose that you want PrimeTime SI to analyze multiple reset signals (RESET1, RESET2, and so on) for crosstalk effects in all analysis iterations, even though they might not meet the usual reselection criteria. To ensure that these nets are reselected:

Note that forced reselection of nets can cause a significant increase in runtime.

To reverse the effects of set\_si\_delay\_analysis or set\_si\_noise\_analysis, use remove\_si\_delay\_analysis or remove\_si\_noise\_analysis.

#### **Iteration Count and Exit**

PrimeTime SI calculates crosstalk effects using an iterative loop. The first iteration uses a fast, conservative analysis mode that does not consider the timing windows between aggressor and victim nets. In successive iterations, the results become increasingly accurate (less pessimistic) because PrimeTime SI can further narrow down the transition windows, allowing more and more potential crosstalk effects to be eliminated because they are spaced apart in time.

By default, PrimeTime SI exits from the loop upon completion of the second iteration, which typically provides good results in a reasonable amount of time. You can optionally specify a larger number to possibly get more accurate results at the cost of more runtime.

The loop is always terminated if no nets are reselected for the next iteration. This condition can occur if no cross-coupled nets meet the delta delay and slack reselection criteria. (For details, see "Delta Delay and Slack Reselection" on page 4-9.)

You specify the exit criteria by setting the variables listed in Table 4-3.

Table 4-3 Exit Criteria Variables

| Variable                                  | Default |
|-------------------------------------------|---------|
| si_xtalk_exit_on_max_iteration_count      | 2       |
| si_xtalk_exit_on_max_iteration_count_incr | 2       |

The si\_xtalk\_exit\_on\_max\_iteration\_count variable sets the maximum iteration count, irrespective of the analysis results. The default setting is 2, which usually causes a crosstalk analysis to run for two iterations. (An analysis of just one iteration is possible, depending on the design and the exit criteria.)

To use a specific number of analysis iterations, increase this variable setting without changing any of the other variables. For example:

```
pt_shell> set si_xtalk_exit_on_max_iteration_count 3
```

Sometimes PrimeTime SI can do a timing update incrementally, which takes less time than a full analysis. An incremental analysis can be done only after minor changes such as size\_cell, insert\_buffer, or set\_coupling\_separation. The number of iterations for incremental analysis is controlled by a separate variable,

```
si_xtalk_exit_on_max_iteration_count_incr.
```

You can terminate an analysis in progress by pressing Control-c once. PrimeTime SI completes the current analysis iteration before exiting from the loop. Note that pressing Control-c multiple times will cause an exit from PrimeTime SI upon completion of the loop.

# 5

# Multiple Supply Voltage Analysis

PrimeTime SI can analyze designs with different power supply voltages for different cells. This capability is described in the following sections:

- Multivoltage Analysis
- IR Drop Annotation

# **Multivoltage Analysis**

PrimeTime SI has the ability to analyze designs with different power supply voltages for different cells. It accurately determines the effects of delay, slew, and noise in the presence of differences in supply voltage, taking advantage of cell delay models specified in the technology library.

The multivoltage infrastructure lets you do the following:

- Calculate uncoupled signal net delay, constraints, and timing violations while considering exact driver and load power rail voltages.
- Calculate coupled delay, noise bumps, timing violations, and noise violations while considering exact aggressor rail voltages.
- Perform signal level mismatch checking between drivers and loads.
- Perform the foregoing types of analysis with instance-specific annotated voltage (IR) drop on power rails, and with block-specific or instance-specific temperature.

Most PrimeTime analysis features are capable of producing results that are fairly close to physical (SPICE simulation) analysis. For accurate analysis in PrimeTime SI, the following types of information must be available:

- Power and ground (PG) connectivity, as described in the "Low-Power Flow Support" chapter in the *PrimeTime Advanced Timing Analysis User Guide*.
- Voltage values on PG nets specified with the set\_voltage command, as described in the "Low-Power Flow Support" chapter in the PrimeTime Advanced Timing Analysis User Guide.
- IR drop values specified for PG nets with the set\_voltage command using the -cell and -pg\_pin\_name options, as described in the section "IR Drop Annotation" on page 5-3. Specifying IR drop is optional. A PrimeTime SI license is required.
- A set of CCS libraries with delay and constraint data (used with the define\_scaling\_lib\_group command) or library delay calculation data for each voltage (used with the link\_path\_per\_instance variable). CCS-based library models are recommended for best accuracy. The define\_scaling\_lib\_group command invokes delay and constraint scaling between a set of libraries that have been characterized at different voltages and temperatures. The link\_path\_per\_instance variable links different cell instances to different library models. For more information, see the *PrimeTime Advanced Timing Analysis User Guide*.
- Settings that define how to use the library data to build delay calculation models. For more information, see the descriptions of link\_path\_per\_instance and define\_scaling\_lib\_group in the PrimeTime Advanced Timing Analysis User Guide.

In previous releases of PrimeTime SI, multivoltage analysis was supported by connectivity based on power domain syntax (release Z-2007.06) or voltages annotated directly on cell instances (before release Z-2007.06). These methods are still supported for backward compatibility. A PrimeTime SI license is no longer required for multivoltage analysis, except for instance-specific IR drop annotation with the set voltage command.

For more information on multivoltage analysis methods used in previous releases, see the sections "Power Domain Mode of Release Z-2007.06" and "Multivoltage Method Prior to Release Z-2007.06" in the *PrimeTime Advanced Timing Analysis User Guide*.

# **IR Drop Annotation**

You can annotate supply voltages on the PG pins of cells in the design. and thereby model the effects of IR drop on timing and noise, by using the <code>-cell</code> and <code>-pg\_pin\_name</code> options of the <code>set\_voltage</code> command. This is the command syntax:

```
set_voltage voltage -cell cell_list -pg_pin_name pg_pin_list
```

For example,

```
pt_shell> set_voltage 1.10 -cell [get_cells U5*] -pg_pin_name VDD1
```

This command sets the supply voltage to 1.10 volts on the VDD1 pins of all the U5\* cells in the design.

The <code>-cell</code> and <code>-pg\_pin\_name</code> options, if used in the <code>set\_voltage</code> command, must be used together. These two options require a PrimeTime SI license. No PrimeTime SI license is required for the other <code>set\_voltage</code> options, such as the <code>-object\_list</code> option used for setting voltages on power supply nets.

# Signal Level Checking With IR Drop

PrimeTime checks for mismatching voltage levels between cells that use different supply voltages when you use the following <code>check\_timing</code> command:

```
pt shell> check timing -include signal level
```

The signal level check correctly considers the case where minimum and maximum voltages are set on voltage rails that supply both of the cells being compared. Suppose, however, that IR drop is annotated on a cell using commands similar to the following:

```
pt_shell> set_voltage 0.8 -min 1.2 VDD  # corner voltages
pt_shell> set_voltage 0.7 -min 1.1 -cell U3 -pg_pin_name VDD  # IR drop
```

This corresponds to the circuit shown in Figure 5-1.

Figure 5-1 Signal Level Checking With Cell-Level Voltage Annotation



In this case, PrimeTime SI assumes that the supply voltage annotated at the cell level is not correlated with the main supply voltage. It considers the full worst-case differences between the driver and receiver, which is to compare 0.8 to 1.1 volts and 1.2 to 0.7 volts, thus triggering two mismatch violations.

# 6

# Static Noise Analysis

PrimeTime SI can analyze designs for logic failure due to crosstalk noise on steady-state nets. Static noise analysis is described the following sections:

- Static Noise Analysis Overview
- Noise Analysis Commands
- CCS Noise Modeling
- NLDM Noise Modeling

# **Static Noise Analysis Overview**

Static noise analysis is a technique for finding the worst noise effects in a design so that they can be reduced or eliminated, thereby maximizing the reliability of the finished product.

Static noise analysis, like static timing analysis, does not rely on test vectors or circuit simulation to determine circuit behavior. Instead, it considers the cross-coupling capacitance between aggressor nets and the victim net, the arrival windows of aggressor transitions, the drive characteristics of the aggressor nets, the steady-state load characteristics of the victim net driver, and the propagation of noise through cells. Using this information, PrimeTime SI determines the worst-case noise effects and reports conditions that could lead to logic failure.

Figure 6-1 compares static timing analysis and static noise analysis done by PrimeTime SI. For either type of analysis, PrimeTime SI considers the cross-coupling between aggressor nets and victim nets. For static timing analysis, PrimeTime SI determines the worst-case change in delay on the victim net caused by crosstalk. For static noise analysis, it determines the worst-case noise bump or glitch on a steady-state victim net. (Steady-state means that the net is constant at logic one or logic zero.) A noise bump on a steady-state net can be propagated down the timing path and could be captured as incorrect data at the path endpoint.

Figure 6-2 on page 6-4 shows how PrimeTime SI combines the effects from multiple aggressors and propagated noise, taking the aggressor timing windows into account, to determine the worst-case noise bump on the victim net. It propagates the worst-case noise bump through the subnets of the victim net, resulting in a composite noise bump on each load pin of the victim net.

Figure 6-1 Crosstalk Effects on Timing and Steady-State Voltage



The main commands for noise analysis are <code>check\_noise</code>, <code>update\_noise</code>, and <code>report\_noise</code>, which operate in a manner similar to <code>check\_timing</code>, <code>update\_timing</code>, and <code>report\_timing</code> for static timing analysis. The <code>check\_noise</code> command checks the design for the presence and validity of noise models at driver and load pins. The <code>update\_noise</code> command performs a noise analysis and updates the design with noise bump information. The <code>report\_noise</code> command generates a report on worst-case noise effects, including width, height, and noise slack.

Figure 6-2 Combined Effects of Crosstalk and Propagated Noise



# **Noise Bump Characteristics**

The term "noise" in electronic design generally means any undesirable deviation in voltage of a net that ought to have a constant voltage, such as a power supply or ground line. In CMOS circuits, this includes data signals being held constant at logic one or logic zero.

There are many different causes of noise such as charge storage effects at P-N junctions, power supply noise, and substrate noise. However, the dominant noise effect in deep-submicron CMOS circuits is crosstalk noise between physically adjacent logic nets. For this reason, PrimeTime SI concentrates on the analysis of crosstalk noise between these nets and the propagation of the resulting crosstalk bumps from cell input to cell output.

Noise effects, when plotted as voltage versus time, can have many different forms: bumps, ripples, random noise, and so on. PrimeTime SI concentrates on the four types of noise bumps typically caused by aggressor net transitions: above low, below low, above high, and below high, as shown in Figure 6-3.

Figure 6-3 Noise Bump Types



Bumps between the two rail voltages (above low and below high) can cause logic failure due if they exceed the logic thresholds of the technology. Bumps outside of the range between the two rail voltages (below low and above high) are also important because they can forward-bias pass gates at the inputs of flip-flops and latches, allowing incorrect values to be latched.

Three numbers specify the characteristics of a noise bump: the height in voltage units, the total width in time units, and the time-peak-ratio, which is the time-to-peak divided by the total bump width. A time-peak-ratio of 0.5 indicates a symmetrical bump with equal rising and falling times.

To determine the width and time-to-peak value of a noise bump, PrimeTime SI uses a triangular approximation based on the location of the peak and the area under the curve. See the example in Figure 6-4.

Figure 6-4 Noise Bump Characteristics



The width of a noise bump is defined to be two times the area under the whole curve divided by the height. The time-to-peak value is defined to be two times the area under the curve to the left of the peak, divided by the height.

## **Noise Bump Calculation**

PrimeTime SI calculates the cumulative effect of noise from different sources: capacitive cross-coupling, propagation through logic cells and through subnets, and user-defined noise bumps.

#### **Crosstalk Noise**

To calculate noise bumps caused by signal crosstalk, PrimeTime SI considers the cross-coupling capacitance between the aggressor nets and the victim net, the arrival windows of aggressor transitions, the drive characteristics of the aggressor nets, and the steady-state

resistance characteristics of the victim net. This calculation is similar to what is done for crosstalk delay analysis, except that it uses the steady-state load characteristics (not the driver characteristics) of the driver on the victim net.

Aggressor nets that contribute to the worst-case noise bump on the victim net are called active aggressors. The remaining aggressor nets do not contribute to the worst-case bump because their timing windows are outside of the worst-case region, their bumps are too small to be significant, or they have been eliminated by the user or by logical correlation.

#### **Propagated Noise**

Propagated noise on a victim net is caused by noise at an input of the cell that is driving the victim net. PrimeTime SI can calculate propagated noise at a cell output, given the propagation characteristics of the cell, the noise bump at the cell input, and the load on the cell output. The propagation characteristics of each cell are specified in the Synopsys .lib technology library.

The propagation of a noise bump from input to output can either amplify or attenuate the noise bump. In other words, the output noise bump can be either larger or smaller than the input noise bump, depending on the size of the input noise bump and the operating characteristics of the cell.

After calculating propagation effects at a cell output, PrimeTime SI propagates the noise bump through the subnets and combines any crosstalk noise on those subnets, producing a composite noise bump on each load pin of the net. Propagation of a noise bump through the subnets, in the absence of further crosstalk effects, usually results in attenuation of the noise.

#### **User-Defined Noise**

In some cases, propagated noise exists in the design but cannot be calculated. For example, the library might not include noise propagation characteristics for a cell, perhaps because the cell is an extracted timing model or a black-box model. For these cases, you can specify a noise bump explicitly on any pin or port in the design by using a PrimeTime SI command, set\_input\_noise. This is called user-defined noise. User-defined noise can either override or add to any propagated noise for the applicable pin or port.

# **Noise-Related Logic Failures**

In static noise analysis, a logic failure is an incorrect logic value on a net resulting from the propagation of a noise bump from an input to an output of a cell.

A logic failure does not necessarily result in functional failure of the device. For example, consider the circuit shown in Figure 6-5. A rising edge of clock CK launches data through a combinational path from net A to net E. Crosstalk from net X causes a large noise bump on net B, causing a logic failure on net C. The logic failure is propagated down the path to the endpoint at net E.

Figure 6-5 Propagated Logic Failure



If the logic failure is present on net E when the capture edge occurs, an error is latched, resulting in functional failure of the device. On the other hand, if the incorrect value becomes correct again before the capture edge occurs, the device will work properly.

There are two possible strategies for repairing logic failures:

- Fix logic failures that are latched and ignore logic glitches that are not latched. The latched violations are reported in the "report at endpoint" mode.
- Fix all logic failures at the source, whether or not they appear to be latched. All logic violations caused by noise are reported in the "report at source" mode. This is the default mode.

The reporting mode is controlled by the set\_noise\_parameters command. In the default (report at source) mode, when PrimeTime SI detects a logic failure, it does not propagate that failure forward through the path, based on the assumption that the failure will be fixed at the source. Instead, it reduces the size of the input noise bump to a fraction of the failure level (0.75 by default) so that noise analysis can continue for cells and nets in the fanout of the failure.

There are several ways to fix a crosstalk noise problem, such as changing the physical routing to avoid cross-coupling, inserting a buffer at the victim net, or increasing the strength of the victim net driver. The fixed design should be analyzed again to confirm the fix and to check for any new crosstalk problems.

#### **PrimeTime SI Noise Analysis Flows**

Static noise analysis with PrimeTime requires a PrimeTime SI license. Crosstalk analysis must be enabled by setting the si\_enable\_analysis variable to true.

The typical analysis flow is the same as for an PrimeTime SI static timing analysis, with the addition of the <code>check\_noise</code>, <code>update\_noise</code>, and <code>report\_noise</code> commands at the end of the flow. The <code>check\_noise</code> command checks for the presence of noise models at the driver and load pins the design. The <code>update\_noise</code> command performs static noise analysis using the aggressor timing windows previously determined by timing analysis. The <code>report\_noise</code> command generates a noise report showing the locations and values of the worst-case noise bumps.

The noise analysis flow is summarized in Figure 6-6.

Figure 6-6 Noise Analysis Flows



PrimeTime SI supports two types of library noise models, called CCS (composite current source) noise and NLDM (nonlinear delay model). CCS noise is the newer, more advanced technology that provides greater accuracy by calculating the actual response for each cell and each noise bump with SPICE-like accuracy, but with the speed of static timing analysis. CCS noise also offers very fast library characterization. NLDM is the older, well-established technology that provides good results for technologies above 65 nm.

# **Noise Analysis Commands**

PrimeTime SI has commands to invoke noise analysis, generate noise reports, specify noise bumps, and specify cell noise response characteristics. The commands are summarized in Table 6-1 and described in the following subsections.

Table 6-1 Noise Analysis Commands

| Command                  | Purpose                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| check_noise              | Checks for the presence and validity of noise models on<br>the driver and load pins in the design, and reports any<br>pins that are not constrained for noise.                                                                                                                                                                                                  |
| update_noise             | Performs a noise analysis using the parameters set with<br>the set_noise_parameters command. Performs a<br>timing update (update_timing) if needed to get arrival<br>window data.                                                                                                                                                                               |
| set_noise_parameters     | Enables or disables the noise analysis options for subsequent analysis: effort level, aggressor arrival times, beyond-rail analysis, noise propagation, and source/endpoint noise reporting.                                                                                                                                                                    |
| report_noise_parameters  | Reports the settings made with the set_noise_parameters command.                                                                                                                                                                                                                                                                                                |
| reset_noise_parameters   | Resets all the set_noise_parameters parameters to their default settings.                                                                                                                                                                                                                                                                                       |
| set_si_noise_analysis    | Includes or excludes specified nets for crosstalk noise analysis.                                                                                                                                                                                                                                                                                               |
| remove_si_noise_analysis | Reverses the effects of the set_si_noise_analysis command.                                                                                                                                                                                                                                                                                                      |
| report_noise             | Generates a report on noise effects, including the width, height, and slack of worst-case noise bumps.                                                                                                                                                                                                                                                          |
| report_noise_calculation | Generates a detailed report on the calculation of noise effects for a specified net or pin and noise bump type. The report shows the reasons for that individual aggressors are active or inactive, the noise contribution from individual sources (aggressors, propagated noise, user-specified noise), and other information used for noise bump calculation. |

Table 6-1 Noise Analysis Commands (Continued)

| Command                                | Purpose                                                                                                                                                                                                                                                                      |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| report_noise_violation_sources         | Reports the noise violation sources that are propagated to failing noise endpoints; used only in the "report at endpoint" analysis mode.                                                                                                                                     |
| <pre>get_noise_violation_sources</pre> | Creates a collection of noise violation sources that are propagated to failing noise endpoints; used only in the "report at endpoint" analysis mode.                                                                                                                         |
| <pre>get_attribute si_noise_*</pre>    | For a specified pin in the design, returns a collection of active aggressor nets or returns a string that lists the aggressor nets and their corresponding coupled bump height and width values.                                                                             |
| set_noise_derate                       | Derates (modifies) the calculated noise height or width by a specified fraction or absolute amount.                                                                                                                                                                          |
| set_input_noise                        | Annotates a noise bump with specified width and height characteristics on a port or pin in the design, either overriding or adding to any propagated noise at that location.                                                                                                 |
| remove_input_noise                     | Removes noise bump annotations previously set on ports or pins with the set_input_noise command.                                                                                                                                                                             |
| set_noise_lib_pin                      | Sets the noise characteristics of an input pin or output pin in the design to match the noise characteristics of a specified library pin.                                                                                                                                    |
| remove_noise_lib_pin                   | Reverses the effects of the set_noise_lib_pin command.                                                                                                                                                                                                                       |
| set_noise_immunity_curve               | Specifies the three coefficient values that determine the noise immunity curve for an input port of the design or an input pin of a library cell. PrimeTime SI uses this information to determine whether a noise bump of a given height and width causes a logical failure. |
| remove_noise_immunity_curve            | Removes noise immunity information previously set on ports or pins with the <pre>set_noise_immunity_curve</pre> command.                                                                                                                                                     |
| set_noise_margin                       | Specifies the bump-height noise margins for an input port of the design or an input pin of a library cell. PrimeTime SI uses this information to determine whether a noise bump of a given height at a cell input causes a logical failure at the cell output.               |

Table 6-1 Noise Analysis Commands (Continued)

| Command                                 | Purpose                                                                                                                                                                                                |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| remove_noise_margin                     | Removes noise margins previously set on ports or pins with the set_noise_margin command.                                                                                                               |
| set_steady_state_resistance             | Specifies the steady-state drive resistance for an output port of the design or an output pin of a library cell. PrimeTime SI uses this information to calculate crosstalk noise bump characteristics. |
| remove_steady_state_resistance          | Removes steady-state resistance information previously set on cells with the <pre>set_noise_margin</pre> command.                                                                                      |
| set_si_noise_disable_<br>statistical    | Disables statistical analysis for the specified nets when using composite aggressor analysis.                                                                                                          |
| remove_si_noise_disable_<br>statistical | Reverses the effects of the set_si_noise_disable_statistical command.                                                                                                                                  |

You can get detailed information on the commands by looking at the man pages for the commands. For information on noise attributes, see "Noise Attributes" on page 6-23.

#### **Invoking Noise Analysis**

You invoke noise analysis by using the <code>check\_noise</code>, <code>update\_noise</code>, and <code>report\_noise</code> commands, which operate like <code>check\_timing</code>, <code>update\_timing</code> and <code>report\_timing</code>, but for noise analysis rather than timing analysis. The <code>si\_enable\_analysis</code> variable must be set to true.

The update\_noise command performs crosstalk noise analysis of the current design. It invokes a full timing update (like using update\_timing) if a timing update has not already been done. After completion of the noise analysis, you can report the results with the report\_noise command.

You can set the parameters for noise analysis with the set\_noise\_parameters command. To view the current settings, use the report\_noise\_parameters command. To return all noise parameters to their default settings, use the reset noise parameters command.

To explicitly exclude specific nets from crosstalk noise analysis, use the set\_si\_noise\_analysis command. This command works very much like the set\_si\_delay\_analysis command, except that it applies to crosstalk noise analysis rather than crosstalk delay analysis. To reverse the effects of the command, use the remove si noise analysis command.

#### check noise Command

The <code>check\_noise</code> command can be executed before <code>update\_noise</code> to validate the correctness of a design with respect to noise analysis. It checks for the presence and validity of noise models on all load pins and driver pins in the design, and reports any pins that are not constrained for noise analysis. Running <code>check\_noise</code> can quickly detect many types of noise modeling problems before you spend time using the <code>update\_noise</code> command.

This is the syntax of the check\_noise command:

```
check_noise
  [-include { noise_immunity | noise_driver } ]
  [-beyond_rail]
  [-verbose]
  [-nosplit]
```

The <code>-include</code> option lets you specify which types of noise model checking to perform, noise immunity on load pins or noise models on driver pins, or both. By default, only noise immunity checking is performed.

The -beyond\_rail option causes checking for beyond-rail as well as between-rail noise analysis. By default, only between-rail noise checking is performed.

The -verbose option reports individual pins as well as generating a summary report. The -nosplit option prevents the splitting of long lines in the report.

By default, a check\_noise report shows a summary listing of the number of driver and load pins having each type of noise constraint, as in the following example:

Noise driver pin check:

| Noise driver type  | above_low | below_high |
|--------------------|-----------|------------|
| CCS noise          | <br>11    | 11         |
| library IV curve   | 0         | 0          |
| library resistance | 0         | 0          |

Noise load pin immunity check:

| Noise immunity type   | above_low | below_high |
|-----------------------|-----------|------------|
|                       |           |            |
| user hyperbolic curve | 1         | 1          |
| user margin           | 2         | 2          |

| library immunity table | 0       | 0  |
|------------------------|---------|----|
| library hyperbolic cur | ve 0    | 0  |
| library CCS noise immu | nity 14 | 14 |
| library DC noise margi | n 0     | 0  |
| none                   | 0       | 0  |

To ensure detection of noise violations throughout the design, verify that all pins are constrained for noise analysis. The number of pins reported in the "none" row of the report must be zero. For information about specifying noise immunity, see "Noise Immunity" on page 6-38.

The check\_noise command is typically used as follows:

- 1. After crosstalk timing analysis, but before noise analysis, run <code>check\_noise</code> to check all driver and load pins for noise constraints. If any pins are found without noise constraints, run <code>check\_noise</code> with the <code>-verbose</code> option to get a detailed list of pins that lack constraints.
- 2. Constrain the pins for noise as needed, using commands such as set\_noise\_lib\_pin, set\_noise\_margin, and set\_noise\_immunity\_curve.
- 3. Run check\_noise again to verify that all pins are constrained for noise analysis.

When <code>check\_noise</code> confirms that all pins are constrained for noise, you can proceed to noise analysis with the <code>update\_noise</code> command.

#### **Noise Analysis Effort**

The -analysis\_effort option of the set\_noise\_parameters command lets you set the noise analysis effort to either low or high to trade off accuracy and performance. The default setting is high.

In the <code>low</code> mode, PrimeTime SI uses a simpler but faster noise waveform calculator for all noise bump calculations. This mode is suitable for an initial analysis when you want to quickly find the worst noise violations or when you expect no violations.

In the high mode, PrimeTime SI still uses the simpler and faster algorithm to calculate all noise bumps initially, which is accurate for smaller noise bumps. However, for noise bumps found to exceed a certain threshold, it passes the calculation to a more complex calculator to get better accuracy for these more significant noise bumps. This adaptive mode should be used for final sign-off analysis and for circuit simulator correlation.

#### **Aggressor Arrival Times**

If you use the <code>-ignore\_arrival</code> option of the <code>set\_noise\_</code> parameters command, PrimeTime SI ignores aggressor arrival windows and assumes that all aggressor nets switch at the same time for each victim net throughout the design, resulting in a conservative analysis. If noise violations are reported, you can run another analysis using arrival windows to see if the violations are eliminated.

#### **Beyond-Rail Analysis**

By default, an <code>update\_noise</code> analysis only considers between-the-rails noise bumps, which are typically the more significant ones to consider. However, beyond-rail noise bumps (above high and below low) can also cause incorrect data to be latched due to forward-biasing of pass transistors at flip-flop and latch inputs. To have PrimeTime SI consider beyond-rail noise conditions at the cost of additional runtime, use the <code>-include\_beyond\_rails</code> option of the <code>set\_noise\_parameters</code> command.

#### **Noise Propagation**

By default, PrimeTime SI considers only crosstalk noise and user-specified noise, not propagated noise. This default mode is suitable for an initial analysis, when you want to quickly find the worst violations. For a more accurate noise analysis at the cost of additional runtime, enable noise propagation analysis by using the <code>-enable\_propagation</code> option of the set noise parameters command.

# **Report at Source or Endpoint**

By default, Prime Time SI reports each noise violation where it occurs. You can optionally report only the noise violations that are propagated to noise tracing endpoints. To do so, use the set\_noise\_parameters command with the -analysis\_mode report\_at\_endpoint option.

If you use the "report at endpoint" mode and you want more information about what caused an endpoint violation, you can use the commands report\_noise\_calculation and report\_noise\_violation\_sources. To create a collection of noise violation sources that are propagated to failing noise endpoints, use the <code>get\_noise\_violation\_sources</code> command.

# **Derating Noise Results**

The set\_noise\_derate command modifies the calculated noise bump sizes by a specified factor or absolute amount. It works like the set\_timing\_derate command, except that it modifies noise bump sizes rather than path delays. The derating factors affect the reported bump sizes and noise slacks. In the command, you specify the types of noise bumps

(above/below high/low), the parameters to be modified (height offset, height factor, and width factor), and the factor or absolute amount of modification. For details, see the man page for the command.

#### **Noise Failure Propagation Limit**

When PrimeTime SI detects a functional failure caused by a noise bump, it does not propagate the incorrect logic value forward through the path. Instead, it reduces the size of the input noise bump to a fraction of the failure level so that noise analysis can continue for cells and nets in the fanout of the failure. The default factor is 0.75, as shown in Figure 6-7.



Figure 6-7 Input Noise Bump Reduction for Propagation Analysis

To specify a different reduction factor, set the si\_noise\_limit\_propagation\_ratio variable to the desired ratio, which must be a value between 0.0 and 1.0.

Irrespective of this variable setting, the height of any propagated noise bump is limited to Vdd (the rail-to-rail voltage swing).

# **Noise Analysis with Composite Aggressors**

Some complex designs require an efficient method of analyzing multiple aggressors to a single victim net. In general, such designs have the following characteristics:

- A large number of aggressors per victim net
- Little or no filtering of aggressors
- Noise calculations are performed in high effort mode

If your design has these characteristics, you may wish to use composite aggressor analysis. Composite aggressor analysis aggregates the effects of multiple aggressors into a single "virtual" aggressor, thereby reducing the computational complexity cost and improving the runtime and memory utilization without impacting accuracy.

To enable this mode, set the si\_noise\_composite\_aggr\_mode variable to normal or statistical. The statistical mode applies statistical analysis to the composite aggressor to reduce its overall impact on the victim net. By default, the variable is set to disabled, which disables composite aggressor analysis.

If you would like to use statistical mode, but have certain nets in your design for which you do not wish to statistically reduce the aggressor impact, you can disable statistical analysis for just those nets by using the following commands. These commands take a list of nets as an argument, and have no effect if a net is not part of the composite aggressor group:

- set\_si\_noise\_disable\_statistical
- remove\_si\_noise\_disable\_statistical

To see which aggressors are part of a composite aggressor, use the report\_noise\_calculation command. Aggressors that are part of a composite aggressor are labeled with a "C" in the report.

#### **Incremental Noise Analysis**

After a full noise update with the update\_noise command, PrimeTime SI can sometimes perform a fast "incremental" noise update to analyze the effects of certain design changes. An incremental update takes just a fraction of the time needed for a full noise update, because only the portions of the design affected by the changes are analyzed.

Depending on previous usage of update\_noise and the types of changes performed on the design, an update\_noise command might invoke an incremental noise update, a full noise update, an incremental timing update with a full noise update, or a full timing update with a full noise update. PrimeTime SI generally uses the fastest possible type of update that gives accurate results.

You can force a complete noise update, irrespective of the changes made to the design, by using the <code>-full</code> option of <code>update\_noise</code>. In that case, if a timing update is necessary due to a change such as <code>size\_cell</code>, PrimeTime SI performs a full (not incremental) timing update as well.

# **Reporting Noise Analysis Results**

The main command for reporting analysis results is report\_noise. Detailed noise analysis information is available by using the report\_noise\_calculation command and by reporting pin attributes with the get attribute command.

#### report\_noise

The report\_noise command provides information on the worst-case noise bumps on one or more nets. The command options let you specify the types of noise reported (above/below high/low); the pins, ports, or nets of the design to be reported; and the type of information included in the report.

If a noise update has not been done already, using <code>report\_noise</code> invokes <code>update\_noise</code> to generate the timing window information needed for noise analysis.

By default, the report\_noise command by itself, without any options, reports the bump characteristics and noise slack for the pin with the smallest (or most negative) slack for each type of noise bump. For example:

Width values are in library time units such as nanoseconds, height values are in library voltage units such as volts, and noise slack area values are in library voltage-time units such as volt-nsec.

To restrict the scope of the report to certain types of noise bumps, use <code>-above</code> or <code>-below</code> and <code>-high</code> or <code>-low</code>. For example:

```
pt_shell> report_noise -above -low
...

noise_region: above_low
pin name (net name) width height slack
-----tmp2f_reg/D (buf2_1f) 0.07 0.12 0.12
```

To report on multiple pins having the worst noise slack, use the -nworst n option. For example:

```
pt_shell> report_noise -above -low -nworst 4
...
```

| noise_region: above_low pin name (net name) | width        | height       | slack        |
|---------------------------------------------|--------------|--------------|--------------|
| tmp2f_reg/D (buf2_1f) U1/A (tmp2f)          | 0.07<br>0.24 | 0.12<br>0.01 | 0.12<br>0.39 |
| U2/A (tmp2f)                                | 0.24         | 0.01         | 0.39         |
| U3/A (buf0 2f)                              | 0.23         | 0.01         | 0.40         |

The <code>-slack\_type</code> option specifies the method used for measuring noise slack: <code>height</code>, <code>area</code>, <code>or area\_percent</code>, as described in the section "Noise Slack" on page 6-45. The default is <code>area</code>. The <code>-slack\_lesser\_than</code> option restricts the report to pins that have noise slack worse than a specified amount. The <code>-all\_violators</code> option restricts the report to pins that have negative noise slack.

To restrict the scope of the report to specific pins, ports, or nets, specify a list of objects in the command. If the specified object is a pin, the command reports the noise on that pin. The specified pin should be a load pin (a cell input pin or bidirectional pin, not an output pin). If the specified object is a net, the command reports the noise on all load pins in the net.

For example, to restrict the scope of the report to load pins in net1 and net2:

```
pt_shell> report_noise -above -low {net1 net2}
```

To restrict the scope of the report to just the data pins, clock pins, or asynchronous pins of all registers, use the option <code>-data\_pins</code>, <code>-clock\_pins</code>, or <code>-asynch\_pins</code>. For example:

```
pt_shell> report_noise -data_pins
```

To get a more detailed report showing separately the noise contribution of different aggressor nets and noise propagation, use the -verbose option. For example:

```
pt_shell> report_noise -verbose -above -low
...

noise_region: above_low
pin name (net name) width height slack
------
tmp2f_reg/D (buf2_1f)
Aggressors:
CK 0.07 0.12
net2 0.04 0.02
Total: 0.07 0.12 0.12
```

Information on the calculation of these noise bumps is available by using the report\_noise\_calculation command.

When CCS noise models are used, the report noise command reports slack as "positive" for small bumps where the exact slack number is not important. If you want to see exact numbers or noise information on non-endpoint pins under these conditions, use the report noise calculation command.

#### report\_noise\_calculation

The report\_noise\_calculation command generates a detailed report on the calculation of the noise bump on a net arc. In the command, you specify the type of noise bump to be reported (above/below high/low), the startpoint of the net arc, and endpoint of the net arc. The startpoint is the driver pin or driver port of a victim net and the endpoint is a load pin or load port on the same net.

Here is an example:

```
pt_shell> report_noise_calculation -below -high \
          -from buf2/ZN -to buf5/I
```

The command generates a report similar to the following:

```
Units: 1ns 1pF 1kOhm
Analysis mode
                               : report at source
                              : below_high
Region
                           : buf2/ZN
: mylib/INVD3
Victim driver pin
Victim driver library cell
Victim net
                               : I2
Victim driver effective capacitance : 0.200827
Steady state resistance source : library set CCS
                                noise iv curve
Driver voltage swing
                              : 1.080000
Noise effort threshold
                               : 0.000000
Noise composite aggressor mode : disabled
Noise calculations:
```

#### Attributes:

```
A - aggressor is active
C - aggressor is a composite aggressor
D - aggressor is analyzed with detailed engine
E - aggressor is screened due to user exclusion
G - aggressor is analyzed with gate level simulator
I - aggressor has infinite window
L - aggressor is screened due to logical correlation
S - aggressor is screened due to small bump height
X - aggressor is screened due to aggressor exclusion
```

|                                   | Height   | Width                            | Area     | Aggressor Attr. |
|-----------------------------------|----------|----------------------------------|----------|-----------------|
| Aggressors:<br>I1<br>I3<br>Total: | 0.300604 | 0.786466<br>0.786466<br>0.919737 | 0.118207 | AID             |

Noise slack calculation:

Constraint type: library CCS noise immunity

|                    | Height               | Area                                           |
|--------------------|----------------------|------------------------------------------------|
| Required<br>Actual | 0.581570<br>0.497124 | (0.581570 * 0.919737)<br>(0.497124 * 0.919737) |
| Slack              | 0.084445             | 0.077668                                       |

The command uses the noise analysis settings set by the set\_noise\_parameters command. It invokes report\_noise if a noise update has not been performed already.

The report first identifies the victim driver net and pin. It also shows any derating factors set by the set\_noise\_derate command. Then it shows the noise bumps resulting from each aggressor net and from propagation of noise from the previous stage of the driver.

A column labeled "Aggressor Attributes" shows additional information about each effective aggressor. (Aggressors that have been removed by filtering are not included in this report.) The letters in this column indicate the following conditions:

- A: The aggressor net is active. It contributes to the worst-case noise bump, taking into consideration the possible overlap times of all aggressor nets.
- C: The aggressor is a composite aggressor composed of two or more smaller aggressors working together. See "Crosstalk Analysis with Composite Aggressors" on page 2-24.
- D: The effects of the aggressor net were calculated with the detailed (high-effort) algorithm. See "Noise Analysis Effort" on page 6-15.
- E: The aggressor net is not active because it has been excluded from consideration by set\_case\_analysis or set\_si\_noise\_analysis (see "Invoking Noise Analysis" on page 6-13).
- G: The noise was analyzed by gate-level simulation using CCS noise models. See "CCS Noise Modeling" on page 6-27.
- I: The aggressor net uses an infinite timing window; it has no fixed timing relationship with the victim net. This happens when the <code>-ignore\_arrival</code> mode has been set with the <code>set\_noise\_parameters</code> command or when the victim net and aggressor nets are in different clock domains.

• L: The aggressor net is not active due to logical correlation with the victim net or with other aggressors. For details, see "Logical Correlation" on page 2-6."

- S: The aggressor net is not active because it has been screened out. An internal prescreening analysis has determined that the aggressor bump is too small to be significant.
- X: The aggressor net is not active because it has been excluded from consideration by set\_si\_aggressor\_exclusion. For details, see "Excluding Aggressor-to-Aggressor Nets" on page 4-4.

#### **Noise Attributes**

Crosstalk information is stored in attributes associated with pins, nets, ports, timing points, timing arcs, library pins, and library timing arcs. To view this information, you can use the <code>get\_attribute</code> command. The attributes that carry noise-related information are listed and described in Appendix A, "Crosstalk Attributes".

If a noise update has not been done already, requesting a noise attribute might invoke update\_noise to generate the analysis results needed to determine the attribute value.

For information on attributes and how to extract attribute information from the design, see the chapter called "Object Attributes" in the *PrimeTime Advanced Timing Analysis User Guide*.

#### **Setting Noise Bumps**

Rather than allow PrimeTime SI to calculate propagated noise bumps, you can explicitly specify a noise bump at any port or pin. To do so, use the <code>set\_input\_noise</code> command. In the command, you specify the port or pin in the design on which to apply the noise and the characteristics of the noise bump: the type (above/below high/low), the width in library time units, and the height in library voltage units (always entered as a positive number). For example:

This creates a noise bump on pin U1/B with the waveform characteristics shown in Figure 6-8.



Figure 6-8 Noise Bump Created With the set\_input\_noise Command

PrimeTime SI treats this injected noise as propagated noise from the driver of the net connected to the pin. By default, this noise bump overrides any propagated noise that would otherwise be calculated from the driver of the net. However, if you use the <code>-add\_noise</code> option in the <code>set\_input\_noise</code> command, the noise is added to any existing propagated noise or previously added noise.

You can specify propagated noise on an output pin rather than a load pin. In that case, unless you use the <code>-add\_noise</code> option, the specified noise bump overrides any propagated noise that would otherwise be calculated from the driver. The specified noise bump is propagated through the subnets and attenuated by the parasitic capacitance and resistance specified for the net, until the propagated noise reaches each of load pin on the net.

When extracted timing models or other hierarchical timing models are used in a design, the specified noise bump can be used to model the worst-case noise that can occur at each output port of the timing model. The <code>extract\_model</code> command includes a set of <code>set\_input\_noise</code> commands in the output constraint script to model the propagated noise at the output pins of the model.

# **Noise Response Characterization**

To specify cell noise response characteristics in the absence of library-specified characteristics, or to override the library-specified characteristics at specified points in the design, you can use the following commands:

- set\_noise\_immunity\_curve
- set\_noise\_margin

• set steady state resistance

These are the corresponding commands for removing previous command-specified noise response characteristics:

- remove\_noise\_immunity\_curve
- remove\_noise\_margin
- remove\_steady\_state\_resistance

#### set\_noise\_immunity\_curve

The set\_noise\_immunity\_curve command specifies the noise immunity characteristics at an input of a library cell or at an input port of the design. PrimeTime SI uses this information to determine whether a noise bump at the input will cause a logic failure. For a description of what is considered a logic failure, see "Noise Immunity" on page 6-38.

A noise immunity curve specifies the largest allowable noise bump that can occur at the input in terms of width and height. The curve shows the maximum allowable bump height as a function of the bump width. This function is established by three coefficients, as described in the section "Noise Immunity Curves" on page 6-40.

In the <code>set\_noise\_immunity\_curve</code> command, you specify the type of noise bump (above/below high/low), the three coefficient values that define the curve, and the pin of a library cell or the input port the design to which the curve applies. For example:

This defines the above-low noise immunity curve for input A of library cell AN2, as indicated in Figure 6-9. The resulting noise immunity curve is plotted in Figure 6-10.

Figure 6-9 Command-Specified Noise Immunity Curve



```
set_noise_immunity_curve -above -low \
  -width 0.0 -height 0.58 -area 0.0064 lib_name/AN2/A
```



Figure 6-10 Plot of Command-Specified Noise Immunity Curve

In order to fully specify the noise immunity characteristics of a cell or design, you need four commands per input: one each for above-low, below-high, above-high, and below-low noise bumps at the input. All coefficients are entered as positive numbers.

For more information, see "Noise Immunity Curves" on page 6-40.

#### set\_noise\_margin

Where there is no noise immunity curve specified by the library or by the set\_noise\_immunity\_curve command, PrimeTime SI uses noise margins based on bump heights, as described in the section "Bump Height Noise Margins" on page 6-44.

The set\_noise\_margin command specifies the noise margin at an input of a library cell or at an input port of the design. For a library cell, this information overrides the library-specified voltage noise margins.

In the set\_noise\_margin command, you specify the type of noise bump (above/below high/low), the bump height failure threshold for the input, and the input pin of a library cell or input port the design to which the setting applies. For example:

```
pt_shell> set_noise_margin -above -low 0.4 lib_name/AN2/A
```

All noise margin values are entered as positive numbers, including those for below-high and below-low noise bumps.

#### set\_steady\_state\_resistance

The set\_steady\_state\_resistance command specifies the drive resistance at an output of a library cell or at an output port of design. PrimeTime SI uses this information to determine the size of voltage bumps in the presence of crosstalk noise.

In the <code>set\_steady\_state\_resistance</code> command, you specify the type of noise bump (above/below high/low), the drive resistance in library resistance units such as ohms or Kohms, and the output pin of a library cell or the output port the design to which the setting applies.

For example:

```
pt_shell> set_steady_state_resistance -above -low \
    resistance_value 0.042 \
    lib_name/AN2/Z
```

All resistance values are entered as positive numbers.

#### **CCS Noise Modeling**

CCS noise uses an advanced, current-based driver model that performs noise analysis with SPICE-like accuracy. Using an adaptive algorithm for analysis, PrimeTime SI precisely calculates not only injected crosstalk noise bumps, but also propagated noise bumps and driver weakening effects. The current-based CCS noise model provides the accuracy needed for process technologies at 65 nm and below.

With CCS noise models, PrimeTime SI computes nonlinear noise bump waveforms "on-the-fly" with excellent correlation with SPICE simulations, at speeds capable of handling designs containing millions of gates. Unlike NLDM models that use static noise immunity curves, CCS noise models allow PrimeTime SI to calculate noise immunity dynamically, including the effects of non-monotonic noise waveforms and noise propagation.

## **Reporting Noise at Source or Endpoint**

PrimeTime SI offers two analysis reporting modes, called "report at source" and "report at endpoint." In the "report at source" mode, PrimeTime SI reports violations at the source of each noise violation. In the "report at endpoint" mode, PrimeTime SI reports violations only at endpoints where noise propagation stops, such as sequential cells.

Figure 6-11 and Figure 6-12 illustrate the two noise reporting modes.

Figure 6-11 Report at Source



Figure 6-12 Report at Endpoint



In both figures, a violation occurs when the noise bump crosses the dotted noise immunity curve. The noise injected at the input of U3 is propagated through U4 and U5 and reaches D. The noise injected at U1, however, is not propagated beyond U2 because of the noise immunity of U2.

In the "report at source" mode (Figure 6-11), the input pins of U3, U4, U5, and D are reported as violations because they each have negative slack. In the "report at endpoint" mode (Figure 6-12), only the input pin of D, the noise propagation endpoint, is reported as a violation.

A noise startpoint can be any of the following:

- An output pin of a flip-flop
- An output pin of a level-sensitive latch
- An input port
- An output pin of a multistage cell (a cell with multiple levels of transistor stages, such as a flip-flop or macro)

A noise endpoint can be any of the following:

- · A data, clock, or asynchronous pin of a flip-flop
- An input pin of a level-sensitive latch
- An output port
- Any combinational logic pin where the noise exceeds a threshold of 75 percent of Vdd (which can be controlled by setting the

```
si_noise_endpoint_height_threshold_ratio variable)
```

• An input pin of a multi-stage cell

The "report at endpoint" mode produces a more concise report because it includes only noise violations that are latched as incorrect data. The "report at source" mode produces a more complete report that includes all noise immunity violations, whether or not they are latched. The default mode is "report at source."

To set the reporting mode to "report at endpoint," use the following command:

To set the reporting mode back to the default, "report at source", use the following command:

Changing the mode requires full timing update, so to save time, set the desired mode before you use update\_noise.

In the "report at endpoint" mode, if you get a report of endpoint violations and you want to find out about the sources that caused the violations, you can use the report\_noise\_violation\_sources command or the get\_noise\_violation\_sources command. For details, see the man pages for these commands.

#### **Noise Immunity**

When CCS noise models are being used, PrimeTime SI calculates noise immunity dynamically. For each noise bump arriving at the input of a cell, PrimeTime SI computes the noise immunity of the cell and calculates the noise slack. The slack is the amount of margin between the noise bump and the noise immunity threshold. If the noise slack is negative, the noise bump exceeds the noise immunity, which is reported as a violation. If the noise slack is positive, the noise bump is within the noise immunity of the cell.

If the noise bump is small enough (for example, below the transistor threshold voltage), PrimeTime SI does not need to spend time calculating the exact noise margin. Instead, it merely records the net as having positive slack. If the noise bump is large enough to consider the slack value, PrimeTime SI computes and reports the noise immunity and slack value.

PrimeTime SI uses the following order of precedence when choosing which noise immunity information to use:

- 1. Static noise immunity curve annotated by the user with the set\_noise\_immunity\_curve command
- 2. DC noise margin annotated by the user with the set\_noise\_margin command
- 3. Arc-specific noise immunity curve from library
- 4. Pin-specific noise immunity curve from library
- 5. CCS noise model from library
- 6. DC noise margin from library

For example, if you specify noise immunity curve information using the set\_noise\_immunity\_curve or set\_noise\_margin command, PrimeTime SI uses that information for noise slack calculation, even if the library has CCS noise information.

# **CCS Noise Analysis for Unbuffered-Output Latches**

Level-sensitive latches are often used in high-performance designs because they have smaller data-to-output and clock-to-output delays than flip-flops. Figure 6-13 shows two possible ways to build a level-sensitive latch, with and without an output buffer. Both of these examples use an input buffer, a pass gate, and an inverter loop that holds the latched value on a latch node.

Figure 6-13 Latch Circuits With Buffered and Unbuffered Outputs



The latch with an output buffer is resistant to noise at the output because the buffer isolates the latch node from the output node. The latch circuit without an output buffer is faster and uses less power but is very sensitive to noise at the output.

Noise analysis is performed for an output pin if its attribute is\_unbuffered is set to true in the library and the pin is characterized for noise. The is\_unbuffered pin attribute has been supported by Liberty CCS modeling syntax and Library Compiler since the B-2007.12 release, as described in the *Library Compiler Modeling Timing, Signal Integrity, and Power in Technology Libraries User Guide*.

You can specify the name of an unbuffered cell output pin in the report\_noise command, producing a report similar to what you get when you specify an input pin or bidirectional pin. For example,

## **NLDM Noise Modeling**

To get highly accurate noise analysis results, the noise response characteristics of the cells must be specified either in the Synopsys .lib technology library or by using PrimeTime SI commands. These are the types of noise response information used in noise analysis:

- The steady-state I-V (current-voltage) characteristics of the cell outputs. This information is needed to determine the size of noise bumps resulting from crosstalk
- The noise immunity characteristics of the cell inputs, either in terms of allowable noise bump heights and widths (noise immunity curves) or in terms of bump heights alone. This information is needed to determine whether a noise bump of a given size at the input will cause a logic failure at the output
- The width and height of propagated noise bumps at the cell outputs, given the width and height of the noise bumps at the cell inputs and the load on the output. This information needed to determine the size of noise bumps resulting from propagation

It is better to specify the noise response characteristics in the library. However, if the library lacks noise response information, or if you want to override the library-specified information, you can use PrimeTime SI commands to specify the steady-state I-V characteristics, noise immunity characteristics, or both.

If noise propagation information is not available in the library, you can use PrimeTime SI commands to specify explicitly the noise bumps at any ports or pins in the design.

The library syntax offers more specification features and flexibility than PrimeTime SI commands. In libraries you can specify piecewise-linear models, polynomial models, and noise propagation models of various types, in addition to the methods supported by PrimeTime SI commands.

In the absence of cell characterization data obtained in the laboratory, you can use a circuit simulator such as SPICE to get theoretical noise response characteristics, and use that information in the library or in PrimeTime SI commands that specify noise response characteristics. This process can provide detailed static noise analysis results with PrimeTime SI.

If cell noise characteristics are not specified in the library and not specified by PrimeTime SI commands, PrimeTime SI still performs noise analysis by estimating noise characteristics from the library-specified cell timing and slew characteristics. However, noise analysis under these conditions cannot detect logic failures and cannot calculate noise propagation effects.

For detailed information on the library syntax, see the Synopsys Library Compiler documentation. The following subsections provide an overview of cell noise response characteristics and how to specify these characteristics in the library.

#### **Steady-State I-V Characteristics**

A steady-state driver of a net affects the size of crosstalk bumps on the net due to its loading effects on the net. PrimeTime SI needs the steady-state I-V characteristics of the driver output in order to accurately calculate the characteristics of crosstalk noise bumps.

For example, consider the crosstalk noise analysis in Figure 6-14. The driver of the victim net is steady at logic zero. When a rising transition occurs on the aggressor net, it causes an above-low noise bump on the victim net. The steady-state I-V characteristics of the driver affect the size of the size bump. The simplest model that can be used is a linear I-V curve, which is the same as a resistor, like the model shown in the diagram.



Figure 6-14 Linear I-V Model for a Cell With Steady-State Low Output

The I-V characteristics of a cell can be measured in the laboratory by placing the cell output into either the low or high state, and then measuring the current at different voltages at the output, as shown for the CMOS inverter in Figure 6-15. The circuit diagram includes the diodes at the output that exist because of the p-n isolation junctions of the pulldown and pullup transistors. These diodes affect the I-V characteristics at voltages below zero and above Vdd.

A typical CMOS output at logic zero has a steady-state operating point at (0.0, 0.0). In the small region surrounding this operating point, the output behaves like a resistor and the I-V plot looks like a straight line. However, at larger positive voltages, the I-V plot becomes nonlinear due to the NMOS transistor shutting off and because of forward-biasing of the PMOS junction diode. At voltages well below zero, the plot become nonlinear due to the forward-biasing of the NMOS junction diode.



Figure 6-15 I-V Characterization of a Steady-State Low Output

A similar I-V plot can be obtained by placing the CMOS output at logic one. Its steady-state operating point is at (Vdd, 0.0).

Figure 6-16 shows a typical plot of both the logic zero and logic one I-V curves on the same graph. For a process technology that is symmetrical between NMOS and PMOS transistor characteristics, the logic-one I-V curve is the same as the logic-zero curve rotated 180 degrees and shifted to the right by the amount Vdd.

The four shaded portions indicate the operating regions when noise bumps occur: below low, above low, below high, and above high. The library syntax allows the I-V characteristics to be specified as two resistors (one each for above low and below low), as a piecewise-linear model, or as a polynomial function.



Figure 6-16 Steady-State I-V Characteristics at a CMOS Output

For example, to approximate the I-V curve using two resistors, you could draw the two lines shown in Figure 6-17. Each resistance value is the inverse of the slope of the line (voltage divided by current). You can enter the four steady-state resistance values into the cell library description or specify them with the PrimeTime SI command

set\_steady\_state\_resistance.



Figure 6-17 Resistance Approximation of Steady-State I-V Characteristics

For even better accuracy, you can specify the I-V characteristics using a piecewise-linear model or a polynomial model. These more accurate models can be specified only in the library, not with PrimeTime SI commands.

In the absence of library-specified or command-specified I-V characteristics, PrimeTime SI uses an estimated linear resistance calculated from the output delay, output slew, and NMOS/PMOS transistor threshold voltages. The output delay and slew are specified in the library. PrimeTime SI assumes an NMOS and PMOS threshold voltage of 0.2 times the rail-to-rail voltage.

In case of conflict between different methods, PrimeTime SI uses steady-state I-V specifications in the following order:

- PrimeTime SI command-specified steady-state resistance (set\_steady\_state\_resistance command)
- Library-specified per-arc I-V polynomials or tables
- Library-specified per-pin steady-state resistance

 PrimeTime SI estimation from output delay, output slew, and NMOS/PMOS transistor threshold voltages

Table 6-2 lists and briefly describes the methods that can be used to specify cell output steady-state I-V characteristics in the Synopsys .lib technology library. For more information on library types and the Library Compiler syntax, see the Library Compiler documentation.

Table 6-2 Library Specification Methods for Output I-V Characteristics

| Specification method    | Library<br>type | How specified in library                                                                                                                                                                                                                                                                         |
|-------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Polynomials             | SPDM            | Two polynomials per timing arc for steady-state low and steady-state high. Polynomials describe current as a function of voltage.                                                                                                                                                                |
| Lookup tables           | NLDM            | Two lookup tables per timing arc for steady-state low and steady-state high. Tables describe current as a function of voltage.                                                                                                                                                                   |
| Steady-state resistance | NLDM or<br>SPDM | Four floating-point resistance values per timing arc for above low, below low, above high, and below high. Output is modeled as a resistor connected to ground for logic zero or connected to Vdd for logic one. Can also be specified per output with the set_steady_state_ resistance command. |

# **Noise Immunity**

Each cell input can tolerate a certain amount of noise without causing a failure at the cell output. This characteristic is called noise immunity. PrimeTime SI uses the library-specified or command-specified noise immunity at cell inputs to determine whether noise failures occur and the amount of noise slack at each cell input.

The recommended definition of "logic failure" is established by the points in the DC transfer curve at which the slope of the curve reaches 45 degrees. This definition is illustrated for the case of an inverter in Figure 6-18. However, the creator of the library might use some other failure criteria.



Figure 6-18 Noise Immunity Failure Definition

Noise immunity can be specified either in terms of allowable noise bump heights and widths at the cell inputs (specified as noise immunity curves, polynomials, or tables) or in terms of noise margins that consider only the bump heights at the cell inputs.

In case of conflict between different methods, PrimeTime SI uses noise immunity specifications in the following order:

- PrimeTime SI command-specified noise immunity curves (set\_noise\_immunity\_curve command)
- PrimeTime SI command-specified bump height noise margins (set\_noise\_margin command)
- Library-specified per-arc noise immunity polynomials or tables
- Library-specified per-pin noise immunity curves
- Library-specified DC noise margins (V<sub>OL</sub>, V<sub>OH</sub>, V<sub>IL</sub>, V<sub>IH</sub>)

Table 6-3 lists and briefly describes the methods that can be used to specify cell noise immunity characteristics in the Synopsys .lib technology library. For more information on library types and the Library Compiler syntax, see the Library Compiler documentation.

Table 6-3 Library Specification Methods for Noise Immunity

| Specification method                                      | Library<br>type | How specified in library                                                                                                                                                                                                                                                                                                           |
|-----------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hyperbolic noise immunity curves (per input)              | NLDM or<br>SPDM | Four hyperbolas per input specify the maximum noise bump height as a function of noise bump width: one hyperbola each for input noise bumps above low, below low, above high, and below high. Each hyperbola is specified with three floating-point coefficients. Can also be specified with the set_noise_immunity_curve command. |
| Noise immunity polynomials (per timing arc)               | SPDM            | Four polynomials per timing arc specify maximum noise height as a function of noise width and output load: one polynomial each for input noise bumps above low, below low, above high, and below high.                                                                                                                             |
| Noise immunity<br>lookup tables (per<br>timing arc)       | NLDM            | Four lookup tables per timing arc specify maximum noise height as a function of noise width and output load: one table each for input noise bumps above low, below low, above high, and below high.                                                                                                                                |
| Noise margins based<br>on bump height only<br>(per input) | NLDM or<br>SPDM | Four floating-point values specify the maximum and minimum allowable voltages for logic zero and logic one for each input pin. Can also be specified with the <pre>set_noise_margin</pre> command.                                                                                                                                 |

# **Noise Immunity Curves**

When you use a noise immunity curve, PrimeTime SI considers the width and height of noise bumps occurring at cell inputs. Because of the capacitance at the cell input, a very brief noise bump can be tolerated, even if it is relatively high.

The noise immunity of a cell input can be measured in the laboratory by applying noise bumps of varying heights and widths to the input, as shown for the CMOS inverter in Figure 6-19. Bumps at the input that are small in terms of width and height will not cause any change at the output. However, bumps that are wide and high will cause the output to have a bump or even change logic state entirely.



Figure 6-19 Noise Immunity Characterization of Input

If the cell has multiple outputs, there can be multiple timing arcs with different immunity characteristics for the same input. For each input, the values obtained from the worst-case input-to-output timing arc should be used in the library. Because noise immunity is sensitive to output load, characterization should be done with the worst-case (smallest) capacitive load.

Under the worst-case conditions, if you select several combinations of height and width at which logic failures just begin to appear and plot them on a graph, you will get a curve similar to the one shown in Figure 6-20. Given this information for each cell input and the size of the input noise bump, PrimeTime SI can determine whether a logic failure will occur at the cell output.

Figure 6-20 Input Bump Width Versus Height at Failure Thresholds



The library syntax allows a noise immunity curve to be specified as a hyperbolic curve, a piecewise-linear model, or a polynomial. For a hyperbolic curve, three coefficients fully specify the hyperbola:

$$y = c_1 + \frac{c_2}{(x - c_3)}$$

where y is the height and x is the width of the input voltage bump at the threshold of logic failure, c1 is a voltage offset equal to the DC noise immunity value, c2 is a size parameter for the hyperbolic curve, and c3 is a time-value offset. The three coefficients should be chosen to match the hyperbolic curve to the data points obtained by laboratory characterization.

For example, Figure 6-21 shows a plot of a noise immunity curve with c1 = 0.59, c2 = 0.0064, and c3 = 0.0. Combinations of bump height and width below the curve are in the region of noise immunity, while those above the curve are in the region of noise failure.



Figure 6-21 Hyperbolic Noise Immunity Curve

In Library Compiler syntax, the coefficients *c1*, *c2*, and *c3* are called height\_coefficient, area\_coefficient, and width\_coefficient.

Noise immunity characteristics can vary for different noise bump types, so there can be four different noise immunity curves associated with each input: below low, above low, below high, and above high. All coefficients are specified as positive numbers for all four types of noise bumps.

In the absence of library-specified noise immunity characteristics, or to override the library-specified characteristics, you can use the PrimeTime SI command <code>set\_noise\_immunity\_curve</code>, which lets you set the three hyperbolic coefficients for specified ports or cell input pins. The coefficients c1, c2, and c3 are set with the options <code>-height, -area, and -width</code>.

You can display noise immunity curves in the PrimeTime GUI. For details, see "Noise Immunity Curves" on page 3-16.

#### **Noise Immunity Polynomials and Tables**

In cases where the noise immunity characteristics vary significantly due to different output loads or different paths through the cell, the library can use polynomials or lookup tables instead of hyperbolic noise immunity curves. Using polynomials or lookup tables, the library specifies the maximum input bump height as a function of input bump width and output capacitive load. Each noise immunity specification applies to an individual input-to-output timing arc rather than all arcs through a given input.

Per-arc specification allows for state-dependent variation in noise immunity. For example, for an XOR gate with inputs A and B and output Z, the A-to-Z and B-to-Z arcs might have different noise immunity due to the different paths taken through the transistors in the cell.

#### **Bump Height Noise Margins**

Instead of using noise immunity specifications that consider input bump width, input bump height, and output load, you can use noise margins that consider only the input bump height. Using height-only noise margins is simpler, faster, and more conservative than the other methods. Figure 6-22 compares noise immunity curves and bump height noise margins.

Figure 6-22 Height-only Noise Margin Versus Noise Immunity Curve



For high, narrow noise bumps, using height-only noise margins is pessimistic because it treats some bumps as noise failures that would otherwise pass with the immunity curve model. However, for wide noise bumps, using noise margins gives the same results as using noise immunity curves.

There are four different noise margin values associated with each input: below low, above low, below high, and above high. These values are specified as positive numbers for all four types of noise bumps.

In the absence of library-specified noise immunity specifications, or to override the library-specified specifications, you can use the PrimeTime SI command <code>set\_noise\_margin</code>, which lets you set the height-only noise margins for specified ports or cell input pins.

In the absence of command-specified or library-specified noise immunity data, PrimeTime SI calculates the maximum allowable noise bump heights based on DC noise margins of the driver and receiver, as defined in the .lib technology library by the input/output logic-level parameters  $V_{IL}$ ,  $V_{IH}$ ,  $V_{OL}$ , and  $V_{OH}$ .

#### Noise Slack

In static timing analysis, "slack" is the amount of time by which a timing constraint is met. It is the difference between the required time and the arrival time of a signal transition. It is in library units of time, such as nanoseconds. Negative slack indicates a timing failure.

In static noise analysis, there is a choice of noise slack reporting methods, called the "area," "height," and "area\_percent" methods. The default method is "area." In that case, noise slack is determined by the amount of *voltage and time* by which a noise constraint is met.

The calculation of noise slack is illustrated in Figure 6-23. The figure shows three noise bumps: one below the threshold of noise failure, one just at the threshold of failure, and one above the threshold of failure. The width and height of each noise bump is plotted as a black dot on the noise immunity curve for the cell input.





The "area" type noise slack is the voltage margin (height of the curve above the data point) multiplied by the noise bump width, as indicated by the shaded rectangles in the figure. For a noise bump below the failure threshold, the slack is positive, or for a noise bump above the failure threshold, the slack is negative. The units for "area" noise slack are library units of voltage multiplied by library units of time, such as millivolt-nanoseconds.

Using the "height" method, the noise slack is defined as the voltage margin alone, in library voltage units.

Using the "area\_percent" method, the noise slack is defined as the area slack divided by the total "constraint area." The constraint area is the bump width multiplied by the allowed height, equal to the area of the rectangle bounded by the data point in the noise immunity curve, as shown in Figure 6-24.



Figure 6-24 Area Percent Slack Calculation

# **Propagated Noise Characteristics**

A noise bump at a cell input, if large enough in terms of height and width, will cause a noise bump at the cell output. This effect is called noise propagation.

The noise propagation for an input-to-output timing arc can be measured in the laboratory by applying noise bumps of varying heights and widths to the input and measuring the resulting noise bumps at the output, as shown for the CMOS inverter in Figure 6-25. The output noise bump characteristics depend on the width and height of the input bump and the capacitive load on the output, and to a lesser extent, the time-peak-ratio of the input bump.



Figure 6-25 Noise Propagation Characterization

After the noise propagation effects have been characterized, the information can be entered into the library. The library syntax supports two ways to specify propagation effects: polynomials and lookup tables.

With polynomials, the library specifies the height, width, and time-peak-ratio of the output bump as a function of the input bump height, input bump width, input bump time-peak-ratio, and output load. There are 12 such polynomials for each timing arc because there are three functions (height, width, and time-peak-ratio) for each of four output bump types: below low, above low, below high, and above high.

The time-peak-ratio is the time-to-peak value divided by the width of the noise bump. The time-peak-ratio can be floating-point value between 0.0 and 1.0. For a symmetrical noise bump, the time-peak-ratio is 0.5. Including time-peak-ratio characteristics makes a more accurate noise propagation model, but requires more work for characterization.

With lookup tables, the library specifies the height and width of the output bump as a function of the input bump height, input bump width, and output load. There are eight such lookup tables for each timing arc because there are two functions (height and width) for each of four output bump types: below low, above low, below high, and above high. The lookup tables do not include time-peak-ratio information, but PrimeTime SI still calculates the time-peak-ratio characteristics of propagated noise bumps based on the cell delay and slew information in the library.

Table 6-4 lists and briefly describes the methods that can be used to specify propagated noise characteristics in the Synopsys .lib technology library. For more information on library types and the Library Compiler syntax, see the Library Compiler documentation.

Table 6-4 Library Specification Methods for Propagated Noise

| Specification method | Library<br>type | How specified in library                                                                                                                                                                                                                                                                                                                                   |
|----------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Polynomials          | SPDM            | Four sets of three polynomials (12 polynomials) per timing arc that specify the output bump height, output bump width, and output peak-time-ratio as a function of input bump height, input bump width, input peak-time-ratio, and output load; one set of three polynomials each for output noise bumps above low, below low, above high, and below high. |
| Lookup tables        | NLDM            | Four pairs of lookup tables (8 tables) per timing arc that specify the output bump height and output bump width as a function of input bump height, input bump width, and output load; one pair of tables each for output noise bumps above low, below low, above high, and below high.                                                                    |



# Crosstalk Attributes

You can use the <code>get\_attribute</code> command to obtain data from the design, including crosstalk data. The attributes are listed and described in the following sections of this appendix:

- Net Attributes
- Lib Timing Arc Attributes
- Timing Arc Attributes
- Timing Point Attributes
- Pin Attributes
- Lib Pin Attributes
- Port Attributes

# **Crosstalk Attributes by Class**

The term "effective," when used to describe an aggressor net, means an object selected for analysis and not removed by filtering.

PrimeTime SI attributes are read-only unless otherwise specified.

Find the attribute descriptions by class in the following tables:

- net object type, Table A-1 on page A-3
- lib\_timing\_arc object class, Table A-2 on page A-6
- timing\_arc object class, Table A-3 on page A-7
- timing\_point object class, Table A-4 on page A-8
- pin object class, Table A-5 on page A-9
- lib\_pin object class, Table A-6 on page A-12
- port object class, Table A-7 on page A-12

### **Net Attributes**

Table A-1 Attributes of the net Object Type

| Attribute                                  | Туре    | Description                                                                                                                                                                                                                                                                                         |
|--------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| aggressors                                 | string  | This attribute shows the aggressor nets that impact the victim net.                                                                                                                                                                                                                                 |
| coupling_capacitors                        | string  | This attribute lists the cross-coupling capacitance values in pF. With this attribute the nets are explicitly identified. For example, {u1a/A (n1) u2b/Z (n2) 0.40 not_filtered} {n1:3 (n1) n2:5 (n2) 0.03 filtered_by_accum_noise_peak} {in_port (n1) n3:7 (n3) 0.01 filtered_by_accum_noise_peak} |
| effective_aggressors                       | string  | This attribute lists the effective aggressors for the net. Effective aggressors are aggressors that are analyzed. For example,  get_attribute -class net n5 \     effective_aggressors  n7  (For more information, see the si_xtalk_bumps attribute.)                                               |
| effective_coupling_<br>capacitors          | string  | This attribute lists the effective cross-coupling capacitance values in pF. Only the capacitors that are not excluded are shown.                                                                                                                                                                    |
| number_of_aggressors                       | integer | This attribute shows the number of aggressor nets to a victim net. For example,  get_attribute -class net n5 \  number_of_aggressors  1  Note that any coupled net is an aggressor net.                                                                                                             |
| number_of_coupling_<br>capacitors          | integer | This attribute shows the number of coupling capacitors.                                                                                                                                                                                                                                             |
| <pre>number_of_effective_ aggressors</pre> | integer | This attribute shows the number of effective aggressor nets to a victim net. Only the effective aggressors are used for analysis. For example, get_attribute -class net n5 \ number_of_effective_aggressors 1                                                                                       |

Table A-1 Attributes of the net Object Type (Continued)

| Attribute                                                                                                                               | Туре    | Description                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| number_of_effective_<br>coupling_capacitors                                                                                             | integer | This attribute lists the number of effective coupling capacitors on a net. Only the effective coupling capacitors are used for the analysis.                                                                                                                                                                                                                |
| si_is_selected                                                                                                                          | boolean | This attribute exists on each coupled net. It indicates whether the net was reselected at least once (true) or was never reselected (false) for crosstalk analysis in the most recent timing update. Reselection can occur only in the second and subsequent iterations of crosstalk analysis.                                                              |
| si_xtalk_bumps                                                                                                                          | string  | This attribute lists each aggressor net and the voltage bumps that rising and falling aggressor transitions induce on the victim net (worst of rising min or max bumps and worst of falling min or max bumps, each expressed as a decimal fraction of the rail-to-rail voltage), or gives the reason that an aggressor net has no effect on the victim net. |
| si_xtalk_bumps_max_fall<br>si_xtalk_bumps_max_rise<br>si_xtalk_bumps_min_fall<br>si_xtalk_bumps_min_rise                                | string  | Each of these attributes lists each aggressor net and the voltage it induces on the victim net (expressed as a decimal fraction of the rail-to-rail voltage) for a given delay change type and transition type: maximum fall, maximum rise, minimum fall, or minimum rise.                                                                                  |
| si_xtalk_composite_aggr_ min_rise si_xtalk_composite_aggr_ min_fall si_xtalk_composite_aggr_ max_rise si_xtalk_composite_aggr_ max_fall | string  | Each of these attributes list a collection of aggressors in a potential composite aggressor group for a given delay change type and transition type: maximum fall, maximum rise, minimum fall, or minimum rise.                                                                                                                                             |
| si_xtalk_used_ccs_min_rise<br>si_xtalk_used_ccs_min_fall<br>si_xtalk_used_ccs_max_rise<br>si_xtalk_used_ccs_max_fall                    | boolean | Each attribute set to true means that the net was analyzed for crosstalk delay using CCS timing models for that type of timing constraint and transition.                                                                                                                                                                                                   |
| total_coupling_<br>capacitance                                                                                                          | float   | This attribute lists the total cross-coupling capacitance a victim net has in pF.                                                                                                                                                                                                                                                                           |

Table A-1 Attributes of the net Object Type (Continued)

| Attribute                                | Туре    | Description                                                                                                                            |
|------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------|
| total_effective_<br>coupling_capacitance | float   | This attribute lists the total effective cross capacitance a victim net has in pF. Only effective values are used during the analysis. |
| user_global_coupling_<br>separated       | boolean | If true, this net has been globally separated with the set_coupling_separation command.                                                |
| user_pairwise_coupling_<br>separated     | string  | The collection of nets which have been pairwise-<br>separated with the set_coupling_separation<br>command.                             |

# **Lib Timing Arc Attributes**

Table A-2 Attributes of the lib\_timing\_arc Object Type Class

| Attribute                                                                                                                      | Туре    | Description                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| has_ccs_noise_above_low has_ccs_noise_below_high has_ccs_noise_below_low has_ccs_noise_above_high                              | boolean | These attributes indicate whether CCS<br>Noise information is present in the timing arc<br>object in a library.                                                  |
| si_has_immunity_above_low<br>si_has_immunity_below_high<br>si_has_immunity_below_low<br>si_has_immunity_above_high             | boolean | These attributes indicate whether noise immunity information is present in the timing arc object in a library.                                                   |
| si_has_iv_above_low si_has_iv_below_high si_has_iv_below_low si_has_iv_above_high                                              | boolean | These attributes indicate whether the library timing arc contains output steady-state information in the form of I/V relationships (polynomials or tables).      |
| si_has_propagation_above_low<br>si_has_propagation_below_high<br>si_has_propagation_below_low<br>si_has_propagation_above_high | boolean | These attributes indicate whether the library timing arc contains information on how bumps present at the arc input are propagated across the arc to the output. |
| si_has_resistance_above_low<br>si_has_resistance_below_high<br>si_has_resistance_below_low<br>si_has_resistance_above_high     | boolean | These attributes indicate whether the library timing arc contains output steady-state information in the form of simple steady drive resistance.                 |

# **Timing Arc Attributes**

Table A-3 Attributes of the timing\_arc Object Type Class

| Attribute                                                                                                          | Туре    | Description                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| annotated_delay_delta_<br>max_fall                                                                                 | float   | Specifies a delay that is added to the maximum falling delay of a timing arc. The additional delay is set by either the set_annotated_delay -delta_only command or by PrimeTime SI during the crosstalk analysis. |
| annotated_delay_delta_<br>max_rise                                                                                 | float   | Specifies a delay that is added to the maximum rising delay of a timing arc. The additional delay is set by either the set_annotated_delay -delta_only command or by PrimeTime SI during the crosstalk analysis.  |
| annotated_delay_delta_<br>min_fall                                                                                 | float   | Specifies a delay that is added to the minimum falling delay of a timing arc. The additional delay is set by either the set_annotated_delay -delta_only command or by PrimeTime SI during the crosstalk analysis. |
| annotated_delay_delta_<br>min_rise                                                                                 | float   | Specifies a delay that is added to the minimum rising delay of a timing arc. The additional delay is set by either the set_annotated_delay -delta_only command or by PrimeTime SI during the crosstalk analysis.  |
| has_noise_immunity_ above_low has_noise_immunity_ below_high                                                       | boolean | This attribute indicates whether the library timing arc has a noise immunity curve for above-low or below-high noise bumps.                                                                                       |
| si_has_immunity_above_low<br>si_has_immunity_below_high<br>si_has_immunity_below_low<br>si_has_immunity_above_high | boolean | This attribute indicates whether the noise immunity information is present in the timing arc object in a library.                                                                                                 |

# **Timing Point Attributes**

Table A-4 Attributes of the timing\_point Object Type Class

| Attribute                      | Туре  | Description                                                                                                                                                                                                                                                                                                                         |
|--------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| annotated_delay_delta          | float | When using PrimeTime SI, calculates the effect of crosstalk.                                                                                                                                                                                                                                                                        |
| annotated_delta_<br>transition | float | When using PrimeTime SI, calculates the effect of crosstalk                                                                                                                                                                                                                                                                         |
| si_xtalk_bumps                 | float | Lists each aggressor net and the voltage<br>bumps that rising and falling aggressor<br>transitions induce on the victim net (worst of<br>rising and falling min or max bumps, each<br>expressed as a decimal fraction of the rail-to-<br>rail voltage), or gives a reason why the<br>aggressor net has no effect on the victim net. |

# **Pin Attributes**

Table A-5 Attributes of the pin Object Type Class

| Attribute                                                                                                                                                                      | Туре            | Description                                                                                                                                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| annotated_fall_transition_<br>delta_max                                                                                                                                        | float           | This attribute shows the additional transition time added to the maximum falling transition time on a pin. The additional transition time is set by either the set_annotated_transition -delta_only command or by PrimeTime SI during the crosstalk analysis.                         |
| annotated_fall_transition_<br>delta_min                                                                                                                                        | float           | This attribute shows the additional transition time added to the minimum falling transition time on a pin. The additional transition time is set by either the set_annotated_transition -delta_only command or by PrimeTime SI during the crosstalk analysis.                         |
| annotated_rise_transition_<br>delta_max                                                                                                                                        | float           | This attribute shows the additional transition time added to the maximum rising transition time on a pin. The additional transition time is set by either the set_annotated_transition -delta_only command or by PrimeTime SI during the crosstalk analysis.                          |
| annotated_rise_transition_<br>delta_min                                                                                                                                        | float           | This attribute shows the additional transition time added to the minimum rising transition time on a pin. The additional transition time is set by either the set_annotated_transition -delta_only command or by PrimeTime SI during the crosstalk analysis.                          |
| si_noise_active_aggressors_<br>above_high<br>si_noise_active_aggressors_<br>below_high<br>si_noise_active_aggressors_<br>above_low<br>si_noise_active_aggressors_<br>below_low | collec-<br>tion | This attribute returns a collection of active aggressor nets for the input pin, considering crosstalk noise bumps in the above-high, below-high, above-low, or below-low region. An active aggressor is an aggressor that contributes to the worst-case noise bump on the victim net. |

Table A-5 Attributes of the pin Object Type Class (Continued)

| Attribute                                                                                                                                 | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| si_noise_bumps_above_high<br>si_noise_bumps_below_high<br>si_noise_bumps_above_low<br>si_noise_bumps_below_low                            | string | This attribute returns a string that lists the aggressor nets for the input pin and their corresponding coupled bump heights and widths, considering noise bumps in the above-high, below-high, above-low, or below-low region. The format of the string is:  {{aggr1_name height width} {aggr2_name height width}}  Height is in volts and width is in library time units. |
| si_noise_height_factor_ above_high si_noise_height_factor_ above_low si_noise_height_factor_ below_high si_noise_height_factor_ below_low | float  | This attribute returns the noise height derating factor for the specified pins, in the above-high, below-high, above-low, or below-low region.                                                                                                                                                                                                                              |
| si_noise_height_offset_ above_high si_noise_height_offset_ above_low si_noise_height_offset_ below_high si_noise_height_offset_ below_low | float  | This attribute returns the noise height offset derating factor for the specified pins, in the above-high, below-high, above-low, or below-low region.                                                                                                                                                                                                                       |
| si_noise_prop_bumps_ above_high si_noise_prop_bumps_ below_high si_noise_prop_bumps_ above_low si_noise_prop_bumps_ below_low             | string | This attribute returns a string that shows the bump height and width at the input pin caused by noise propagation, in the abovehigh, below-high, above-low, or below-low region. The format of the string is: {height width} Height is in volts and width is in library time units.                                                                                         |
| si_noise_slack_above_high<br>si_noise_slack_below_high<br>si_noise_slack_above_low<br>si_noise_slack_below_low                            | float  | This attribute returns the amount of noise slack for the pin in the above-high, belowhigh, above-low, or below-low region.                                                                                                                                                                                                                                                  |

Table A-5 Attributes of the pin Object Type Class (Continued)

| Attribute                                                                                                                             | Туре    | Description                                                                                                                                                                                                                                                                                              |
|---------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| si_noise_total_bump_ above_high si_noise_total_bump_ below_high si_noise_total_bump_ above_low si_noise_total_bump_ below_low         | string  | This attribute returns a string that shows the total bump height and width at the input pin caused by crosstalk and noise propagation, in the above-high, below-high, above-low, or below-low region. The format of the string is: {height width} Height is in volts and width is in library time units. |
| si_noise_width_factor_above_ high si_noise_width_factor_above_ low si_noise_width_factor_below_ high si_noise_width_factor_below_ low | float   | This attribute returns the noise width derating factor for the specified pins, in the abovehigh, below-high, above-low, or below-low region.                                                                                                                                                             |
| si_has_immunity_above_low<br>si_has_immunity_below_high<br>si_has_immunity_below_low<br>si_has_immunity_above_high                    | boolean | This attribute indicates whether noise immunity information is present for a pin.                                                                                                                                                                                                                        |

### **Lib Pin Attributes**

Table A-6 Attributes of the lib\_pin Object Type Class

| Attribute                                                                                                          | Туре    | Description                                                                                         |
|--------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------|
| driver_waveform_rise<br>driver_waveform_fall                                                                       | string  | This attribute indicates the type of driver waveform for the library pin, either ramp or standard.  |
| has_ccs_noise_above_low has_ccs_noise_below_high has_ccs_noise_below_low has_ccs_noise_above_high                  | boolean | This attribute indicates whether CCS noise information is present for a pin in a library.           |
| si_has_immunity_above_low<br>si_has_immunity_below_high<br>si_has_immunity_below_low<br>si_has_immunity_above_high | boolean | This attribute indicates whether NLDM noise immunity information is present for a pin in a library. |

#### **Port Attributes**

Table A-7 Attributes of the port Object Type Class

| Attribute                               | Туре  | Description                                                                                                                                                                                                                                                    |
|-----------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| annotated_fall_transition_<br>delta_max | float | This attribute shows the additional transition time added to the maximum falling transition time on a port. The additional transition time is set by either the set_annotated_transition -delta_only command or by PrimeTime SI during the crosstalk analysis. |
| annotated_fall_transition_<br>delta_min | float | This attribute shows the additional transition time added to the minimum falling transition time on a port. The additional transition time is set by either the set_annotated_transition -delta_only command or by PrimeTime SI during the crosstalk analysis. |
| annotated_rise_transition_<br>delta_max | float | This attribute shows the additional transition time added to the maximum rising transition time on a port. The additional transition time is set by either the set_annotated_transition -delta_only command or by PrimeTime SI during the crosstalk analysis.  |

Table A-7 Attributes of the port Object Type Class (Continued)

| Attribute                                                                                                                                                                      | Туре            | Description                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| annotated_rise_transition_<br>delta_min                                                                                                                                        | float           | This attribute shows the additional transition time added to the minimum rising transition time on a port. The additional transition time is set by either the set_annotated_transition -delta_only command or by PrimeTime SI during the crosstalk analysis.                                                                                                                |
| si_noise_active_aggressors_<br>above_high<br>si_noise_active_aggressors_<br>below_high<br>si_noise_active_aggressors_<br>above_low<br>si_noise_active_aggressors_<br>below_low | collec<br>-tion | This attribute returns a collection of active aggressor nets for the input port, considering crosstalk noise bumps in the above-high, below-high, above-low, or below-low region. An active aggressor is an aggressor that contributes to the worst-case noise bump on the victim net.                                                                                       |
| si_noise_bumps_above_high<br>si_noise_bumps_below_high<br>si_noise_bumps_above_low<br>si_noise_bumps_below_low                                                                 | string          | This attribute returns a string that lists the aggressor nets for the input port and their corresponding coupled bump heights and widths, considering noise bumps in the abovehigh, below-high, above-low, or below-low region. The format of the string is:  {{aggr1_name height width}} {aggr2_name height width}}  Height is in volts and width is in library time units. |
| si_noise_height_factor_ above_high si_noise_height_factor_ above_low si_noise_height_factor_ below_high si_noise_height_factor_ below_low                                      | float           | This attribute returns the noise height derating factor for the specified ports, in the above-high, below-high, above-low, or below-low region.                                                                                                                                                                                                                              |
| <pre>si_noise_height_offset_   above_high si_noise_height_offset_   above_low si_noise_height_offset_   below_high si_noise_height_offset_   below_low</pre>                   | float           | This attribute returns the noise height offset derating factor for the specified ports, in the above-high, below-high, above-low, or below-low region.                                                                                                                                                                                                                       |

Table A-7 Attributes of the port Object Type Class (Continued)

| Attribute                                                                                                                             | Туре   | Description                                                                                                                                                                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| si_noise_prop_bumps_ above_high si_noise_prop_bumps_ below_high si_noise_prop_bumps_ above_low si_noise_prop_bumps_ below_low         | string | This attribute returns a string that shows the bump height and width at the input port caused by noise propagation, in the above-high, belowhigh, above-low, or below-low region. The format of the string is:  {height width}  Height is in volts and width is in library time units.                    |
| si_noise_slack_above_high<br>si_noise_slack_below_high<br>si_noise_slack_above_low<br>si_noise_slack_below_low                        | float  | This attribute returns the amount of noise slack for the port in the above-high, below-high, above-low, or below-low region.                                                                                                                                                                              |
| si_noise_total_bump_ above_high si_noise_total_bump_ below_high si_noise_total_bump_ above_low si_noise_total_bump_ below_low         | string | This attribute returns a string that shows the total bump height and width at the input port caused by crosstalk and noise propagation, in the above-high, below-high, above-low, or below-low region. The format of the string is: {height width} Height is in volts and width is in library time units. |
| si_noise_width_factor_above_ high si_noise_width_factor_above_ low si_noise_width_factor_below_ high si_noise_width_factor_below_ low | float  | This attribute returns the noise width derating factor for the specified ports, in the above-high, below-high, above-low, or below-low region.                                                                                                                                                            |

# В

# **SPICE Analysis**

PrimeTime SI lets you generate a SPICE deck from the design database so that you can verify the crosstalk analysis results with a SPICE simulator. Generating and using the SPICE deck are described in the following sections:

- SPICE Deck Usage
- Requirements
- Generating the SPICE Deck
- Generated SPICE Deck Example

#### **SPICE Deck Usage**

PrimeTime SI has the ability to generate a SPICE deck template from the design database for a particular path of interest, including the capacitive cross-coupling structure. The purpose of this capability is to help you simulate the path of interest and examine a particular circuit topology using a SPICE simulator.

The command to generate a SPICE deck is <code>write\_spice\_deck</code>. Using the command requires a PrimeTime SI license. The command generates a SPICE netlist that includes the cells of a specified path or arc, together with the resistors, ground capacitors, and coupling capacitors to aggressor nets related to the nets in the path or arc. It also generates the stimuli to sensitize the victim path and aggressors according to the options specified in the <code>write\_spice\_deck</code> command.

The SPICE deck generator is useful for creating a structural representation of the victim path and its aggressor nets. However, you cannot expect to use a single SPICE deck simulation run and do a direct, one-to-one comparison with the PrimeTime SI results. There are several reasons for this:

- The path that you select might be so long, with so many cross-coupling capacitors, that even a single SPICE simulation run might take too long to be practical.
- PrimeTime SI does the calculation using multiple iterations, taking into consideration the
  whole environment of the victim path, using multiple switching cycles. The SPICE deck
  generator can only generate a single victim path (with its aggressor nets) and can only
  consider one switching cycle of the path.
- Other factors such as the slew propagation scheme and accuracy of the library can affect comparison between the PrimeTime SI analysis and SPICE simulation results.

# Requirements

The following requirements apply to generating and using the SPICE deck from PrimeTime SI:

- The SPICE subcircuit definitions must be available for all gates used in the SPICE deck.
   You can use the include statement.
- The SPICE models for all transistors and other devices used in the gates must be available.
- You must define all power and ground nets in the SPICE deck output. All the generated ground capacitors are connected to net 0. All generated piecewise linear (PWL) delay models are relative to net 0. The header in the generated SPICE deck contains comment lines that demonstrate how to define Vdd as power and Vss as ground.

Check all SPICE comment lines in the SPICE deck output for notes, warnings, and error
messages. Some typical errors are: missing subcircuit file, missing definition in the
subcircuit file, incompatible pin order, or unconstrained path that prevents PrimeTime SI
from determining the arrival window.

• PrimeTime SI produces all the required stimuli for the file. However, it might not be able to do so in certain cases, such as for a RAM lacking a definition of the appropriate data.

#### **Generating the SPICE Deck**

To generate a SPICE deck for a path in the design, use the write\_spice\_deck command. In the command, you specify the output file name and the paths (a collection of paths or arcs) in the design for which you are generating the SPICE deck.

This is the write spice deck command syntax:

```
write_spice_deck
  [-align_aggressors]
  [-analysis_type type]
  [-header header_file_name]
  [-initial_delay delay]
  [-logic_one_name v1name]
  [-logic_one_voltage v1]
  [-logic_zero_name v0name]
  [-logic_zero_voltage v0]
  [-minimum_transition_time trans]
  [-output file_name]
  [-sub_circuit_file spice_subckt]
  [-sweep_size num]
  [-sweep_step num]
  [-time_precision precision]
  [-transient_size tran_size]
  [-transient_step tran_step]
  [-use_probe]
  [-user_measures user_measure_list]
  [-sample_size number_of_samples]
  paths_arcs_list
```

The command must specify the paths or arcs for which to generate the SPICE deck. The paths are specified in collection form and obtained by the <code>get\_timing\_paths</code> or <code>get\_timing\_arcs</code> command. Use <code>get\_timing\_paths</code> to get a collection of one or more full paths. Each path starts from an input port or clock pin and ends at an output port or data pin. Use <code>get\_timing\_arcs</code> to get a collection of one or more timing arcs (such as one stage of a timing path). Each arc starts at one pin and ends on another.

The write\_spice\_deck command options specify the subcircuit file used, the scope of clock circuit generation, and other details. For a timing arc, the -analysis\_type option specifies the type of noise analysis for which to generate the circuit stimulus waveforms.

The -output option specifies the file name for the SPICE deck written for the first timing path, and the base name used for generating other output file names.

The -user\_measures option lets you specify the .measure statements generated in the SPICE deck, for example, to measure the delay, slew, noise peak values for specified arcs, ports, or pins.

For detailed information about the many options of the write\_spice\_deck command, refer to its man page.

#### Writing a SPICE Deck for a Path

To write a SPICE deck for a full path, use the <code>get\_timing\_paths</code> command to create a collection containing the path of interest. You can use the generated SPICE deck to analyze crosstalk delay effects (but not static noise effects) for the path. Here is an example:

The <code>get\_timing\_paths</code> command specifies the path for which to generate a SPICE deck. You can specify particular paths or transitions by using options such as <code>-from</code>, <code>-to</code>, or <code>-delay\_type</code> in the <code>get\_timing\_paths</code> command. When used without options, it gets the single path with the worst timing slack, so that the <code>write\_spice\_deck</code> command generates the circuit and stimulus associated with that path and timing conditions.

To generate the circuit stimulus waveforms for a particular set of victim and aggressor transitions, use the <code>-delay\_type</code> option of the <code>get\_timing\_paths</code> command. The option, when set to <code>max\_rise</code>, <code>max\_fall</code>, <code>min\_rise</code>, or <code>min\_fall</code>, specifies the type of delay (maximum or minimum) and the type of transition considered at the path endpoint (rising or falling). For crosstalk occurring at the path endpoint, this option setting specifies the crosstalk conditions illustrated in Figure B-1. For each victim net along the path, the <code>write\_spice\_deck</code> command sensitizes the aggressor nets appropriately in order to test the specified maximum or minimum delay transition.





The generated SPICE deck includes all cross-coupled aggressor nets and capacitors along the full path. A long or complex path with a lot of coupling capacitors can result in a very large data file, too large to be practical for SPICE simulation. In that case, try using <code>get\_timing\_arcs</code> to select just a portion of the path that has the victim net and the immediate surrounding circuitry.

#### Writing a SPICE Deck for an Arc

To write a SPICE deck for an arc from one point in the design to another, use the <code>get\_timing\_arcs</code> command. You can use the generated SPICE deck to analyze crosstalk delay effects or static noise effects for the arc.

Here is an example:

```
-sub_circuit_file ./SPICE/subckt.spi \
[get_timing_arc -to buf5/A]
```

The <code>get\_timing\_arcs</code> command specifies the arc for which to generate the SPICE deck. Use a combination of the options <code>-from</code>, <code>-to</code>, and <code>-of\_objects</code> in the <code>get\_timing\_arcs</code> command to specify the portion of the design to be analyzed.

The <code>-analysis\_type</code> option of the <code>write\_spice\_deck</code> command specifies the type of noise analysis for which to generate the SPICE circuit stimulus. For crosstalk delay analysis, use <code>max\_rise</code>, <code>max\_fall</code>, <code>min\_rise</code>, or <code>min\_fall</code>, as indicated in Figure B-2. For static noise analysis, use <code>above\_high</code>, <code>below\_high</code>, <code>above\_low</code>, or <code>below\_low</code>, as indicated in Figure B-3.

Figure B-2 How to Specify Crosstalk Delay Transitions for Arcs





Figure B-3 How to Specify Crosstalk Noise Transitions for Arcs

By default, write\_spice\_deck places an aggressor transition in the middle of the arrival timing window, not necessarily at the time with worst-case crosstalk effects. In order to get agreement between PrimeTime SI and SPICE, it is necessary to "sweep" the transition time using a sequence of SPICE simulations, to find the worst-case transition time.

To reduce the simulation effort, use the <code>-align\_aggressors</code> option of <code>write\_spice\_deck</code>. This places the aggressor transitions where they produce the worst-case crosstalk effects for the conditions specified by the <code>-analysis\_type</code> option. The specified condition can be <code>max\_rise</code>, <code>max\_fall</code>, <code>min\_rise</code>, or <code>min\_fall</code> for crosstalk delay analysis or <code>above\_high</code>, <code>below\_high</code>, <code>above\_low</code>, or <code>below\_low</code> for crosstalk noise analysis. The aggressor alignment feature is available for timing stages obtained by the <code>get\_timing\_arcs</code> command, but not for timing paths obtained by the <code>get\_timing\_paths</code> command.

Aggressor alignment is done only for a net timing arc (an arc from the output pin of a cell, through a net, to the input pin of another cell), not for a cell timing arc (an arc from an input pin to an output pin of a cell), even though the coupled RC network of the driven net is written.

When write\_spice\_deck uses aggressor alignment for a net arc, it chooses the same driving cell arc that was used during update\_timing in PrimeTime. Aggressor alignment does not work for an aggressor that is directly driven with the set\_driving\_ cell command.

# **User-Defined Sensitization in write\_spice\_deck**

You can sensitize a cell in the SPICE deck with its specific sensitization sequence by accepting user sensitization data. This helps to correctly sensitize complex sequential cells such as a JK, toggle, or enable flip-flop when you write a SPICE deck. You can use this feature to sensitize a specific arc of a combinational cell or a complex sequential cell.

You can apply complete sensitization only to the following cell types:

- The launching sequential cell of a timing path
- · The driver cell of a timing arc
- The aggressor driver cells that are not a part of the victim circuitry

The following sections provide command details, syntax, and examples for setting, reporting, and removing user-defined sensitization.

# **Setting User Sensitization**

Using the set\_user\_sensitization command, you can sensitize the cells used by the write\_spice\_deck command to create the SPICE deck. The set\_user\_sensitization command has the following syntax:

```
set_user_sensitization
  -analysis_type [ rise | fall | high | low ]
  [-initial_condition {node_name voltage}]
  [-tie_high logic_one_input_pin_list]
  [-tie_low logic_zero_input_pin_list]
  [-use_pwl_for_clock]
  [-event_step separation_time]
  -event_pins input_pin__name_list
  -event_states list_of_r_f_1_and_0s
  arc_list
```

The set\_user\_sensitization command accepts either a library timing arc or a timing arc collection to sensitize an arc of a given cell type. When you set the sensitization, it overrides the logic values set by the command <code>get\_timing\_path -justify</code> to constrain cells on the timing path.

The -initial\_condition option causes write\_spice\_deck to write the initial transient condition for the cell instances of the specified library timing arc. For example, top/block1/ff1 is a flip-flop in the design and its corresponding timing arc is sensitized with the option - initial\_condition {.n1 0.5}. The write\_spice\_deck command will print the following .IC statement in the SPICE deck for a path that uses top/block1/ff1 as the launching cell.

```
.IC V(top/block1/ff1.n1) = 0.5
```

If you sensitize a timing arc, you need to specify the state of all input pins using the <code>-event\_states</code>, <code>-tie\_high</code>, or <code>-tie\_low</code> option. The timing arc or library timing arc in the arc collection must be compatible with the condition of the pins in other options of this command. For example, the final states of all input pins must satisfy the "when" condition of the arc. Typically the library doesn't have enough information on arcs for the <code>set user sensitization</code> command to eliminate most user errors.

You must specify at least one transition using <code>-event\_states</code> for the analysis type set to rise or fall. In addition to attaching the voltage sources to all the input pins, you have the option of specifying the initial transient voltage conditions on some internal nodes and the output pins of the sensitized cell to initialize it to the correct state.

In the following example, <code>set\_user\_sensitization</code> sets the sensitization sequence for an enable pin of a buffer that can be placed in the high-impedance state. The low state of the EN pin places the buffer in the high-impedance state. At time 0, the cells open and pin A is in low state. Therefore, the output pin Y should be near 0 after the cell is placed in the high-impedance state. After pin A changes to high and the pin EN rises, pin Y should make a rising transition.

Based on this, write\_spice\_deck prints the following:

```
VA A 0 pwl 0 0. 6e-10 0.0 7e-10 1.65
VEN EN 0 pwl 0 1.65 5e-10 0.0 8e-10 0.0 9e-10 1.65
```

This example produces the following waveform:

Figure B-4 Sensitization Waveforms



## **Reporting User Sensitization**

The report\_user\_sensitization command reports the sensitization sequence for

- A library timing arc collection
- · An instance timing arc collection
- All the library timing arcs that have a user sensitization sequence annotated on them in a library
- All the instance timing arcs that have a user sensitization sequence annotated on them in a design

The report\_user\_sensitization command has the following syntax:

```
report_user_sensitization
  [-analysis_type [ rise | fall | high | low ]]
  [-arc arcs_list]
  [-library library_name]
  [-design design_name]
```

The following example reports user sensitization for the rising timing arc.

3 1 r

# **Removing User Sensitization**

Use the <code>remove\_user\_sensitization</code> command to remove sensitizations set using <code>set\_user\_sensitization</code> for a library, design, instance arc collection, or a library arc collection. The syntax for the command is

```
remove_user_sensitization
  [-analysis_type [ rise | fall | high | low ]]
  [-arc arcs_list]
  [-library library_name]
  [-design design_name]
```

Use the <code>-analysis\_type</code> option to specify the final state of the timing or library arc's output pin. To remove a list timing or library arcs with their annotated sensitization, use the <code>-arc</code> option to this command. (The <code>get\_timing\_arcs</code> or <code>get\_lib\_timing\_arcs</code> command generates a list of arguments.)

The following example removes user sensitization information on the rise state for arc arcs 1.

#### Limitations

The following limitations apply to this release of set\_user\_sensitization:

- Noise analysis is not supported.
- The combination of set\_driving\_cell and set\_user\_sensitization is partially supported. The -multiply\_by, -no\_design\_rule, and -dont\_scale options are ignored by set user sensitization.
- Event synchronization is only performed for the launching cell of the victim path and its aggressors as long as the aggressors are not part of the victim path.

# Library Sensitization in write\_spice\_deck

The write\_spice\_deck command can use of the stimulus information available in the library for sensitizing the logic cells of a timing path or a stage, thereby sensitizing the timing arc with the same stimulus used when the arc was characterized. This results in more accurate PrimeTime-to-SPICE correlation for both coupled and uncoupled analysis.

The write\_spice\_deck command first uses any sensitization specified explicitly in PrimeTime SI with the set\_user\_sensitization command, as described in the foregoing section. If there is no user-specified sensitization, it uses the sensitization information contained in the library. In the absence of both user-specified and library-specified sensitization, it applies default sensitization based on the "when" conditions of the timing arc and the logic functions for the combinational logic or the binary state table for sequential logic.

For information about the cell sensitization syntax in Liberty format, see the section called "Sensitization Support" in the "Timing Arcs" chapter of the *Library Compiler Modeling Timing, Signal Integrity, and Power in Technology Libraries User Guide.* 

The following example demonstrates how write\_spice\_deck uses library-defined sensitization information. In this example, the information is specified in the library as follows:

```
sensitization (2in_1out){
pin names (IN1, IN2, OUT);
vector (0, "0 0 0");
vector (1, "0 0 1");
vector (2, "0 1 0");
vector (3, "0 1 1");
vector (4, "1 0 0");
vector (5, "1 0 1");
vector (6, "1 1 0");
vector (7, "1 1 1");
 cell(my_cell) {
     sensitization master : 2in 1out;
     pin_name_map (A, B, Z);
      . . .
  pin(Z) {
     . . .
     timing() {
         related pin : A;
         wave_rise (0, 4, 2, 6, 3);
          wave fall (1, 5, 3, 6);
          wave rise sampling index : 4;
          wave_fall_sampling_index : 2;
     }
   }
 }
```

The sensitization template 2in\_1out defines eight vectors. Each vector defines a logic value for the cell pins in the order corresponding to the pin names list.

The cell (my\_cell) statement instantiates the sensitization template 2in\_lout and maps its pins A, B, and Z to IN1, IN2, and OUT, respectively.

For the timing arc from A to Z, the attribute <code>wave\_rise</code> defines waveforms at pins A and B that result in a rising edge at pin Z, using a sequential list of vectors previously defined in the <code>2in\_lout</code> template. The <code>wave\_rise\_sampling\_index</code> attribute defines the transition number corresponding to <code>wave\_rise</code> on which the delay and slew values are to be measured for the timing arc. In this example, it is set to the fourth transition. The sensitization for a falling transition at the output is similarly defined by the <code>wave\_fall</code> and <code>wave\_fall</code> sampling <code>index</code> attributes.

Figure B-5 shows the interpretation of the wave\_rise attribute in PrimeTime SI. The vector sequence (0, 4, 2, 6, 3) represents the waveforms applied to pins A and B in order to generate a rising edge at pin Z. The delay and slew measurements of the A-to-Z timing arc occur on the fourth sequence transition (in this case, the transition between vector ID number 6 and vector ID number 3).

Figure B-5 Usage of wave\_rise in Library Sensitization Definition



PrimeTime SI assigns a time interval between transitions to a fixed interval such that the associated logic cell has sufficient time to settle down and initialize itself to a proper state. A different time interval can be specified with the wave\_rise\_timing\_interval attribute. For example, to set the time interval to 0.5 library time units:

```
wave_rise_timing_interval : 0.5;
```

Due to the adaptive time-stepping used by SPICE simulators, providing more simulation time than necessary for the logic to stabilize will not increase simulation runtime.

# **Library Driver Waveform**

When write\_spice\_deck sensitizes the input of a cell, it should use the same waveform that was used for characterization of the timing data. PrimeTime SI gets the predriver modeling information from the library, if available.

If the library does not contain the predriver information, the standard Synopsys predriver is used by default. To specify the predriver type explicitly in PrimeTime SI, use the following command:

```
set_library_driver_waveform
[-type ramp | standard ]
[library_objects]
```

The -type setting specifies the predriver type, either a simple ramp or the standard Synopsys predriver. If you specify one or more library objects (a collection of libraries or library cells) in the command, it applies only to those objects. Otherwise, the command applies to the whole design.

The library driver setting affects not only write\_spice\_deck, but also the predriver used for advanced delay calculation using CCS models. For more information, see "Advanced Delay Calculation Using CCS Models" on page 2-29.

# **Generated SPICE Deck Example**

Here is an example of a write\_spice\_deck command:

This example produces a SPICE deck file named my\_output, based on the definitions given in the SPICE subcircuit file called spice\_subckt. The <code>-logic\_one\_voltage</code> option specifies the upper voltage swing of the gate input pins to 1.8 volts, which affects piecewise linear (PWL) model generation.

Example B-1 shows the output file generated by this command. For the applicable input SPICE subcircuit definitions, see Example B-2.

#### Example B-1 SPICE Deck Output

```
MAX. critical path section: (falling) SecIn -> (falling) SecondReg/D.
*.global vdd vss
*vvdd vdd 0 1.8
*vvss vss 0 0
```

```
.include "./spice/spi deck.subckt"
*** critical path 0 has 7 pins.
****** Arrival Window Info. for pin 'SecIn' *******
* {myclock} pos_edge {min_r_f 0.1 0.1} {max_r_f 0.1 0.1}
* --clock-- {0 2}
**********
* !!! INFO: PrimeTime created the following critical path falling
input port 'SecIn' waveform.
* Please verify.
* For rising pwl
* vSecIn SecIn 0 pwl(0.0ns 0 10.0995ns 0 10.1005ns 1.8)
* For falling pwl
vSecIn SecIn 0 pwl(0.0ns 1.8 10.0995ns 1.8 10.1005ns 0)
*********
* resistor(s) for net 'SecIn'.
                                SecIn:8
rΩ
              SecIn:4
                                                           4.000000
                                                          4.000000
                                     SecIn:4
              SecIn:3
r1
                                                        4.000000
r2
              PreInv/A
                                     SecIn:3
              SecIn:5
                                     SecIn:6
r3
              SecIn:6 SecIn:8 SecIn:5 SecIn
r4
                                                            0.049228
                                                      0.053363
r5
* ground capacitors(s) for net 'SecIn'.
          PreInv/A 0 0.052000ff
сO

        SecIn:4
        0
        0.000000ff

        SecIn
        0
        0.081000ff

        SecIn:5
        0
        0.404000ff

        SecIn:6
        0
        0.009000ff

        SecIn:8
        0
        0.000000ff

        SecIn:3
        0
        0.026000ff

* c1
c3
с4
* c5
С6
* cross capacitance of net 'SecIn'.

      SecIn:4
      PreInv/Y
      0.008000ff

      SecIn:4
      PreNet:14
      0.026000ff

      SecIn:4
      PreNet:8
      0.023000ff

      SecIn:4
      PreNet:4
      0.023000ff

      SecIn:8
      PreInv/Y
      0.009000ff

      SecIn:8
      PreNet:14
      0.029000ff

      SecIn:8
      PreNet:8
      0.026000ff

      SecIn:8
      PreNet:4
      0.026000ff

      SecIn:3
      PreInv/Y
      0.008000ff

      SecIn:3
      PreNet:14
      0.026000ff

      SecIn:3
      PreNet:4
      0.023000ff

      SecIn:3
      PreNet:4
      0.023000ff

        SecIn:4 PreInv/Y
cc1
cc2
cc3
cc4
cc5
CC6
cc7
cc8
cc9
cc10
cc11
```

#### Example B-2 SPICE Subcircuit Input File

```
.SUBCKT buf1a3 A Y
MU11 N1N4 A VSS VSS n L=0.24 W=1.66
MU12 N1N4 A VDD VDD p L=0.24 W=2.50
MU21 Y N1N4 VSS VSS n L=0.24 W=1.66
MU22 Y N1N4 VDD VDD p L=0.24 W=2.50
.ENDS
.SUBCKT fdf1a6 CLK D Q
M1 N1N56 TP2 N1N119 VSS n L=0.24 W=1.00
```

```
M2 N1N119 D VSS VSS n L=0.24 W=1.00
M3 N1N56 TP3 N1N35 VSS n L=0.24 W=0.58
M4 N1N35 TP7 VSS VSS n L=0.24 W=0.58
M5 TP7 N1N56 VSS VSS n L=0.24 W=1.00
M6 TP7 TP3 N1N46 VSS n L=0.24 W=0.58
M7 N1N46 TP2 N1N37 VSS n L=0.24 W=0.58
M8 N1N37 N1N108 VSS VSS n L=0.24 W=0.58
M9 TP3 TP2 VDD VDD p L=0.24 W=0.78
.ENDS
.SUBCKT invla6 A Y
M1 Y A VSS VSS n L=0.24 W=3.32
M2 Y A VDD VDD p L=0.24 W=5.00
.ENDS
.SUBCKT or2c3 A B Y
M1I551 N1I551N10 B VSS VSS n L=0.24 W=1.66
M1I552 Y A N1I551N10 VSS n L=0.24 W=1.66
M1I553 Y A VDD VDD p L=0.24 W=2.50
M1I554 Y B VDD VDD p L=0.24 W=2.50
.ENDS
```

# C

# **SPEF Warning Messages**

When PrimeTime SI reads a Standard Parasitic Exchange Format (SPEF) file, it parses and checks the file to ensure that it correctly conforms to the SPEF format. If there are problems with the SPEF file, a warning message is issued. To verify and resolve problems you might encounter, see the following sections:

- SPEF Warning Messages
- SPEF Attributes

# **SPEF Warning Messages**

The following warning messages are issued if the cross-coupled capacitors are specified incorrectly in the SPEF file:

#### PARA-021

Warning: SPEF aggressor in 'first\_net\_name:sub\_node' not found in design 'my\_design'. (PARA-021)

The message indicates that a net or net node cannot be found in the netlist. This typically means that a capacitor defined on a net, and the net it is connected to, cannot be found in the netlist.

#### PARA-022

Warning: SPEF cross capacitor (*first\_net\_name:sub\_node second\_net\_name:sub\_node capacitor value*) is reduced due to missing aggressor subnode. (PARA-022)

The message indicates that a cross-coupled capacitor is connected to *first\_net\_name:sub\_node* but the other end of the capacitor, *second\_net\_name:sub\_node*, cannot be found in the database, and therefore the capacitance is grounded.

### **SPEF Attributes**

The SPEF standard allows many attributes of a design to be specified. One key attribute of the SPEF standard is that headers are not required in the SPEF file, but if the header is present in the file, information must follow.

Figure C-1 shows the SPEF generated from a coupled circuit. The illustration describes the key attributes related to cross-coupling capacitance.

Figure C-1 Overview of SPEF File



An example file header is shown in Figure C-2. The key attributes described in the file headers are the design name, units, hierarchical divider, and information regarding the source of the file.

Figure C-2 SPEF File Header

```
*SPEF "1481-1998"

*DESIGN "xtalk_2ff"

*DATE "Fri Oct 21 15:07:57 2000"

*VENDOR "Synopsys, Inc."

*PROGRAM "PrimeTime-SI"

*VERSION "2000.10-SI2"

*DESIGN_FLOW "Synopsys"

*DIVIDER /

*DELIMITER:

*T_UNIT 1 NS

*C_UNIT 1 PF

*R_UNIT 1 OHM

*L_UNIT 1 HENRY
```

As shown in Figure C-3, the key section of the SPEF file is the section that describes the net details. This section starts with the keyword \*DNET and ends with keyword \*END.

Figure C-3 Net Details of the SPEF File



For valid SPEF, n7 must also be coupled to n5.
The \*D\_NET for n7 must contain "100 n7:2 n5:2 0.200000"
Note the use of the same unique identifier and value.

# Index

#### Α bump voltage histogram 3-6 aggressor info spreadsheet 3-7, 3-15 accumulated bump voltage histogram 3-9 victim info spreadsheet 3-7, 3-14 accumulated noise bump histogram 3-15 bump, voltage 2-7 adaptive CRPR 2-23 advanced delay calculation using CCS models 2-29 aggressor info spreadsheet 3-7, 3-15 capacitor aggressor net circuit model 1-7 defined 1-5 coupling data 2-9 analysis CCS models 2-29 exit criteria 4-12 CCS noise modeling 6-27 high capacity 2-23 noise immunity 6-30 arrival times (noise analysis) 6-16 check\_noise command 6-14 Astro constraints 2-46 check\_timing command 2-11 asynchronous clocks 2-15, 2-18 clock groups 2-17 attributes A-1 commands attributes, noise 6-23 check\_noise 6-14 check timing 2-11 get\_attribute A-1 B get\_recalculated\_timing\_paths 2-29 bc\_wc operating conditions 2-10 get\_timing\_paths 2-29, B-3 best-case/worst-case operating conditions noise analysis 6-11 2-10 read\_binary\_parasitics 2-2 beyond-rail option (noise analysis) 6-16 read parasitics 2-2, 2-10 remove\_coupling\_separation 4-8 binary parasitic format 2-10 remove\_si\_aggressor\_exclusion 4-7 bottleneck analysis (GUI) 3-10 remove\_si\_delay\_analysis 4-8 bottleneck reports 2-36

| remove_si_delay_disable_statistical 2-28 remove_si_noise_analysis 4-8 remove_si_noise_disable_statistical 6-18 remove_user_sensitization B-11 report_bottleneck 2-36 report_delay_calculation 2-15, 2-28, 2-37,                                                                                                                                            | reporting 2-28, 6-18 Control-c (interrupt) 2-4 correlation, logical 2-6 coupling analysis (GUI) 3-10, 3-11 coupling data 2-9 coupling separation (GUI) 3-11 cross-coupling circuit model 1-7 crosstalk     attributes A-1     defined 1-2     waveforms 1-3 crosstalk delay analysis     all paths 2-16     coupling separation 4-8     excluding a clock net 4-4     excluding a ggressor-victim pairs 4-4     excluding nets 4-3     excluding rising and falling edges 4-7     excluding nets 4-3     violating paths 2-17     worst path 2-16 crosstalk noise 6-6 CRPR, adaptive 2-23 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| set_program_options 2-23 set_si_aggressor_exclusion 4-6                                                                                                                                                                                                                                                                                                    | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| set_si_delay_analysis 4-3, 4-4, 4-7 set_si_delay_disable_statistical 2-28 set_si_noise_analysis 4-3, 4-7 set_si_noise_analysis (to reselect nets) 4-11 set_si_noise_disable_statistical 6-18 set_steady_state_resistance 6-27 set_user_sensitization B-8 size_cell 2-37 update_noise 6-4 update_timing 2-3 write_parasitics 2-10 write_spice_deck B-2, B-3 | delay waveform diagram 1-3 Delta delay 2-36, 2-38 delta delay 2-36 delta delay histogram 3-4 Delta slew 2-36, 2-38 derating option (noise analysis) 6-16 dialog box Read Parasitic Option 3-2 Dtran (delta transition) 2-36                                                                                                                                                                                                                                                                                                                                                               |
| composite aggressor SI analysis 2-24, 6-17 enabling 2-26, 6-18 excluding nets 2-28, 6-18                                                                                                                                                                                                                                                                   | E<br>ECO fixing 2-46                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| effective attribute A-2 effective victim, aggressor, capacitor 3-2 effort (noise analysis) 6-15 electrical filtering 2-7 enabling composite aggressor SI analysis 2-26, 6-18 excluding nets from composite aggressor SI analysis 2-28, 6-18 exclusive clocks logical 2-18 physical 2-18 exit criteria 4-12 iteration count 4-12 overview 2-4    | accumulated noise bump 3-15 bump voltage 3-6 delta delay 3-4 noise slack 3-12 path delta delay 3-5 victim noise bump 3-13  I C technologies 1-2 incremental analysis 4-12 incremental noise analysis 6-18 interrupting an analysis (Control-c) 2-4 iteration count (exit criteria) 4-12      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F features, summary 1-8 filtering    electrical 2-7    overview 2-4 flow diagram 2-3  G get_attribute command A-1 get_recalculated_timing_paths command 2-29 get_timing_paths command 2-29, B-3 graphical user interface (GUI) 3-1    analysis flow 3-2    bottleneck analysis 3-10    coupling analysis 3-10, 3-11    coupling separation 3-11 | keep capacitive coupling option 2-2  L library driver waveform 2-30 logic failues due to noise 6-7 logical correlation 2-6 logically exclusive clocks 2-18 loop termination 4-12  M manual organization 1-8 microns, technology 1-2 multiple aggressors 2-15 multiple rail voltages 5-1, 5-2 |
| victim analysis 3-11 guidelines, PrimeTime <i>SI</i> usage 2-9  H high capacity analysis 2-23 histograms accumulated bump voltage 3-9                                                                                                                                                                                                           | multiple voltages 5-1, 5-2  N  net selection and reselection 4-2 slack 4-10                                                                                                                                                                                                                  |

| NLDM noise modeling 6-32                                   | noise slack 6-45                               |
|------------------------------------------------------------|------------------------------------------------|
| noise analysis 6-1                                         | noise slack histogram 3-12                     |
| analysis effort 6-15                                       |                                                |
| arrival time option 6-16                                   |                                                |
| attributes 6-23                                            | O                                              |
| beyond-rail option 6-16                                    | on_chip_variation 1-6, 2-2, 2-10               |
| commands 6-11                                              | operating conditions 2-10                      |
| coupling separation 4-8                                    | operation of PrimeTime <i>SI</i> 2-3           |
| crosstalk 6-6                                              | organization of manual 1-8                     |
| derating option 6-16                                       | overview of PrimeTime <i>SI</i> 1-1            |
| excluding nets 4-7                                         | overview of Filline filline 3/1-1              |
| excluding noise bumps 4-7                                  |                                                |
| incremental 6-18                                           | Р                                              |
| logic failures 6-7                                         | norgaitie data                                 |
| noise (defined) 6-4                                        | parasitic data DSPF 2-10                       |
| noise failure propagation limit 6-17                       | reading and writing 2-10                       |
| noise margins (bump height) 6-44                           | RSPF 2-10                                      |
| noise slack 6-45                                           | SPEF 2-10                                      |
| overview 6-2                                               |                                                |
| propagated noise 6-7                                       | parasitic formats 2-2                          |
| propagation option 6-16                                    | path delta delay histogram 3-5                 |
| repairing violations 6-9                                   | path-specific analysis 2-28                    |
| report at source/endpoint option 6-16                      | pba_enable_ccs_waveform_propagation            |
| report_noise command 6-18                                  | variable 2-31                                  |
| report_noise_calculation command 6-21                      | physically exclusive clocks 2-18               |
| setting noise bumps 6-23                                   | propagated noise 6-7                           |
| steady-state I-V characteristics 6-33                      | characterization 6-47                          |
| steady-state resistance 6-36                               | propagation limit for failure (noise analysis) |
| usage flows 6-9<br>user-defined noise 6-7                  | 6-17                                           |
|                                                            | propagation option (noise analysis) 6-16       |
| noise bump<br>calculation of size 6-6                      |                                                |
|                                                            | R                                              |
| characteristics 6-4                                        | • •                                            |
| height and width defined 6-6                               | rail voltage                                   |
| noise immunity                                             | multiple 5-1, 5-2                              |
| bump height noise margins 6-44 CCS 6-30                    | Read Parasitic Option dialog box 3-2           |
| NLDM 6-38                                                  | read_binary_parasitics command 2-2             |
|                                                            | read_parasitics command 2-2, 2-10              |
| noise immunity curve (GUI) 3-16 noise immunity curves 6-40 | remove_coupling_separation command 4-8         |
| •                                                          | remove_si_aggressor_exclusion command          |
| noise immunity polynomials and tables 6-44                 | 4-7                                            |
| noise margins (bump height) 6-44                           |                                                |

| remove_si_delay_analysis command 4-8                                              | sensitization of cells, removing B-11                                  |
|-----------------------------------------------------------------------------------|------------------------------------------------------------------------|
| remove_si_delay_disable_statistical command                                       | sensitization of cells, reporting B-10                                 |
| 2-28                                                                              | set (variable) command 2-5                                             |
| remove_si_noise_analysis command 4-8 remove_si_noise_disable_statistical          | set_analysis_aggressor_exclusion_mode command 4-3                      |
| command 6-18                                                                      | set_clock_groups command 2-17                                          |
| remove_user_sensitization command B-11 repair flow 2-45                           | set_coupling_separation command 2-37, 4-3, 4-8                         |
| report at source/endpoint option (noise analysis) 6-16                            | set_input_noise command 6-23 set_library_driver_waveform command 2-30, |
| report_bottleneck command 2-36                                                    | B-14                                                                   |
| report_delay_calculation command 2-15, 2-28, 2-37, 2-38                           | set_noise_immunity_curve command 6-25 set_noise_margin command 6-26    |
| report_noise command 6-4, 6-18, 6-19                                              | set_noise_parameters command 6-15                                      |
| report_noise_calculation command 6-21                                             | set_operating_conditions command 2-2, 2-10                             |
| report_si_bottleneck command 2-17, 2-36                                           | set_program_options command 2-23                                       |
| report_si_delay_analysis command 2-38                                             | set_si_aggressor_exclusion command 4-6                                 |
| report_si_noise_analysis command 2-38                                             | set_si_delay_analysis command 4-3, 4-4, 4-7                            |
| report_timing command 2-3, 2-17, 2-29, 2-34, 2-36                                 | set_si_delay_analysis command (to reselect nets) 4-11                  |
| report_user_sensitization command B-10 reporting nets from composite aggressor SI | set_si_delay_disable_statistical command 2-28                          |
| analysis 2-28, 6-18                                                               | set_si_noise_analysis command 4-3, 4-7                                 |
| reporting SI assertions 2-38<br>reports                                           | set_si_noise_disable_statistical command<br>6-18                       |
| bottleneck 2-36                                                                   | set_steady_state_resistance command 6-27                               |
| composite aggressors 2-28, 6-18                                                   | set_user_sensitization command B-8                                     |
| SI assertions 2-38 timing 2-33                                                    | SI analysis with composite aggressors 2-24, 6-17                       |
| reselection 4-2                                                                   | enabling 2-26, 6-18                                                    |
| disabling reselection for a net 2-13                                              | excluding nets 2-28, 6-18                                              |
| oveview 2-4                                                                       | reporting 2-28, 6-18                                                   |
| reselecting specified nets 4-3                                                    | SI assertions, reporting 2-38                                          |
| S                                                                                 | si_analysis_logical_correlation_mode variable 2-7                      |
| SBPF (Synopsys Binary Parasitic Format)                                           | si_ccs_aggressor_alignment_mode variable 2-30                          |
| 2-10 selection, net 4-2                                                           | si_ccs_use_gate_level_simulation variable 2-29, 3-17                   |
| self-coupling capacitors 2-9                                                      | si_enable_analysis variable 2-2                                        |

| si_filter_accum_small_aggr_noise_peak_ratio                      | stage 2-36                                                         |
|------------------------------------------------------------------|--------------------------------------------------------------------|
| variable 2-8                                                     | stage delay 4-10                                                   |
| si_filter_per_aggr_noise_peak_ratio variable<br>2-8              | Standard Parasitic Exchange Format (SPEF) 2-2                      |
| si_noise_limit_propagation_ratio variable 6-17                   | static noise analysis 6-1                                          |
| si_xtalk_composite_aggr_mode variable 2-26,<br>6-18              | analysis effort 6-15<br>arrival time option 6-16                   |
| si_xtalk_composite_aggr_noise_peak_ratio<br>variable 2-27        | attributes 6-23<br>beyond-rail option 6-16                         |
| si_xtalk_composite_aggr_quantile_high_pct<br>variable 2-27       | commands 6-11 derating option 6-16                                 |
| si_xtalk_delay_analysis_mode variable 2-16,<br>2-17              | noise failure propagation limit 6-17 noise propagation option 6-16 |
| si_xtalk_exit_on_max_iteration_count variable 4-12               | noise slack 6-45<br>overview 6-2                                   |
| si_xtalk_exit_on_max_iteration_count_incr<br>variable 2-46, 4-12 | report at source/ednpoint option 6-16 report_noise command 6-18    |
| si_xtalk_reselect_delta_delay variable 4-9                       | report_noise_calculation command 6-21                              |
| si_xtalk_reselect_delta_delay_ratio variable 4-9                 | setting noise bumps 6-23 steady-state I-V characteristics 6-33     |
| si_xtalk_reselect_max_mode_slack variable 4-9                    | steady-state resistance 6-36 usage flows 6-9                       |
| si_xtalk_reselect_min_mode_slack variable 4-9                    | steady-state I-V characteristics 6-33                              |
| si_xtalk_reselect_time_borrowing_paths<br>variable 4-10          | steady-state resistance 6-36 supply voltage                        |
| signal integrity 1-2                                             | multiple 5-1, 5-2                                                  |
| size_cell command 2-37                                           | Synopsys Binary Parasitic Format (SBPF) 2-2,                       |
| slack (noise) 6-45                                               | 2-10                                                               |
| SPEF (Standard Parasitic Exchange Format) 2-2                    | Т                                                                  |
| attributes C-2                                                   | Tcl crosstalk attributes A-1                                       |
| warning messages C-2                                             | timing effects, diagram 1-6                                        |
| SPICE B-10, B-11                                                 | timing reports 2-33                                                |
| sensitizing cells in B-8                                         | • .                                                                |
| SPICE deck B-1                                                   | timing window overlap analysis 2-14 asynchronous clocks 2-15       |
| example B-14                                                     | crosstalk delay, all paths 2-16                                    |
| generating B-3                                                   | crosstalk delay, violating paths 2-17                              |
| limitations B-2                                                  | crosstalk delay, worst path 2-16                                   |
| requirements B-2                                                 | multiple aggressors 2-15                                           |
| usage summary B-2                                                | timing windows 1-6                                                 |
|                                                                  |                                                                    |

timing\_crpr\_enable\_adaptive\_engine variable si\_xtalk\_composite\_aggr\_quantile\_high\_pct 2-24 2-27 si xtalk delay analysis mode 2-16, 2-17 si\_xtalk\_exit\_on\_max\_iteration\_count 4-12 U si xtalk exit on max iteration count incr 2-46, 4-12 update noise command 6-4 si xtalk reselect delta delay 4-9 update timing command 2-3 si xtalk reselect delta delay ratio 4-9 usage flow, summary 2-2 si xtalk reselect max mode slack 4-9 usage guidelines 2-9 si\_xtalk\_reselect\_min\_mode\_slack 4-9 user-defined noise 6-7 si xtalk reselect time borrowing paths timing\_crpr\_enable\_adaptive\_engine 2-24 V victim analysis (GUI) 3-11 variables victim info spreadsheet 3-7, 3-14 exit criteria (table) 4-12 victim information dialog box 3-7 net reselection (table) 4-2 victim net pba enable ccs waveform propagation defined 1-5 2-31 victim noise bump histogram 3-13 PrimeTime, listed 2-5 voltage bump 2-7 setting 2-5 si analysis logical correlation mode 2-7 diagram 1-6 si\_ccs\_aggressor\_alignment\_mode 2-30 voltages si\_ccs\_use\_gate\_level\_simulation 2-29, multiple supply voltages 5-1, 5-2 3-17 si enable analysis 2-2 W si\_filter\_accum\_small\_aggr\_noise\_peak\_rat io 2-8 what-if analysis 2-45 si\_filter\_per\_aggr\_noise\_peak\_ratio 2-8 windows, timing 1-6 si\_noise\_limit\_propagation\_ratio 6-17 write\_parasitics command 2-10 si\_xtalk\_composite\_aggr\_mode 2-26, 6-18 write spice deck command B-2, B-3 si xtalk composite aggr noise peak ratio aggressor alignment B-7 2-27 for a path B-4 for an arc B-5