# VMM Register Abstraction User Guide

Version C-2009.06 June 2009 VMM RAL Version 1.10 (Synopsys)

Comments?
E-mail your comments about this manual to: vcs\_support@synopsys.com.



## **Copyright Notice and Proprietary Information**

Copyright © 2008 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Right to Copy Documentation**

The license agreement with Synopsys permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any. Licensee must assign sequential numbers to all copies. These copies shall contain the following legend on the cover page:

| This document is duplicated with the perm | ssion of Synopsys, In  | c., for the exclusive use of |
|-------------------------------------------|------------------------|------------------------------|
| a                                         | nd its employees. This | s is copy number"            |

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Registered Trademarks (®)**

Synopsys, AMPS, Cadabra, CATS, CRITIC, CSim, Design Compiler, DesignPower, DesignWare, EPIC, Formality, HSIM, HSPICE, iN-Phase, in-Sync, Leda, MAST, ModelTools, NanoSim, OpenVera, PathMill, Photolynx, Physical Compiler, PrimeTime, SiVL, SNUG, SolvNet, System Compiler, TetraMAX, VCS, Vera, and YIELDirector are registered trademarks of Synopsys, Inc.

#### Trademarks (TM)

AFGen, Apollo, Astro, Astro-Rail, Astro-Xtalk, Aurora, AvanWaves, Columbia, Columbia-CE, Cosmos, CosmosEnterprise, CosmosLe, CosmosScope, CosmosSE, DC Expert, DC Professional, DC Ultra, Design Analyzer, Design Vision, DesignerHDL, Direct Silicon Access, Discovery, Encore, Galaxy, HANEX, HDL Compiler, Hercules, Hierarchical Optimization Technology, HSIMplus, HSPICE-Link, iN-Tandem, i-Virtual Stepper, Jupiter, Jupiter-DP, Jupiter-XT, Jupiter-ASIC, Liberty, Libra-Passport, Library Compiler, Magellan, Mars, Mars-Xtalk, Milkyway, ModelSource, Module Compiler, Planet, Planet-PL, Polaris, Power Compiler, Raphael, Raphael-NES, Saturn, Sciroccoi, Star-RCXT, Star-SimXT, Taurus, TSUPREM-4, VCS Express, VCSi, VHDL Compiler, VirSim, and VMC are trademarks of Synopsys, Inc.

#### Service Marks (SM)

MAP-in, SVP Café, and TAP-in are service marks of Synopsys, Inc.

SystemC is a trademark of the Open SystemC Initiative and is used under license. ARM and AMBA are registered trademarks of ARM Limited. Saber is a registered trademark of SabreMark Limited Partnership and is used under license. All other product or company names may be trademarks of their respective owners.

# Contents

| 1                     | Overview of the Register Abstraction Layer |
|-----------------------|--------------------------------------------|
| Unsu                  | pported Features1-3                        |
| 2                     | Usage Model                                |
| Mirro<br>Mem          | ring                                       |
| 3                     | Installing and Using RAL                   |
| Insta<br>Com<br>Com   | num Requirements                           |
| 4                     | Register and Memory Specification          |
| Reus<br>Nami<br>Hiera | ems, Blocks, Registers, and Fields         |

|       | I Fields and Virtual Registers                                                                                                                 |                                               |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 5     | Code Generation                                                                                                                                |                                               |
| Under | rating a RAL Model Options Standing the Generated Model Fields Registers Register Files Virtual Registers Memories Blocks Systems 5-Diagram 5- | 5-2<br>5-4<br>5-4<br>5-5<br>5-6<br>5-8<br>5-9 |
| 6     | Physical-layer Transactors                                                                                                                     |                                               |
| Reset | ting Transactors and Disabling Threads6                                                                                                        | 3-5                                           |
| 7     | Verification Environment                                                                                                                       |                                               |
|       | evel Module SystemVerilog Interfaces OpenVera Interfaces Onment Class RAL Model Physical-level Transactors Reset Task                          | 7-3<br>7-3<br>7-4<br>7-4<br>7-5               |
| 8     | Executing Pre-defined Tests                                                                                                                    |                                               |
|       | mVerilog                                                                                                                                       | 3-3                                           |

| -                | Vera with Vera                     |
|------------------|------------------------------------|
| 9                | DUT Configuration                  |
| 10               | Back-door Access                   |
|                  | Back-door Read/Write vs. Peek/Poke |
| 11               | User-defined Field Access          |
| Field l          | Jsage vs. Field Behavior           |
| 12               | Memories with ECC                  |
|                  | Backdoor Access                    |
| 13               | Non-linear, Non-mapped Access      |
| User-d<br>User-d | defined Register Access            |

# 14 Functional Coverage Model

| Prede   | efined Functional Coverage Models Register Bits Address Map Field Values.            | 14-4<br>14-4             |
|---------|--------------------------------------------------------------------------------------|--------------------------|
|         | cover attribute                                                                      |                          |
| 15      | Randomizing Field Values                                                             |                          |
|         | g Constraints                                                                        |                          |
| 16      | Maximum Data Size                                                                    |                          |
|         | num Data Size in SystemVerilog                                                       | 16-3<br>16-3             |
| A       | RALF Syntax                                                                          |                          |
| Usefu   | RALF Construct Summary mar Notation Reserved Words I Tcl Commands Tcl Syntax and FAQ | A-2<br>A-2<br>A-3<br>A-4 |
| field . | Syntax                                                                               | A-6<br>A-6               |
| registe | er                                                                                   | A-11<br>A-11             |

| regfile  | e A-                                                                                                                                                                                                                     |                                                      |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
|          | Syntax                                                                                                                                                                                                                   | 17                                                   |
|          | Properties                                                                                                                                                                                                               | 17                                                   |
|          | Example A-                                                                                                                                                                                                               | 19                                                   |
| memo     | ory                                                                                                                                                                                                                      | 22                                                   |
|          | Syntax                                                                                                                                                                                                                   | 22                                                   |
|          | Properties                                                                                                                                                                                                               | 22                                                   |
|          | Example A-                                                                                                                                                                                                               | 24                                                   |
| virtual  | I register A-                                                                                                                                                                                                            | 26                                                   |
|          | Syntax                                                                                                                                                                                                                   | 26                                                   |
|          | Properties                                                                                                                                                                                                               | 26                                                   |
| block    |                                                                                                                                                                                                                          | 29                                                   |
|          | Syntax                                                                                                                                                                                                                   |                                                      |
|          | Properties                                                                                                                                                                                                               | 30                                                   |
|          | Example                                                                                                                                                                                                                  |                                                      |
| syster   | m                                                                                                                                                                                                                        |                                                      |
| ,        | Syntax                                                                                                                                                                                                                   |                                                      |
|          | Properties                                                                                                                                                                                                               |                                                      |
|          | Example                                                                                                                                                                                                                  |                                                      |
|          |                                                                                                                                                                                                                          |                                                      |
| <b>D</b> |                                                                                                                                                                                                                          |                                                      |
| В        | RAL Classes                                                                                                                                                                                                              |                                                      |
|          | N 0                                                                                                                                                                                                                      |                                                      |
|          | Class Summary                                                                                                                                                                                                            |                                                      |
| VIIIIII_ | _mam                                                                                                                                                                                                                     |                                                      |
|          |                                                                                                                                                                                                                          |                                                      |
|          | ·                                                                                                                                                                                                                        |                                                      |
|          | vmm_mam::log E                                                                                                                                                                                                           | 3-6                                                  |
|          | vmm_mam::log   E     vmm_mam::default_alloc   E                                                                                                                                                                          | 3-6<br>3-8                                           |
|          | vmm_mam::log                                                                                                                                                                                                             | 3-6<br>3-8<br>10                                     |
|          | vmm_mam::logvmm_mam::default_allocvmm_mam::reconfigure()vmm_mam::reserve_region()                                                                                                                                        | 3-6<br>3-8<br>10<br>12                               |
|          | vmm_mam::logEvmm_mam::default_allocEvmm_mam::reconfigure()B-vmm_mam::reserve_region()B-vmm_mam::request_region()B-                                                                                                       | 3-6<br>3-8<br>10<br>12<br>14                         |
|          | vmm_mam::logEvmm_mam::default_allocEvmm_mam::reconfigure()B-vmm_mam::reserve_region()B-vmm_mam::request_region()B-vmm_mam::release_region()B-                                                                            | 3-6<br>3-8<br>10<br>12<br>14<br>16                   |
|          | vmm_mam::logEvmm_mam::default_allocEvmm_mam::reconfigure()B-vmm_mam::reserve_region()B-vmm_mam::request_region()B-                                                                                                       | 3-6<br>3-8<br>10<br>12<br>14<br>16                   |
|          | vmm_mam::logEvmm_mam::default_allocEvmm_mam::reconfigure()B-vmm_mam::reserve_region()B-vmm_mam::request_region()B-vmm_mam::release_region()B-                                                                            | 3-6<br>3-8<br>10<br>12<br>14<br>16<br>17             |
|          | vmm_mam::logEvmm_mam::default_allocEvmm_mam::reconfigure()B-vmm_mam::reserve_region()B-vmm_mam::request_region()B-vmm_mam::release_region()B-vmm_mam::release_all_regions()B-                                            | 3-6<br>3-8<br>10<br>12<br>14<br>16<br>17             |
|          | vmm_mam::logEvmm_mam::default_allocEvmm_mam::reconfigure()B-vmm_mam::reserve_region()B-vmm_mam::request_region()B-vmm_mam::release_region()B-vmm_mam::release_all_regions()B-vmm_mam::psdisplay()B-                      | 3-6<br>3-8<br>10<br>12<br>14<br>16<br>17<br>18       |
| vmm_     | vmm_mam::logEvmm_mam::default_allocEvmm_mam::reconfigure()B-vmm_mam::reserve_region()B-vmm_mam::request_region()B-vmm_mam::release_region()B-vmm_mam::release_all_regions()B-vmm_mam::psdisplay()B-vmm_mam::for_each()B- | 3-6<br>3-8<br>10<br>12<br>14<br>16<br>17<br>18<br>20 |

| vmm_mam_allocator::min_offset           | . B-23 |
|-----------------------------------------|--------|
| vmm_mam_allocator::max_offset           | . B-24 |
| vmm_mam_allocator::in_use[\$]           | . B-25 |
| vmm_mam_allocator::start_offset         | . B-26 |
| vmm_mam_cfg                             |        |
| vmm_mam_cfg::n_bytes                    | . B-28 |
| vmm_mam_cfg::start_offset               | . B-30 |
| vmm_mam_cfg::end_offset                 | . B-31 |
| vmm_mam_cfg::mode                       | . B-32 |
| vmm_mam_cfg::locality                   | . B-33 |
| vmm_mam_region                          |        |
| vmm_mam_region::get_start_offset()      | . B-35 |
| vmm_mam_region::get_end_offset()        | . B-37 |
| vmm_mam_region::get_len()               |        |
| vmm_mam_region::get_n_bytes()           | . B-39 |
| vmm_mam_region::get_memory()            | . B-41 |
| vmm_mam_region::get_virtual_registers() | . B-42 |
| vmm_mam_region::psdisplay()             | . B-43 |
| vmm_mam_region::read()                  | . B-44 |
| vmm_mam_region::write()                 | . B-46 |
| vmm_mam_region::burst_read()            | . B-48 |
| vmm_mam_region::burst_write()           | . B-50 |
| vmm_mam_region::peek()                  | . B-52 |
| vmm_mam_region::poke()                  | . B-54 |
| vmm_ral                                 | . B-56 |
| vmm_ral::path_e                         | . B-57 |
| vmm_ral::access_e                       | . B-59 |
| vmm_ral::check_e                        | . B-63 |
| vmm_ral::endianness_e                   | . B-64 |
| vmm_ral::reset_e                        | . B-66 |
| vmm_ral::coverage_e                     | . B-68 |
| vmm_ral_access                          |        |
| vmm_ral_access::set_model()             | . B-71 |
| vmm_ral_access::get_model()             | . B-73 |
| vmm_ral_access::add_xactor()            | . B-74 |
| vmm_ral_access::read()                  | . B-76 |
| vmm_ral_access::write()                 | . B-78 |

|      | vmm_ral_access::burst_read()                      | . B-80 |
|------|---------------------------------------------------|--------|
|      | vmm_ral_access::burst_write()                     | . B-82 |
|      | vmm_ral_access::default_path                      | . B-84 |
|      | vmm_ral_access::set_by_name()                     | . B-86 |
|      | vmm_ral_access::get_by_name()                     | . B-88 |
|      | vmm_ral_access::read_by_name()                    | . B-90 |
|      | vmm_ral_access::write_by_name()                   | . B-92 |
|      | vmm_ral_access::read_mem_by_name()                | . B-94 |
|      | vmm_ral_access::write_mem_by_name()               | . B-96 |
| vmm_ | _ral_block_or_sys                                 | . B-98 |
|      | vmm_ral_block_or_sys::log                         | . B-99 |
|      | vmm_ral_block_or_sys::get_name()                  | B-100  |
|      | vmm_ral_block_or_sys::get_type()                  | B-101  |
|      | vmm_ral_block_or_sys::get_fullname()              | B-103  |
|      | vmm_ral_block_or_sys::get_domains()               | B-104  |
|      | vmm_ral_block_or_sys::get_external_domain()       | B-106  |
|      | vmm_ral_block_or_sys::get_parent()                | B-107  |
|      | vmm_ral_block_or_sys::get_base_addr()             |        |
|      | vmm_ral_block_or_sys::C_addr_of()                 | B-109  |
|      | vmm_ral_block_or_sys::set_offset()                | B-110  |
|      | vmm_ral_block_or_sys::get_n_bytes()               | B-111  |
|      | vmm_ral_block_or_sys::get_endian()                | B-113  |
|      | vmm_ral_block_or_sys::default_access              | B-115  |
|      | vmm_ral_block_or_sys::get_default_access()        | B-117  |
|      | vmm_ral_block_or_sys::display()                   | B-119  |
|      | vmm_ral_block_or_sys::psdisplay()                 | B-120  |
|      | vmm_ral_block_or_sys::get_fields()                | B-122  |
|      | vmm_ral_block_or_sys::get_field_by_name()         | B-124  |
|      | vmm_ral_block_or_sys::get_registers()             | B-126  |
|      | vmm_ral_block_or_sys::get_reg_by_name()           | B-127  |
|      | vmm_ral_block_or_sys::get_reg_by_offset()         | B-129  |
|      | vmm_ral_block_or_sys::get_virtual_fields()        | B-131  |
|      | vmm_ral_block_or_sys::get_virtual_field_by_name() | B-132  |
|      | vmm_ral_block_or_sys::get_virtual_registers()     | B-133  |
|      | vmm_ral_block_or_sys::get_vreg_by_name()          | B-134  |
|      | vmm_ral_block_or_sys::get_memories()              | B-135  |

|      | vmm_ral_block_or_sys::get_mem_by_name()  | B-136 |
|------|------------------------------------------|-------|
|      | vmm_ral_block_or_sys::get_constraints()  | B-137 |
|      | vmm_ral_block_or_sys::has_cover()        | B-139 |
|      | vmm_ral_block_or_sys::set_cover()        | B-140 |
|      | vmm_ral_block_or_sys::is_cover_on()      | B-142 |
|      | vmm_ral_block_or_sys::reset()            | B-144 |
|      | vmm_ral_block_or_sys::needs_update()     | B-145 |
|      | vmm_ral_block_or_sys::update()           | B-147 |
|      | vmm_ral_block_or_sys::mirror()           | B-148 |
|      | vmm_ral_block_or_sys::readmemh()         | B-150 |
|      | vmm_ral_block_or_sys::writememh()        | B-151 |
| vmm_ | ral_block                                |       |
|      | vmm_ral_block::new()                     |       |
| vmm_ | ral_env                                  |       |
|      | vmm_ral_env::new()                       |       |
|      | vmm_ral_env::ral                         |       |
|      | vmm_ral_env::hw_reset                    |       |
|      | vmm_ral_env::sw_reset                    |       |
|      | vmm_ral_env::reset_dut                   |       |
| vmm_ | ral_field                                |       |
|      | vmm_ral_field::log                       |       |
|      | vmm_ral_field::get_name()                |       |
|      | vmm_ral_field::get_fullname()            |       |
|      | vmm_ral_field::get_register()            |       |
|      | vmm_ral_field::get_lsb_pos_in_register() |       |
|      | vmm_ral_field::get_n_bits()              |       |
|      | vmm_ral_field::get_access()              |       |
|      | vmm_ral_field::set_access()              |       |
|      | vmm_ral_field::display()                 |       |
|      | vmm_ral_field::psdisplay()               |       |
|      | vmm_ral_field::set()                     |       |
|      | vmm_ral_field::predict()                 |       |
|      | vmm_ral_field::get()                     |       |
|      | vmm_ral_field::reset()                   |       |
|      | vmm_ral_field::set_reset()               |       |
|      | vmm_ral_field::needs_update()            |       |
|      | vmm ral field::read()                    | B-186 |

| vmm_ral_field::write()                   | B-188 |
|------------------------------------------|-------|
| vmm_ral_field::peek()                    | B-192 |
| vmm_ral_field::poke()                    | B-194 |
| vmm_ral_field::mirror()                  | B-196 |
| vmm_ral_field::append_callback()         | B-198 |
| vmm_ral_field::prepend_callback()        | B-200 |
| vmm_ral_field::unregister_callback()     | B-202 |
| vmm_ral_field_callbacks                  |       |
| vmm_ral_field_callbacks::pre_write()     | B-205 |
| vmm_ral_field_callbacks::post_write()    | B-207 |
| vmm_ral_field_callbacks::pre_read()      |       |
| vmm_ral_field_callbacks::post_read()     |       |
| vmm_ral_mem                              |       |
| vmm_ral_mem::log                         |       |
| vmm_ral_mem::mam                         |       |
| vmm_ral_mem::get_name()                  |       |
| vmm_ral_mem::get_fullname()              |       |
| vmm_ral_mem::get_domains()               | B-219 |
| vmm_ral_mem::get_block()                 | B-220 |
| vmm_ral_mem::get_offset_in_block()       | B-221 |
| vmm_ral_mem::get_address_in_system()     | B-222 |
| vmm_ral_mem::get_size()                  | B-223 |
| vmm_ral_mem::get_n_bits()                | B-224 |
| vmm_ral_mem::get_n_bytes()               | B-225 |
| vmm_ral_mem::get_access()                | B-226 |
| vmm_ral_mem::get_rights()                | B-228 |
| vmm_ral_mem::get_virtual_fields()        | B-229 |
| vmm_ral_mem::get_virtual_field_by_name() | B-230 |
| vmm_ral_mem::get_virtual_registers()     | B-231 |
| vmm_ral_mem::get_vreg_by_name()          | B-232 |
| vmm_ral_mem::display()                   | B-233 |
| vmm_ral_mem::psdisplay()                 | B-234 |
| vmm_ral_mem::set_frontdoor()             | B-235 |
| vmm_ral_mem::get_frontdoor()             | B-236 |
| vmm_ral_mem::set_backdoor()              | B-237 |
| vmm_ral_mem::get_backdoor()              |       |
| vmm_ral_mem::init()                      |       |

|      | vmm_ral_mem::init_e                  | B-241 |
|------|--------------------------------------|-------|
|      | vmm_ral_mem::read()                  | B-243 |
|      | vmm_ral_mem::write()                 | B-245 |
|      | vmm_ral_mem::burst_read()            | B-247 |
|      | vmm_ral_mem::burst_write()           | B-249 |
|      | vmm_ral_mem::peek()                  | B-251 |
|      | vmm_ral_mem::poke()                  | B-253 |
|      | vmm_ral_mem::readmemh()              | B-255 |
|      | vmm_ral_mem::writememh()             | B-256 |
|      | vmm_ral_mem::append_callback()       | B-257 |
|      | vmm_ral_mem::prepend_callbacks()     | B-259 |
|      | vmm_ral_mem::unregister_callbacks()  | B-261 |
| vmm_ | ral_mem_backdoor                     | B-263 |
|      | vmm_ral_mem_backdoor::read()         | B-264 |
|      | vmm_ral_mem_backdoor::write()        |       |
| vmm_ | _ral_mem_burst                       |       |
|      | vmm_ral_mem_burst::n_beats           |       |
|      | vmm_ral_mem_burst::start_offset      |       |
|      | vmm_ral_mem_burst::incr_offset       |       |
|      | vmm_ral_mem_burst::max_offset        |       |
|      | vmm_ral_mem_burst::user_data         |       |
| vmm_ | _ral_mem_callbacks                   |       |
|      | vmm_ral_mem_callbacks::pre_write()   |       |
|      | vmm_ral_mem_callbacks::post_write()  |       |
|      | vmm_ral_mem_callbacks::pre_read()    |       |
|      | vmm_ral_mem_callbacks::post_read()   |       |
|      | vmm_ral_mem_callbacks::pre_burst()   |       |
|      | vmm_ral_mem_callbacks::post_burst()  |       |
| vmm_ | _ral_mem_frontdoor                   |       |
|      | vmm_ral_mem_frontdoor::read()        |       |
|      | vmm_ral_mem_frontdoor::write()       |       |
|      | vmm_ral_mem_frontdoor::burst_read()  |       |
|      | vmm_ral_mem_frontdoor::burst_write() |       |
| vmm_ | _ral_reg                             |       |
|      | vmm_ral_reg::log                     |       |
|      | vmm_ral_reg::get_name()              |       |
|      | vmm ral reg::get fullname()          | B-298 |

| vmm_ral_reg::get_n_domains()         | B-299 |
|--------------------------------------|-------|
| vmm_ral_reg::get_domains()           | B-300 |
| vmm_ral_reg::get_rights()            | B-301 |
| vmm_ral_reg::get_block()             | B-302 |
| vmm_ral_reg::get_offset_in_block()   | B-303 |
| vmm_ral_reg::get_address_in_system() |       |
| vmm_ral_reg::get_n_bytes()           | B-305 |
| vmm_ral_reg::get_constraints()       | B-306 |
| vmm_ral_reg::display()               | B-308 |
| vmm_ral_reg::psdisplay()             | B-309 |
| vmm_ral_reg::get_fields()            | B-310 |
| vmm_ral_reg::get_field_by_name()     | B-311 |
| vmm_ral_reg::set_frontdoor()         | B-312 |
| vmm_ral_reg::get_frontdoor()         | B-313 |
| vmm_ral_reg::set_backdoor()          | B-314 |
| vmm_ral_reg::get_backdoor()          |       |
| vmm_ral_reg::set()                   | B-316 |
| vmm_ral_reg::predict()               | B-318 |
| vmm_ral_reg::get()                   | B-320 |
| vmm_ral_reg::reset()                 | B-321 |
| vmm_ral_reg::needs_update()          | B-322 |
| vmm_ral_reg::update()                | B-323 |
| vmm_ral_reg::mirror()                | B-325 |
| vmm_ral_reg::read()                  | B-327 |
| vmm_ral_reg::write()                 | B-329 |
| vmm_ral_reg::peek()                  | B-331 |
| vmm_ral_reg::poke()                  | B-333 |
| vmm_ral_reg::append_callback()       | B-335 |
| vmm_ral_reg::prepend_callbacks()     | B-337 |
| vmm_ral_reg::unregister_callbacks()  | B-339 |
| vmm_ral_reg_backdoor                 | B-341 |
| vmm_ral_reg_backdoor::read()         | B-342 |
| vmm_ral_reg_backdoor::write()        | B-344 |
| vmm_ral_reg_callbacks                | B-346 |
| vmm_ral_reg_callbacks::pre_write()   | B-347 |
| vmm_ral_reg_callbacks::post_write()  | B-349 |
| vmm ral reg callbacks::pre read()    | B-351 |

| vmm_ral_reg_callbacks::post_read()        | B-354 |
|-------------------------------------------|-------|
| vmm_ral_reg_frontdoor                     | B-356 |
| vmm_ral_reg_frontdoor::read()             | B-357 |
| vmm_ral_reg_frontdoor::write()            | B-359 |
| vmm_ral_sys                               |       |
| vmm_ral_sys::new()                        | B-362 |
| vmm_ral_sys::get_blocks()                 | B-364 |
| vmm_ral_sys::get_all_blocks()             | B-366 |
| vmm_ral_sys::get_block_by_name()          | B-368 |
| vmm_ral_sys::get_subsys()                 | B-369 |
| vmm_ral_sys::get_all_subsys()             | B-371 |
| vmm_ral_sys::get_subsys_by_name()         | B-373 |
| vmm_ral_vfield                            |       |
| vmm_ral_vfield::log                       |       |
| vmm_ral_vfield::get_name()                | B-376 |
| vmm_ral_vfield::get_fullname()            | B-377 |
| vmm_ral_vfield::get_register()            | B-378 |
| vmm_ral_vfield::get_lsb_pos_in_register() | B-379 |
| vmm_ral_vfield::get_n_bits()              | B-380 |
| vmm_ral_vfield::get_access()              | B-381 |
| vmm_ral_vfield::display()                 | B-383 |
| vmm_ral_vfield::psdisplay()               | B-384 |
| vmm_ral_vfield::read()                    | B-385 |
| vmm_ral_vfield::write()                   |       |
| vmm_ral_vfield::peek()                    |       |
| vmm_ral_vfield::poke()                    | B-391 |
| vmm_ral_vfield::append_callback()         |       |
| vmm_ral_vfield::prepend_callback()        |       |
| vmm_ral_vfield::unregister_callback()     |       |
| vmm_ral_vfield_callbacks                  |       |
| vmm_ral_vfield_callbacks::pre_write()     |       |
| vmm_ral_vfield_callbacks::post_write()    | B-399 |
| vmm_ral_vfield_callbacks::pre_read()      | B-401 |
| vmm_ral_vfield_callbacks::post_read()     |       |
| vmm_ral_vreg                              |       |
| vmm_ral_vreg::log                         | B-406 |
| vmm_ral_vreg::get_name()                  | B-407 |

| vmm_ral_vreg::get_fullname()          | B-408 |
|---------------------------------------|-------|
| vmm_ral_vreg::get_block()             | B-409 |
| vmm_ral_vreg::implement()             | B-410 |
| vmm_ral_vreg::allocate()              | B-412 |
| vmm_ral_vreg::get_region()            | B-413 |
| vmm_ral_vreg::release_region()        | B-414 |
| vmm_ral_vreg::get_memory()            | B-415 |
| vmm_ral_vreg::get_n_domains()         | B-416 |
| vmm_ral_vreg::get_domains()           | B-417 |
| vmm_ral_vreg::get_access()            | B-418 |
| vmm_ral_vreg::get_rights()            | B-419 |
| vmm_ral_vreg::get_offset_in_memory()  | B-420 |
| vmm_ral_vreg::get_address_in_system() | B-421 |
| vmm_ral_vreg::get_size()              | B-422 |
| vmm_ral_vreg::get_n_bytes()           | B-423 |
| vmm_ral_vreg::get_n_memlocs()         | B-424 |
| vmm_ral_vreg::get_incr()              | B-425 |
| vmm_ral_vreg::display()               | B-426 |
| vmm_ral_vreg::psdisplay()             | B-427 |
| vmm_ral_vreg::get_fields()            | B-428 |
| vmm_ral_vreg::get_field_by_name()     | B-429 |
| vmm_ral_vreg::read()                  | B-430 |
| vmm_ral_vreg::write()                 | B-432 |
| vmm_ral_vreg::peek()                  | B-434 |
| vmm_ral_vreg::poke()                  | B-436 |
| vmm_ral_vreg::append_callback()       | B-437 |
| vmm_ral_vreg::prepend_callbacks()     | B-438 |
| vmm_ral_vreg::unregister_callbacks()  | B-439 |
| vmm_ral_vreg_callbacks                | B-440 |
| vmm_ral_vreg_callbacks::pre_write()   | B-441 |
| vmm_ral_vreg_callbacks::post_write()  | B-443 |
| vmm_ral_vreg_callbacks::pre_read()    | B-445 |
| vmm_ral_vreg_callbacks::post_read()   | B-447 |
| vmm_rw                                |       |
| vmm_rw::kind_e                        | B-450 |
| vmm_rw::status_e                      | B-452 |
| vmm_rw_access                         | B-454 |

| vmm_rw_access::kind                    | B-455 |
|----------------------------------------|-------|
| vmm_rw_access::addr                    |       |
| vmm_rw_access::data                    |       |
| vmm_rw_access::n_bits                  |       |
| vmm_rw_access::status                  |       |
| vmm_rw_access::new()                   |       |
| vmm_rw_access::psdisplay()             |       |
| vmm rw burst                           |       |
| vmm rw burst::n beats                  |       |
| vmm_rw_burst::incr_addr                |       |
| vmm_rw_burst::max_addr                 |       |
| vmm_rw_burst::data                     |       |
| vmm_rw_burst::user_data                |       |
|                                        |       |
| vmm_rw_xactor                          |       |
| vmm_rw_xactor::new()                   |       |
| V                                      |       |
| vmm_rw_xactor::execute_burst()         |       |
| vmm_rw_xactor::execute_single()        |       |
| vmm_rw_xactor::notifications_e         |       |
| vmm_rw_xactor::pre_single()            |       |
| vmm_rw_xactor::pre_burst()             |       |
| vmm_rw_xactor::post_single()           |       |
| vmm_rw_xactor::post_burst()            |       |
| vmm_rw_xactor_callbacks                |       |
| vmm_rw_xactor_callbacks::pre_single()  |       |
| vmm_rw_xactor_callbacks::pre_burst()   |       |
| vmm_rw_xactor_callbacks::post_single() | B-491 |
| vmm_rw_xactor_callbacks::post_burst()  | B-493 |

1

# Overview of the Register Abstraction Layer

The VMM Register Abstraction Layer (RAL) is a SystemVerilog or OpenVera VMM application package used to automate the creation of a high-level, object-oriented abstraction layer for memory-mapped registers and memories in a design under verification. The abstraction mechanism allows verification environments and tests to be migrated from block to system levels without any modifications. It also allows fields to be moved between physical registers without requiring modifications in the verification environment or tests.

The VMM Register Abstraction Layer can be used in a SystemVerilog VMM-based methodology or in an OpenVera RVM-based methodology. Regardless of the language used, all of the classes implementing the RAL are prefixed with vmm\_.

The RAL includes predefined testcases that you can use to verify the correct operation of registers and memories in a design under verification. It includes usage assertions to detect incorrect register

and memory accesses. A functional coverage model is included to accurately measure how thoroughly the registers and memories have been exercised.

The RAL supports front-door and back-door access to provide redundant paths to the register and memory implementation, and verify the correctness of the decoding and access paths. The RAL also supports designs with multiple physical interfaces, as well as registers and memories shared across multiple interfaces.

Figure 1-1 Structure of a RAL-based Environment



Figure 1-1 shows the structure of a verification environment based on a RAL. Existing VMM environments can be easily retrofitted to include a RAL.

The sections in this User Guide describe how to use the RAL in the order of which each task should be accomplished. Reading and applying this document in a linear fashion will result in a working RAL-based verification environment with automatically verified registers and memories.

# **Unsupported Features**

The following features are still under development and are currently not supported:

- @none offset specification
- Virtual fields and virtual registers

Appendix B, "RAL Classes" identifies those methods in the base classes that are not yet implemented.

# 2

## **Usage Model**

A RAL model comprises fields grouped into registers. Registers and memories are grouped into blocks, and blocks correspond to individually designed and verified components with their own host processor interfaces, address decoding and memory-mapped registers and memories. Even if a memory is physically implemented externally to the block and it is accessed through the block, as part of the block's address space, then the memory is considered as part of the block RAL model.

Blocks may be grouped into systems. Systems and blocks can be grouped into larger systems. A system may contain multiple instances of the same block or subsystem.

The smallest RAL model that can be used is a block. A block may contain one register and no memories or thousands of registers and gigabytes of memory. A system may contain a single block and no subsystems, or several instances of the same block and different subsystems.

For each element in a RAL model—field, register, memory, block or system—there is a class instance that abstracts the read and write operations on that element. Figure 2-1 shows the structure of a design block with two registers, which have two and three fields respectively, and an internal and external memory. Figure 2-2 shows the structure of the corresponding RAL model.

Figure 2-1 Structure of a Design Block







When using RAL, fields, registers and memory locations are not accessed via read and write cycles at specific addresses through a bus-functional model. Rather, they are accessed through read and write methods in their corresponding abstraction class. It is the responsibility of the RAL to turn these abstracted accesses into read and write cycles at the appropriate addresses via the appropriate bus-functional model. A RAL user never needs to worry about the specific address or location of a field, register or memory location, only the name.

For example, the field ADDR in the CONFIG register shown in Figure 2-1 can be accessed through the RAL shown in Figure 2-2 using the CODEC.CONFIG.ADDR.read() method. Similarly, location 7 in the BFR memory can be accessed using the CODEC.BFR.write(7,...) method. Furthermore, since the location of fields within physical registers is somewhat arbitrary, fields are also accessible independently of their register location. For example, the same ADDR field can also be accessed using the CODEC.ADDR.read() method. Therefore, if a field is relocated in another register, you do not need to modify a verification environment or testcase.

"Understanding the Generated Model" on page 3 details how the structure of the RAL model is created from a specification and how the names of the specification are used to create the instance names of the various abstraction classes.

Appendix B, "RAL Classes" details the functionality available in each abstraction class.

Chapter 9, "DUT Configuration" details how a RAL model is used to configure a DUT. It also explains how to write block-level register and memory access operations that are portable from a block-level environment to a system-level environment.

## **Mirroring**

The RAL abstraction model maintains a mirror of what it thinks the current value of registers is inside the DUT. The mirrored value is not guaranteed to be correct because the only information the RAL abstraction model has is the read and write access to those registers. If the DUT internally modifies the content of any field or

register through its normal operations (for example, by setting a status bit or incrementing an accounting counter), the mirrored value becomes outdated.

The RAL abstraction model takes every opportunity to update its mirrored value. Upon every read operation, whether via a physical interface or back-door access, the mirror for the read register is updated. Upon every write operation, whether via a physical interface or back-door access, the new mirror value for the written register is predicted based on the access modes of the bits in the register. Resetting a RAL abstraction model sets the mirror to the reset value specified in the model.

A mirror is not a scoreboard. It can accurately predict the content of registers that are not updated by the design. However, it cannot determine if an updated value is correct or not. For example, a one-bit field of mode "vmm\_ral::A1" can return a value of 0 in one read operation and a value of 1 in the subsequent read operation. The mirror notices the change in value and updates itself, but it cannot assume that the raising of that bit is invalid. However, if the same bit goes from 1 to 0 without an intervening write operation or a reset to clear, the mirror flags the updated value as invalid.

You can access mirrored values in zero-time by using the "vmm\_ral\_field::get()" or "vmm\_ral\_reg::get()" methods. You can also update the mirror by using the "vmm\_ral\_field::mirror()", "vmm\_ral\_reg::mirror()" or "vmm\_ral\_block\_or\_sys::mirror()" methods. Updating the mirror for a field also updates the mirror for all the other fields in the same register. Updating the mirror for a block or system updates the mirror for all fields and registers it contains. Updating a mirror in a large block or system may take a lot of simulation time if physical read cycles are used, whereas updating using back-door access usually takes zero-time.

You can write to mirrored values in zero-time by using the "vmm\_ral\_field::set()" or "vmm\_ral\_reg::set()" methods. Once a mirror value has been written to, it no longer reflects the value in the corresponding field or register in the DUT. You can update the DUT to match the mirror values by using the "vmm\_ral\_reg::update()" or "vmm\_ral\_block\_or\_sys::update()" methods. If the new mirrored value matches the old mirrored value, the register is not updated. Updating a block or system with its mirror updates all fields and registers it contains with their corresponding mirror values. Updating a large block or system may take a lot of simulation time if physical write cycles are used, whereas updating using back-door access usually takes zero-time. Synopsys recommends that you use this update-from-mirror process when configuring the DUT to minimize the number of write operations performed.

### **Memories Are Not Mirrored**

Memories can be quite large. That is why they are usually modelled using a sparse array approach. Only the locations that have been written to are stored, and later read back. Any unused memory location is not modelled. Mirroring a memory would require that the same technique be used.

When verifying the correct operations of a memory, it is necessary to read and write all addresses. This negates the memory-saving characteristics of a sparse-array technique. Both the memory model of the DUT and the memory mirror, would end up being fully populated, and duplicating the same large amount of information.

Unlike bits in fields and registers, the behavior of bits in a memory is very simple: all bits of a memory can either be written to or not. A memory mirror would then be a ROM or RAM memory model—a

model that is already being used in the DUT to model the memory being mirrored. The memory mirror can then be replaced by providing back-door access to the memory model.

Therefore, using the "vmm\_ral\_mem::peek()" or "vmm\_ral\_mem::poke()" methods provide the exact same functionality as a memory mirror. Additionally, unlike a mirror based on observed read and write operations, using back-door accesses instead of a mirror always returns or sets the actual value of a memory location in the DUT.

If you specify the necessary hdl\_node attributes in the RALF specification, memories modelled inside a Verilog DUT using single-dimension unpacked arrays of packed bits, have their back-door access automatically generated. You must provide a user-defined back-door mechanism if the memory is modelled using an associative array, discrete registers or uses a third-party memory model (such as the DesignWare memory models). Refer to Chapter 10, "Back-door Access" for additional information.

# 3

# Installing and Using RAL

Every shipment of VCS or Vera includes RAL. Therefore, no further installation is required. If you are using SystemVerilog with an older version of VCS that does not include a RAL installation, or you wish to use a more recent version of the SystemVerilog implementation of RAL, you can use a separate installation. First, you must obtain the VMM open source distribution available at http://vmmcentral.org and install it in some directory identified by the \$VMM\_HOME environment variable.

## **Minimum Requirements**

You must have, at a minimum, the specified versions of the following tools:

- VCS or Pioneer 2005.06-SP1
- Vera 2005.06

- Perl 5.6
- TCL

### **Installation Instructions**

Perform the following steps to install the VMM Open Source distribution:

- 1. Create an installation directory.
  - This directory must be accessible by all users.
- Decompress and expand the VMM Open Source package.
   Install the package in the installation directory created in step 1.
- Define the VMM\_HOME environment variable.
   For the remainder of this document, the installation directory will
  - be referred to as \${VMM\_HOME}.
- 4. Add \${VMM\_HOME}/shared/bin to your PATH environment variable.

## Compiling and Running OpenVera Code With Vera

To make the predefined RAL classes visible in your OpenVera code, put the following directive at the top of the relevant source files:

```
#include "vmm_ral.vrh"
```

Vera will automatically locate the header file and load the appropriate object file found in the Vera distribution.

## **Compiling and Running OpenVera Code With VCS**

To make the predefined RAL classes visible in your OpenVera code, you must specify the following file before any OpenVera source files when compiling using VCS:

```
vcs -ntb -ntb_opts rvm ...\
    ${VCS_HOME}/etc/rvm/vmm_ral.vrp ...
```

## **Compiling and Running SystemVerilog Code**

To make the predefined RAL classes visible in your SystemVerilog code, include the following directive at the top of the relevant source files:

```
`include "vmm_ral.sv"
```

...<u>and</u> specify the following command-line option:

```
% vcs ... -ntb_opts rvm ...
```

This automatically includes the source code for the predefined classes in your simulation found in the VCS installation.

Alternatively, you can simply list the following file on the command line before any file that uses the RAL classes:

```
${VCS_HOME}/etc/rvm/vmm_ral.sv
```

## **Using a VMM Open Source Distribution**

You must indicate to VCS where to locate the source files by using the following command-line option and by omitting the "-ntb\_opts rvm" option:

```
+incdir+${VMM_HOME}/sv
```

Alternatively, you can simply list the following file, along with the include directory, on the command line before any file that uses the RAL classes:

```
% vsc ... +incdir+${VMM_HOME}/sv \
${VMM_HOME}/sv/vmm_ral.sv ...
```

4

## Register and Memory Specification

The Register Abstraction Layer File (RALF) is used to specify all the registers and memories in the design under verification. It is used to generate the object-oriented register and memory high-level abstraction layer. The first step in a project is to create a RALF description. Appendix A, "RALF Syntax" contains detailed syntax and documentation for the RALF description.

As you add and modify fields, registers, and memories, you can update the RALF description many times during a project. You can then regenerate the abstraction layer multiple times without requiring modifications to the existing environment or tests.

## Systems, Blocks, Registers, and Fields

In RAL, a design is a block or a system of blocks. The smallest functional unit that can be verified is a block. Systems are designs composed of blocks. Systems can also be composed of smaller systems of blocks, called subsystems.

There must be at least one block in a RALF description. The top-level construct describing the design under verification can be a block or system construct. The top-level block is identified when the RAL code is generated, therefore, a single RALF description may contain descriptions of multiple blocks and systems. The following example shows the RALF description of a design block:

#### Example 4-1 RALF Description of a Design Block

```
block blk_name {
    ...
}
```

Systems are composed of subsystems or blocks. Blocks are composed of registers and memories. There can be no registers or memories directly in a system. If a design has system-wide registers or memories, they should be described in a block named, for example, system\_wide. The following example shows the RALF description of a system:

#### Example 4-2 RALF Description of a System

```
system sys_name {
    ...
    block blk_name ...
    system subsys_name ...
}
```

Registers are composed of fields. Fields are concatenated to form a register, with optional unused bits between fields. A register must contain at least one field. The following example shows the RALF description of registers and memories in a block:

#### Example 4-3 RALF Description of Registers and Memories in a Block

```
block blk_name {
    ...
    register reg_name ...
    register reg_name ...
    memory mem_name ...
}
```

The field is the basic unit of the RAL. Fields are accessed atomically, independently of their location within a register or other fields. Therefore, fields can be moved within or across registers without having to modify the code that uses them. The following example shows the RALF description of fields in a register:

#### Example 4-4 RALF Description of Fields in a Register

```
register reg_name {
    ...
    field fld_name ...
    field fld_name ...
}
```

## **Reusability and Composition**

RALF descriptions are intended to describe designs that can be arbitrarily combined and reused to create larger designs. There is no need for a RALF description of a block or subsystem to be aware of the context in which the block or subsystem is going to be used. In RALF descriptions, blocks and subsystems are described as stand-alone designs.

Although a RALF can describe an entire design inline, as in Example 4-5, a description can also instantiate blocks, registers and fields as required. The granularity of the description is arbitrary and you should plan for it to maximize reuse.

### Example 4-5 Inlined RALF Description

RALF descriptions can include other RALF descriptions of smaller designs. Included descriptions can be reused and instantiated to compose the description of a larger design. The following example illustrates how this can be done:

## Example 4-6 Hierarchical RALF Description

```
field fld_name {
    ...
}

register reg_name {
    ...
    field fld_name ;
}

memory mem_name {
    ...
```

```
block blk_name {
          ...
          register reg_name;
          memory mem_name;
}
system sys_name {
          ...
          block blk_name;
}
```

# **Naming**

The names of fields, registers, memories, blocks, and systems are very important because these names are used to identify their corresponding abstraction class in the RAL abstraction model.

The following naming conventions apply to the names elements within a RALF description:

Names must not be OV or SV reserved keywords

These names are used as the name of abstraction classes in the generated OV or SV code. Therefore, they cannot be the same as reserved keywords in OV or SV.

Field names should be unique within a block

Each block abstraction class contains a class property for each field contained in all of its registers, regardless of the specific register where it is located. If unique, the name of the field class property within the block abstraction class is the name of the field. In this case, fields can be moved within or across physical registers without affecting the verification environment or tests. Regardless of field name uniqueness, the block abstraction class contains another field class property referring to each field using the concatenation of the register and field name. See "Registers" for additional information.

#### Example 4-7 Field Class Properties in a Block Abstraction Class

```
block blk_name {
    register reg_name {
        field fld1;
        field fld2;
    }
    register xyz {
        field fld2;
    }
}

Yields:

class ral_block_blk_name;
    ...
    vmm_ral_field fld1, reg_name_fld1;
    vmm_ral_field reg_name_fld2;
    ...
    vmm_ral_field xyz_fld2
endclass
```

 Register names must be unique within a block and should be unique from field names.

Each block abstraction class contains a class property for each register it contains. The name of the register class property within the block abstraction class is the name of the register and must, therefore, be unique and should be different from field names.

#### Example 4-8 Register Abstraction Classes in a Block Abstraction Class

```
block blk_name {
    register reg_name {
        field fld1;
        field fld2;
    }
}

Yields:

class ral_block_blk_name;
    ral_reg_blk_name_reg_name reg_name;
    vmm_ral_field fld1, reg_name_fld1;
    vmm_ral_field fld2, reg_name_fld2;
endclass
```

 Memory names must be unique within a block and unique from register names and should be unique from field names.

Each block abstraction class contains a class property for each memory it contains. The name of the memory class property within the block abstraction class is the name of the memory and must, therefore, be unique and different from register names. It should also be different from field names.

#### Example 4-9 Memory Abstraction Classes in a Block Abstraction Class

```
block blk_name {
    register reg_name {
        field fld1;
        field fld2;
    }
    memory mem_name;
}

Yields:

class ral_block_blk_name;
    ral_reg_blk_name_reg_name reg_name;
    vmm_ral_field fld1, reg_name_fld1;
    vmm_ral_field fld2, reg_name_fld2;
    ral_mem_blk_name_mem_name mem_name;
```

endclass

Block and subsystem names must be unique within a system.

Each system abstraction class contains a class property for each block and subsystem it contains. The name of the block and subsystem class property within the system abstraction class is the name of the block or subsystem. Therefore, block and subsystem names must be unique.

 Independently defined names of registers, memories, blocks, and systems must be, respectively, globally unique within a RALF description.

Each independently defined RALF element corresponds to a generated abstraction class in the RALF model (see "Understanding the Generated Model"). The names of these elements are used to generate the name of the corresponding class. Class names must be globally unique in SystemVerilog and OpenVera. Therefore, the names of independently defined registers, memories, blocks, and systems must be globally unique, otherwise they will generate identical abstraction class names.

This requirement does not apply to elements defined inline within another definition.

#### Note:

Instantiated fields, registers, memories, blocks and subsystems can be renamed. With all of these naming requirements, it would be very difficult to have reusable RALF descriptions. Descriptions would need to know of their contexts to ensure uniqueness. Nor would it be possible to describe a design that contains multiple instances of the same block. Fortunately, any element of a RALF description can be renamed when instantiated to ensure uniqueness.

#### Example 4-10 Renaming RALF Elements

```
block blk_name {
    ...
}
system sys_name {
    ...
    block blk_name=blk1;
    block blk_name=blk2;
}
```

# **Hierarchical Descriptions and Composition**

A RAL description can have independently specified registers, memories, blocks, and subsystems. You can instantiate these elements in higher level elements to create complete design descriptions.

When you specify registers, memories, blocks and subsystems, you also independently and explicitly specify their physical width as a number of bytes. Therefore, a block can be composed of registers and memories of smaller or larger width. Similarly, systems can be composed of blocks of smaller or larger width.

If you instantiate an element in a wider element, the value of the narrower element is justified to the least-significant bit and the most significant bits are padded with zero or truncated.

If you instantiate an element in a narrower element, the value of the wider element is split into the minimum number of narrower values.

You can specify splitting as:

- Big Endian The most-significant bits are split into the lower addresses in the narrower address space. A 5-byte wide value of 0x1234567890 would be split into three 2-byte narrower values at increasing addresses in the following order: 0x0012, 0x3456 and 0x7890.
- Little Endian The least-significant bits are split into the lower addresses in the narrower address space. A 5-byte wide value of 0x1234567890 would be split into three 2-byte narrower values at increasing addresses in the following order: 0x7890, 0x3456 and 0x0012.
- **Big FIFO** All split values are accessed at the same physical address in the narrower address space. The most-significant bits are accessed first. A 5-byte wide value of 0x1234567890 would be split into three consecutive 2-byte narrower values at the same address in the following order: 0x0012, 0x3456 and 0x7890.
- **Little FIFO -** All split values are accessed at the same physical address in the narrower address space. The least-significant bits are accessed first. A 5-byte wide value of 0x1234567890 would be split into three consecutive 2-byte narrower values at the same address in the following order: 0x7890, 0x3456 and 0x0012.

# **Arrays and Register Files**

Many designs have identical registers or groups of registers located in consecutive memory locations. These registers could be described by explicitly specifying each register, ignoring the fact that they are identical.

#### Example 4-11 Explicit specification of register arrays

```
register reg_name {
    ...
}
block blk_name {
    ...
    register reg_name=reg_0;
    register reg_name=reg_1;
    ...
    register reg_name=reg_7;
}
```

The repetitive process could be simplified by using the TCL *for-loop* command. Using the for-loop only simplifies the syntactical requirements of the specification. It does not change the RAL model that will be ultimately generated.

#### Example 4-12 Iterated explicit specification of register arrays

```
register reg_name {
    ...
}
block blk_name {
    ...
    for {set n 0} {$n < 8} {incr n} {
        register reg_name=reg_$n;
    }
}</pre>
```

The problem with explicitly enumerating consecutive registers is that they have unique names. It will not be possible to randomly index or iterate over their RAL model when writing SystemVerilog or OpenVera code that uses these consecutive registers.

Specifying consecutive registers using a register array will result in an array being available to be indexed or iterated on at runtime, not just at specification time. See "Arrays" for more details on the code generation process for arrays.

#### Example 4-13 Specification of register arrays

```
register reg_name {
    ...
}
block blk_name {
    ...
    register reg_name[8];
    register regX[5] {
     ...
}
```

A sequence of register arrays will locate them in consecutive memory locations. For example, the specification in Example 4-13 will result in the following address map: reg\_name[0], reg\_name[1], ... reg\_name[7], regX[0], regX[1], ... regX[4]. If sequences of register groups, or interleaved register arrays are required, then you should a register file array. The specification in Example 4-14 will yield the following address map: reg[0].reg\_name, reg[0].X, reg[1].reg\_name, ... reg[4].reg\_name, reg[4].X.

#### Example 4-14 Specification of register file arrays

```
register reg_name {
    ...
}
block blk_name {
```

# Virtual Fields and Virtual Registers

By default, fields and registers are assumed to be implemented in individual, dedicated hardware structures with a constant and permanent physical location such as a set of D flip-flops. In contrast, virtual fields and virtual registers are implemented in memory or RAM. Their physical location and layout is created by an agreement between the hardware and the software, not by their physical implementation.

Virtual fields and registers can be modelled using RAL by creating a logical overlay on a RAL memory model that can then be accessed as if they were real physical fields and registers. The RAL model of the memory itself remains available for directly accessing the raw memory without regard to any virtual structure it may contain.

Virtual fields define continuous bits in one or more memory locations and can span a memory location boundary. Virtual fields are contained in virtual registers. Virtual registers define continuous whole memory locations. They can span multiple memory locations but are always composed of entire memory locations, never fractions of memory locations.

Figure 4-1 Virtual Field and Virtual Register Structure



Virtual registers are always arrays because the usual reason they are virtual is that there are a large number of them and implementing them in a RAM instead of individual flip-flops is most efficient. Arrays of virtual registers are associated with a memory. The association of a virtual register array with a memory can be static (for example, specified in the RALF file) or dynamic (for example, specified at runtime through user code).

Static virtual registers are associated with a specific memory and are located at specific offsets within that memory. The association is specified in the RALF file and is created by the code generator. This association is permanent and cannot be broken at runtime.

#### Example 4-15 Static virtual register array

```
block MAC {
    ...
    memory DMABFRS { ... }
    ...
    virtual register CHANNEL[1024] DMABFRS@0 {
        field {...};
        ...
    }
}
```

Dynamic virtual registers are dynamically associated with a user-specified memory and are located at user-specified offsets within that memory at runtime. The dynamic allocation of virtual register arrays can also be performed randomly by a Memory

Allocation Manager instance. The structure of the virtual registers is specified in the RALF file, but the number of virtual registers in the array and its association with a memory is specified in the SystemVerilog or OpenVera code and must be correctly implemented by the user. Dynamic virtual registers arrays can be relocated or resized at runtime.

#### Example 4-16 Dynamic virtual register specification

```
block MAC {
    ...
    memory DMABFRS { ... }
    ...
    virtual register CHANNEL {
        field {...};
        ...
    }
}
```

#### Example 4-17 Implementing dynamic virtual registers

#### Example 4-18 Randomly implementing dynamic virtual registers

Because virtual fields and virtual registers are implemented in memory, their content is not mirrored by the RAL model.

## **Multiple Physical Interfaces**

Some designs may have more than one physical interface, each with accessible registers or memories. Some registers or memories may even be accessible via more than one physical interfaces and be shared.

A physical interface is called a domain. Only blocks and systems can have domains. Domains contain registers and memories. If a block or system has only one physical interface, there is no need to specify a domain for that interface.

For example, the block "bridge" shown in Example 4-19 specifies a block with two physical interfaces and a register accessible from both interfaces at offset 0 in their respective address spaces.

#### Example 4-19 Specification for a two-domain block

```
register xfer {
   bits 32;
   access rw;
   shared (xfer_reg);
}

block bridge {
   bytes 4;
   domain apb {
      register xfer;
   }
   domain ahb {
      register xfer;
   }
}
```

Some physical interfaces may have different transactions used for configuration than the transactions used for normal operations. For example, PCI interfaces have configuration write transactions that are different from normal write transactions.

Configuration transactions are typically used to set a base address and other decoding information required by normal transactions. Because configuration transactions are used separately from normal transactions, and normal transactions cannot occur until the DUT has been suitably configured using configuration transactions, configuration and normal transactions on the same physical interface must be modelled as separate physical interfaces.

Systems with multiple domains can instantiate blocks with a single domain. A domain must be entirely instantiated within a system domain, that is, a block-level or subsystem-level domain cannot be split between two system-level domains. Different block-level or subsystem-level domains can be instantiated in the same system-level domain but in different address offsets.

When instantiating a multiple-domain block or sub-system in a multiple-domain system, the same name and hdl\_path must be used for all instances. This creates a single instance of the block or subsystem with its various domains instantiated in different domains.

Example 4-20 shows a specification of a multiple-domain instantiation. Notice how the same instance name "br" and HDL path are used in both cases. Example 4-21 shows the corresponding abstraction model of the system. Notice how domains do not create an additional abstraction scope.

#### Example 4-20 Instantiating a two-domain block in a two-domain system

```
system amba {
   bytes 4;
   domain apb {
      block bridge.apb=br (amba_bus.bridge);
   }
   domain ahb {
      block bridge.ahb=br (amba_bus.bridge);
   }
}
```

#### Example 4-21 Model of a two-domain block in a two-domain system

```
class ral_block_bridge extends vmm_ral_block;
    ral_reg_xfer xfer;
    ...
endclass

class ral_sys_amba extends vmm_ral_sys;
    ral_block_bridge br;
    ...
endclass
```

# 5

# **Code Generation**

Once a description of the available registers and memories in a design is available, ralgen can automatically generate the RAL abstraction model for these registers and memories. Test cases, firmware, device drivers and DUT configuration code use this model to access the registers and memories through an object-oriented abstraction layer. The predefined tests also use this model to verify the functional correctness of the registers and memories.

## **Generating a RAL Model**

To generate the RAL model, use the following command:

```
% ralgen [options] -t topname -l sv|ov {-I dir} {filename.ralf}
```

Where:

#### -t topname

The name of the top-level block or system description in the RALF file that entirely describes the design under verification.

#### -1 sv|ov

Specifies SystemVerilog (sv) or OpenVera (ov) as the implementation language for the generated code. Depending on which option you specify, the RAL model for the entire design is generated in either a file named ral\_topname.sv or ral\_topname.vr in the current working directory.

#### -I dir

An optional list of directories that ralgen searches for sourced Tcl files.

#### filename.ralf

The name of the files containing the RALF description. Although, the <code>.ralf</code> extension is not required, Synopsys recommends you specify it. If you specify more than one file, they are parsed as if they had been concatenated together.

#### **Options**

The following options are available:

-b

Generate the back-door access code for those registers and memories where a complete hdl\_path has been specified.

-с а

Generate the "Address Map" functional coverage model. The -c option may be specified multiple times.

-c b

Generate the "Register Bits" functional coverage model. The -c option may be specified multiple times.

-c f

Generate the "Field Values" functional coverage model. The -c option may be specified multiple times.

-е

Generate empty constraint blocks for every abstract class.

# **Understanding the Generated Model**

The generated abstraction model is a function of the RALF description used to generate it. Therefore, understanding how the generation process works will help you use the generated model based on the knowledge of the RALF description.

The generated abstraction model is described using a bottom-up approach, in the order in which the classes are generated and then compiled. If you prefer to read a top-down description, simply read the following sections ("Fields", "Registers", "Register Files", "Virtual Registers", "Memories", "Blocks", and "Systems") in the reverse order.

#### **Fields**

No abstraction class is generated for a field definition. Instead, each field is modeled by an instance of the vmm\_ral\_field class (for details, see "vmm\_ral\_field").

The instance of that class is stored in a property of the class modeling the register that instantiates it and the block that instantiates the register.

#### Registers

An abstraction class is generated for each register definition. For each:

- Independently defined register named regnam, there is a class named ral\_reg\_regnam
- Register named regnam defined inline in the specification of a block named blknam, there is a class named ral\_reg\_blknam\_regnam
- Register named regnam defined inline in the specification of a register file named filnam in a block named blknam, there is a class named ral\_reg\_blknam\_filnam\_regnam

In all cases, the register abstraction class is derived from the vmm ral reg class (for details, see "vmm ral reg").

All virtual methods defined in the vmm\_ral\_reg class are
overloaded in the register model class. Each virtual method is
overloaded to implement register-specific behavior of the register as
defined in the RALF description. No new methods are added to the
register abstraction class.

As shown in Example 5-1, the register abstraction class contains a class property for each field it contains. The name of the property is the name of the field. There are no properties for unused or reserved fields.

#### Example 5-1 Register Model Class for Register in Example A-4

```
class ral_reg_CTRL extends vmm_ral_reg;
  vmm_ral_field TXE;
  vmm_ral_field RXE;
  vmm_ral_field PAR;
  vmm_ral_field DTR;
  vmm_ral_field CTS;
  ...
endclass: ral_reg_CTRL
```

Instances of this class are found in the block abstraction class for the blocks instantiating this register.

#### **Register Files**

An abstraction class is generated for each register file definition. For each register file named filnam defined inline in the specification of a block named blknam, there is a class named ral\_regfile\_blknam\_filnam. The register abstraction class is not derived from any base class because it is purely a container for the registers instantiated in the register file.

The register file container class contains a class property for each register it contains. See the "Blocks" on page 9 section for a description of those properties.

#### Example 5-2 Register File Specification and Corresponding Model

```
block dma_ctrl {
    regfile chan {
        register src {
            field addr { ... }
```

```
}
register dst {
    field addr { ... }
}
register count {
    field n_bytes { ... }
}
register ctrl {
    field TXE { ... }
    field BSY { ... }
}
```

#### Corresponding abstraction model:

```
class ral_regfile_dma_ctrl_chan;
    ral_reg_dma_ctrl_chan_src src;
    vmm_ral_field src_addr;

ral_reg_dma_ctrl_chan_dst dst;
    vmm_ral_field dst_addr;

ral_reg_dma_ctrl_chan_count count;
    vmm_ral_field n_bytes, count_n_bytes;
    vmm_ral_field TXE, ctrl_TXE;
    vmm_ral_field BSY, ctrl_BSY;
    ...
endclass: ral_reg_dma_ctrl_chan
```

Instances (usually arrays of instances) of this class are found in the block abstraction class for the blocks instantiating this register file.

#### **Virtual Registers**

An abstraction class is generated for each virtual register array definition. For each independently defined virtual register array named vregnam, there is a class named ral\_vreg\_vregnam. For each virtual register array named vregnam defined inline in the specification of a block named blknam, there is a class named

ral\_vreg\_blknam\_vregnam. In both cases, the virtual register array abstraction class is derived from the "vmm\_ral\_vreg" class (for details, see "vmm\_ral\_reg"). A single abstraction class is used for all virtual registers in the array.

All virtual methods defined in the "vmm\_ral\_vreg" class are overloaded in the virtual register array abstraction class. Each virtual method is overloaded to implement register-specific behavior of the virtual register array as defined in the RALF description. No new methods are added to the virtual register array abstraction class.

As shown in Example 5-3, the virtual register array abstraction class contains a class property for each virtual field it contains. The name of the property is the name of the field. There are no properties for unused or reserved fields, and unlike register arrays, a single instance of the virtual register array abstraction class is used to model the complete virtual register array.

#### Example 5-3 Virtual Register Abstraction Class

```
block blk1 {
  memory ram0 { ... }

  virtual register dma[256] ram0@0x0000 {
    field len { ... }
    field bfrptr { ... }
    field ok { ... }
}
```

#### Corresponding abstraction model:

```
class ral_vreg_blk1_dma extends vmm_ral_vreg;
  vmm_ral_vfield len;
  vmm_ral_vfield bfrptr;
  vmm_ral_vfield ok;
  ...
endclass: ral_vreg_blk1_dma
```

A single instance (not an array of instance) of this class is found in the block abstraction class for the blocks instantiating a virtual register array.

#### **Memories**

An abstraction class is generated for each memory definition. For each independently defined memory named memnam, there is a class named ral\_mem\_memnam. For each memory named memnam defined inline in the specification of a block named blknam, there is a class named ral\_mem\_blknam\_memnam.

In both cases, the memory abstraction class is derived from the vmm\_ral\_mem class (for details, see "vmm\_ral\_mem").

All virtual methods defined in the vmm\_ral\_mem class are overloaded in the memory abstraction class. Each virtual method is overloaded to implement memory-specific behavior of the memory as defined in the RALF description. No new methods are added to the memory abstraction class.

As shown in Example 5-4, the memory abstraction class contains no additional class properties.

#### Example 5-4 Memory Abstraction Class for Memory in Example A-9

```
class ral_mem_ROM extends vmm_ral_mem;
    ...
endclass: ral_mem_ROM
```

Instances of this class are found in the block abstraction class for the blocks instantiating this memory.

#### **Blocks**

An abstraction class is generated for each block definition. For each independently defined block named blknam, there is a class named ral\_block\_blknam. For each block named blknam defined inline in the specification of a system named sysnam, there is a class named ral\_block\_sysnam\_blknam. In both cases, the block abstraction class is derived from the vmm\_ral\_block class (for details, see "vmm\_ral\_block").

All virtual methods defined in the <a href="mm\_ral\_block">mm\_ral\_block</a> class are overloaded in the block abstraction class. Each virtual method is overloaded to implement block-specific behavior of the block as defined in the RALF description. No new methods are added to the block abstraction class.

As shown in Example 5-5 and Example 5-6, the block abstraction class contains a class property for each register and register file it contains. The name of the register or register file property is the name of the register or file. The block abstraction class also contains one or two class properties for each field it contains. The name of each field property is the name of the field (if unique within the register) and the name of the register concatenated with the name of the field, respectively. There are no properties for unused or reserved fields.

#### **Important:**

It is preferable that field names be unique across blocks. Therefore, each field has a property with the same name in the block abstraction class that instantiates them. If you move the field to another physical register, you can use this uniquely-named field property to reduce testbench maintenance. If you use the name that is prefixed with the register name, you must modify testbenches if the field is relocated to another physical register.

#### Example 5-5 Block Abstraction Class for Block in Example A-10

```
class ral_block_uart extends vmm_ral_block;
    ral_reg_CTRL CTRL;
    vmm_ral_field TXE, CTRL_TXE;
    vmm_ral_field RXE, CTRL_RXE;
    vmm_ral_field PAR, CTRL_PAR;
    vmm_ral_field DTR, CTRL_DTR;
    vmm_ral_field CTS, CTRL_CTS;

    ral_mem_tx_bfr tx_bfr;
    ...
endclass: ral_block_uart
```

#### Example 5-6 Block Abstraction Class for Block in Example A-12

```
ral_reg_data_xfer frm_pci;
vmm_ral_field frm_pci_data;
...
endclass: ral_block_bridge
```

Instances of this class are found in the system model class for the systems instantiating this block.

#### **Arrays**

If a block contains a register array or register file array, the class property for the register array or register file array is declared as a fixed sized array to the corresponding register abstraction class or register file container class. Similarly, the field properties for the fields contained in the register array are declared as a fixed sized array of vmm\_ral\_field classes.

#### Example 5-7 Array Specifications and Corresponding Model

```
block b1 {
    register r1[32] {
        field f1 { ... }
    }
    regfile rf[16] {
        register r1 {
            field f1 { ... }
        }
        register r2[4] {
            field f1 { ... };
        }
    }
}
```

#### Corresponding abstraction model:

```
class ral_regfile_b1_rf;
   ral_reg_b1_rf_r1 r1;
   vmm_ral_field r1_f1;

ral_reg_b1_rf_r2 r2[4];
   vmm_ral_field f2_f1[4];
   ...
```

```
endclass: ral_regfile_b1_rf

class ral_block_b1 extends vmm_ral_block;
   ral_reg_b1_r1 r1[32];
   vmm_ral_field f1[32], r1_f1[32];

   ral_regfile_b1_rf rf[16]
   ...
endclass: ral_block_b1
```

#### **Systems**

An abstraction class is generated for each system definition. For each independently defined system named sysnam, there is a class named ral\_sys\_sysnam. For each subsystem named subnam defined inline in the specification of a system named sysnam, there is a class named ral\_sys\_sysnam\_subnam.

In both cases, the system abstraction class is derived from the vmm\_ral\_sys class (for details, see "vmm\_ral\_sys").

All virtual methods defined in the vmm\_ral\_sys class are overloaded in the system abstraction class. Each virtual method is overloaded to implement system-specific behavior of the system as defined in the RALF description. No new methods are added to the system abstraction class.

As shown in Example 5-8 and Example 5-9, the system abstraction class contains a class property for each block and subsystem it contains. The name of the block or subsystem property is the name of the block or system. For blocks with multiple domains, the name of the blocks and subsystems are also available prefixed with the domain name.

#### Example 5-8 System Abstraction Class for Example A-13

```
class ral_sys_SoC extends vmm_ral_sys;
  ral_block_uart uart0;
  ral_block_uart uart1;
  ...
endclass: ral_sys_SoC
```

#### Example 5-9 System Abstraction Class for Example A-14

```
class ral_sys_SoC extends vmm_ral_sys;
    ral_block_uart uart0, ahb_uart0;
    ral_block_uart uart1, ahb_uart1,
    ral_block_bridge ahb_br;
    ral_block_bridge pci_br;
    ...
endclass: ral_sys_SoC
```

#### **Arrays**

If a system contains a block array or subsystem array, the class property for the block array or subsystem array is declared as a fixed sized array of the corresponding block abstraction class or system abstraction class.

#### Example 5-10 System Abstraction Class with Block Array

```
class ral_sys_SoC extends vmm_ral_sys;
   ral_block_uart uart[2]
   ...
endclass: ral_sys_SoC
```

# **UML** Diagram

The following UML diagram shows the relationships of the various classes in a complete RAL model. For detailed information, refer to Appendix B which contains detailed descriptions of each class, in alphabetical order.



Figure 5-1 UML Diagram of Complete RAL Model

6

# Physical-layer Transactors

The generated abstraction layer provides a high-level interface mechanism to the registers and memories in a design. Testbenches can thus be written in terms of register and memory access without having to worry about addresses or bus cycles. However, the abstraction layer must eventually turn these accesses into physical read and write cycles to the design under verification.

It is not possible to write a generic abstraction layer on top of a specific physical interface. Thus, the RAL assumes a generic physical interface that can perform read and write cycles at specified addresses and return read and cycle completion status information. The RAL assumes it is connected to a generic transactor vmm\_rw\_xactor (see "vmm\_rw\_xactor"), extended from rvm\_xactor. This generic transactor executes generic transactions described by the vmm\_rw\_access transaction descriptor. The

behavior of the generic transactor is predefined in its own extension of the vmm\_xactor::main() method which invokes two new virtual methods to execute burst or single transactions.

These generic transactions must be translated and executed on the actual physical interface of the design under verification. You accomplish this by instantiating an appropriate bus-functional model in an extension of the <a href="wmm\_rw\_xactor">wmm\_rw\_access</a> transactions to appropriate transactions on the bus-functional model in an extension of the

```
vmm_rw_xactor::execute_single() or
vmm_rw_xactor::execute_burst() virtual methods. It is not
necessary to further extend the vmm_xactor::main() method,
although it can be done if you require more autonomous behavior.
```

The structure of a translation transactor is shown in Figure 6-1. The UML diagram of a translation transactor is shown in Figure 6-2.

Figure 6-1 Structure of Translation Transactors



Figure 6-2 UML Diagram of Translation Transactor



The vmm\_xactor::start\_xactor(),
vmm\_xactor::stop\_xactor(), and

vmm\_xactor::reset\_xactor() methods must be overloaded to appropriately start, stop and reset the physical-level BFM instantiated in the generic transactor and used to execute the generic transactions when the generic transactor is started, stopped or reset.

The execute\_single() task has no default implementation and must be overloaded. The execute\_burst() task has a default implementation that executes burst transactions as equivalent single transactions. If the physical protocol does not support burst transactions, the execute\_burst() task need not be overloaded.

You must define a translation transactor for each unique physical protocol on the design. Multiple physical interfaces using the same physical protocol can use multiple instances of the same translation transactor class.

Example 6-1 shows a translation transactor that executes the generic transactions on a AHB bus.

#### Example 6-1 Executing Generic Transactions on AHB Interface

```
class ahb_rw_xlate extends vmm_rw_xactor;
   ahb_master ahb;
   ahb tr
              randomized tr;
   function new(string
                                      instance,
                int unsigned
                                      stream id,
                vmm_rw_access_channel exec_chan = null);
      super.new("AHB RAL Master", instance, stream_id,
                exec_chan);
      this.ahb = new(...);
   endfunction: new
  virtual task execute_single(vmm_rw_access tr);
      // Translate the generic RW into a AHB RW
      ahb tr xtr = new;
      xtr.data id
                   = tr.data_id;
      xtr.scenario_id = tr.scenario_id;
      xtr.stream_id = tr.stream_id;
      this.randomized_tr.randomize() with {
         addr == tr.addr << 2;
         if (tr.kind == vmm_rw::WRITE) {
            kind == ahb tr::WRITE;
            data == tr.data;
         } else kind == ahb_tr::READ;
      $cast(xtr, this.randomized_tr.copy());
      // Execute physical transaction,
      // assuming a blocking completion model.
      this.ahb.in_chan.put(xtr);
      if (tr.kind == vmm_rw::READ) tr.data = xtr.data;
      if (xtr.status == ahb_tr::NO_ERR)
         tr.status = vmm_rw::IS_OK;
      else tr.status = vmm_rw::ERROR;
    endtask: execute single
  virtual void function start_xactor();
      super.start xactor();
      this.ahb.start xactor();
   endfunction: start_xactor
```

endclass: ahb\_rw\_xlate

# **Resetting Transactors and Disabling Threads**

You should avoid resetting transactors involved in executing physical accesses in the middle of an operation. This may cause a mismatch between the mirrored value in the RAL model and the hardware. If an instance of an "vmm\_rw\_xactor" is reset using the method while an access transaction is executed, the transaction is forcibly completed with a vmm\_rw: RETRY status.

A similar problem arises when a thread performing RAL operations is disabled or terminated. Information internal to the RAL model may be left in a spurious state. It will be necessary to invoke the "vmm\_ral\_reg::reset()" method on the register that was being accessed by the disabled or terminated thread.

7

# **Verification Environment**

Testbenches and tests need a verification environment on which to execute. The predefined tests that come with RAL require some specific elements to be present in the verification environment on which they are built.

A RAL-based verification environment integrates a RAL model with the physical-level transactors that perform the read and write operation and with the design under verification.

A RAL-based environment must be derived from the vmm\_ral\_env class, which is itself derived from the rvm\_env or vmm\_env class. The vmm\_ral\_env class is a simple extension of its base class and only serves to introduce two predefined elements: a reset task to reset the design under verification repeatedly during simulation, and an instance of the vmm\_ral\_access transactor. For additional information about the vmm\_ral\_env class, see "vmm\_ral\_env".

Once the RAL-based verification environment is suitable for executing the predefined RAL tests, you can expand it to be used as the verification environment for all user-defined tests. However, it is important that the design under verification be as idle and inactive as possible after the completion of the vmm\_ral\_env::reset\_dut() method. The predefined tests built on top of the verification environment expect that the value of registers will remain unchanged between accesses. If a field value cannot be guaranteed to remain constant between accesses, its access mode should be specified as other.

A RAL-based verification environment is VMM compliant.

### **Top-level Module**

The first step in creating a RAL-based verification environment is to create a top-level module instantiating the design under verification. The top-level module also instantiates all signals needed to connect to the pins of the design as well as clock generators.

#### Example 7-1 Top-level Module

```
module tb_top;

reg clk = 0;
wire rst = 0;
...
design dut(..., clk, rst, ...);

always #5ns clk = ~clk;
endmodule:tb_top
```

#### SystemVerilog Interfaces

If you are using SystemVerilog, the top-level module also includes all interface instances required by the physical-level transactors. The wires in the interface may be directly connected to the pins of the design under verification or they may be connected to the wires or variables inside the interface instances used by the design.

#### Example 7-2 SystemVerilog Interface Instances in Top-level Module

```
module tb_top;
...
ahb_if ahb0();

design dut(..., ahb0.hadr, ahb0.hdat, ...);
...
endmodule:tb_top
```

#### **OpenVera Interfaces**

If you are using OpenVera, the next step is to specify the interface instances and the binding of interface signals to virtual port instances. They are used to connect to the design under verification.

The physical-level transactors may come with macros to facilitate the specification of the interface and virtual port bindings.

#### Example 7-3 OpenVera Interface and Virtual Port Bindings

```
bind ahb_ma_port ahb0_ma {
   adr ahb0.adr;
   dat ahb0.dat;
   ...
}
```

#### **Environment Class**

The next step is to create the environment class. The environment class must be derived from the vmm\_ral\_env class.

#### Example 7-4 RAL-Based Environment Class

```
class tb_env extends vmm_ral_env;
    ...
endclass: tb_env
```

The RAL-based environment base class has similar requirements to the rvm\_env and vmm\_env base classes. Additionally, there are three requirements for its implementation: RAL Model, Physical-level Transactors and Reset Tasks. The following sections describe these requirements.

#### **RAL Model**

An instance of the generated RAL model must exist. The name of the top-level class in the RAL model depends on the RALF description used to generate it.

You must then register the RAL model with the RAL access transactor instantiated by the base class, using the vmm\_rw\_access::set\_model() method.

#### Example 7-5 RAL Model Instance for Block Design

```
class tb_env extends vmm_ral_env;
    ral_block_uart ral_model;
    ...
    function new();
        this.ral_model = new;
        this.ral.set_model(this.ral_model);
    endfunction: new
    ...
endclass: tb_env
```

#### Example 7-6 RAL Model Instance for System Design

```
class tb_env extends vmm_ral_env;
    ral_sys_SoC ral_model;
    ...
    function new();
        this.ral_model = new;
        this.ral.set_model(this.ral_model);
    endfunction: new
    ...
endclass: tb_env
```

#### **Physical-level Transactors**

The physical-level transactors required to translate between the generic read/write transactions and the actual physical interfaces on the design, must also be instantiated. According to the VMM guidelines, they are instantiated in the build() method.

An additional requirement of the RAL-based environment is that their instances must be registered with the RAL access transactor instantiated in the base class. If there is more than one domain (for example, physical interface) in the design under verification, the domain name corresponding to the physical interface driven by the transactor instance must be specified.

Example 7-7 and Example 7-8 show physical interface transactors for single-domain and two-domain designs.

# Example 7-7 Physical Interface Transactor Instance for Single-domain Design

```
class tb_env extends vmm_ral_env;
...
ral_ahb_master ahb;
...
virtual function void build();
super.build();

this.ahb = new(...);
this.ral.add_xactor(this.ahb);
...
endfunction: build
...
endclass: tb_env
```

#### Example 7-8 Physical Interface Transactor Instance for Two-domain Design

```
class tb_env extends vmm_ral_env;
...
ahb_rw_xlate ahb;
pci_rw_xlate pci;
...
virtual function void build();
super.build();

this.ahb = new(...);
this.ral.add_xactor(this.ahb, "ahb");
this.pci = new(...);
this.ral.add_xactor(this.pci, "pci");
...
endfunction: build
...
endclass: tb_env
```

#### **Reset Task**

Finally, instead of overloading the vmm\_env::reset\_dut() or rvm\_env::reset\_dut\_t() method, the hardware reset sequence is specified by overloading the vmm\_ral\_env::hw\_reset() method. The vmm\_ral\_env::reset\_dut() method calls this new method to perform a hardware reset during the simulation process. Example 7-7 illustrates a hardware reset.

#### Example 7-9 Specifying Hardware Reset Sequence

```
class tb_env extends vmm_ral_env;
...
  virtual task hw_reset();
    tb_top.rst <= 1;
    repeat (3) @ (posedge tb_top.clk);
    tb_top.rst <= 0;
  endfunction: hw_reset
...
endclass: tb_env</pre>
```

8

## **Executing Pre-defined Tests**

It is now possible to execute any of the predefined tests that come with RAL to verify the proper operation of the registers and memories in the design under verification. We recommend that you start with the simplest test—the hardware reset test—to debug the RAL-based environment, the physical transactors, and the design under verification to a level where they can be taken through more complicated tests.

Some of the predefined tests require that back-door access be available for registers or memories. See Chapter 10, "Back-door Access" for details on providing back-door access.

The predefined tests expect a file to be included before the program statement. In OpenVera, that file must be named ral\_env.vrh. In SystemVerilog, the name of that file may be specified by defining the VMM\_RAL\_TEST\_PRE\_INCLUDE symbol. If that symbol is not defined, the file named ral\_env.svh is included that file must be named ral\_env.svh. You can use it to include other header or

source files necessary to compile the test without errors according to your compilation strategy. You can also use it to set the timescale for the test. In SystemVerilog, a second file may be included inside the program block. the name of that file is specified by defining the VMM\_RAL\_TEST\_POST\_INCLUDE symbol. If that symbol is not defined, no file is included. You can use this second inclusion point to include files that must be outside of the \$unit package or \$root module, such as the generated RAL model if it contains hierarchical references for backdoor accesses.the default name of the verification environment used by the predefined tests is tb\_env. If the verification environment has a different name, specify it by defining the RAL\_TB\_ENV macro in the ral\_env.vrh or ral\_env.svh file as follows:

```
'define RAL_TB_ENV my_env
```

### **SystemVerilog**

To compile and simulate the hardware reset test (named hw\_reset) using SystemVerilog, use the following commands. You need to add the necessary command-line options and arguments to correctly compile all of the required transactors, the verification environment and design files.

#### **Using a VMM Open Source Installation**

To compile and simulate the hardware reset test (named hw\_reset) using a VMM Open Source distribution, use the following commands. You need to add the necessary command-line options and arguments to correctly compile all of the required transactors, the verification environment and design files.

```
% ... +incdir+$VMM_HOME/sv \
    $VMM_HOME/sv/RAL/tests/hw_reset.sv ...
```

### **OpenVera with VCS**

To compile and simulate the hardware reset test (named hw\_reset) using OpenVera under VCS (NTB), use the following commands. You need to add the necessary command-line options and arguments to correctly compile all of the required transactors, the verification environment and design files.

```
% vcs -ntb -ntb_opts rvm \
    $VCS_HOME/etc/rvm/vmm_ral.vrp \
    ... $VCS_HOME/etc/rvm/ov/RAL/tests/hw_reset.vr ...
% ./simv
```

### **OpenVera with Vera**

To compile and simulate hardware reset test (named hw\_reset) using OpenVera under Vera, use the following commands. You need to add the necessary command-line options and arguments to correctly compile all of the required transactors, the verification environment and design files.

#### **Predefined Tests**

The following predefined tests are included in RAL. You can augment or modify them to better verify your design.

```
gen_html (SV only)
```

Generates (crude) HTML documentation of the RAL model.

```
hw_reset
```

Applies hardware reset to the design and read all registers in the design. Verifies that the value read for each register corresponds to the specified reset value.

```
bit_bash
```

Verifies that all bits operate as specified, assuming that the DUT is completely idle. Does not test bits of mode  $vmm\_ral::OTHER$  and  $vmm\_ral::USERn$ .

```
reg_access (SV only)
```

Exercises all registers with a back-door access available using the following process:

- Skip the register if it contains unpredictable fields, such as OTHER
- Write ~reset using frontdoor

- Check register content using backdoor
- Write reset value using backdoor
- Check register content using frontdoor

#### mem\_walk

Walks through all addresses in vmm\_ral::RW memories using the following process for address k:

- Write ~k at address k
- If k>0, read address k-1 and expect ~(k-1)
- if k>0, write k-1 at address k-1
- if last address, read address  ${\bf k}$  and expect  ${\sim}{\bf k}$

#### mem\_access

Walks through all addresses in memories with a back-door access available using the following process for address k:

- Write random value  ${\bf v}$  at address  ${\bf k}$  through frontdoor
- If memory is RW, expect v through back-door read
- Write ~v through back-door write
- Read and expect ~k through front-door read

#### shared access

Exercises all shared registers and memories using the following process for each domain (requires at least one domain with READ capability or back-door access).

- Write a random value using the domain

| - Check the content using all other domains, checking access rights |  |
|---------------------------------------------------------------------|--|
|                                                                     |  |
|                                                                     |  |
|                                                                     |  |
|                                                                     |  |
|                                                                     |  |
|                                                                     |  |
|                                                                     |  |
|                                                                     |  |
|                                                                     |  |
|                                                                     |  |
| I Register Abstraction Layer User Guide                             |  |
| negiolei Aboliauliuli Layel Ooli Gulue                              |  |

9

# **DUT** Configuration

Once the correct operation of the registers and memories inside the DUT have been confirmed using the predefined tests, you must implement functional tests to verify the actual functionality of the design. This usually requires that you configure the DUT in some way.

The vmm\_ral\_env verification environment is a VMM-compliant environment, therefore, the configuration of the DUT is implemented with an extension of the vmm\_ral\_env::cfg\_dut() method, as shown in Example 9-1.

#### Example 9-1 Extension of the cfg\_dut() Method in the Environment

```
class tb_env extends vmm_ral_env;
    ...
    virtual task cfg_dut();
        super.cfg_dut();
        ...
    endtask: cfg_dut
    ...
endclass: tb_env
```

The verification environment configures the DUT by writing to configuration fields by using the RAL model. All fields, registers, and memories are directly accessible through the RAL abstraction model by using the appropriate hierarchical reference to the field, register, or memory abstraction model. See "Understanding the Generated Model" for a description of how the structure of the RALF specification is used to generate the structure of the RAL abstraction model. For example, a UART with a configuration register as shown in Figure 9-1, could be configured through its RAL model as shown in Example 9-2.

Figure 9-1 UART Configuration Register



#### Example 9-2 Configuration Through the RAL Model

You can minimize the number of write cycles by using the mirror update capability of RAL. In the implementation of the DUT configuration process shown in Example 9-3, a single physical write cycle is performed instead of two, because both fields are located in the same register. Should the selected configuration correspond to the default configuration of the DUT, no write cycles are necessary or executed.

#### Example 9-3 Minimizing Physical Configuration Transactions

```
virtual task cfg_dut();
    vmm_rw::status_e status;
    super.cfg_dut();
    case (this.cfg.parity)
        NONE: this.ral_model.PAR.set(2'b00);
        ODD : this.ral_model.PAR.set(2'b01);
        EVEN: this.ral_model.PAR.set(2'b10);
    endcase
    this.ral_model.DATA8.set(this.cfg.use_8_bits);
    this.ral_model.update(status);
endtask: cfg_dut
```

If it is necessary to reuse the block configuration procedure between the block-level environment and the system-level environment, you should implement the block configuration procedure in a task, as shown in Example 9-4. The block configuration task, takes as an argument, the block RAL model used to configure the block.

#### Example 9-4 Block Configuration Task

```
task uart_config(uart_cfg
                               cfq,
                 ral_block_uart ral_model);
   vmm rw::status e status;
   case (cfq.parity)
      NONE: ral_model.PAR.set(2'b00);
      ODD : ral model.PAR.set(2'b01);
      EVEN: ral_model.PAR.set(2'b10);
   endcase
  ral_model.DATA8.set(cfg.use_8_bits);
   ral model.update(status);
endtask: uart_config
virtual task cfg_dut();
   super.cfg_dut();
   uart_config(this.cfg, this.ral_model);
endtask: cfg_dut
```

Should the UART be present in a system, you can reuse the configuration task in the system environment. As shown in Example 9-5, you can use the same configuration task to configure multiple instances of the block.

#### Example 9-5 Reusing Block Configuration Task in System Configuration

```
virtual task cfg_dut();
   super.cfg_dut();
   uart_config(this.cfg.uart0, this.ral_model.uart0);
   uart_config(this.cfg.uart1, this.ral_model.uart1);
endtask: cfg_dut
```

# 10

### **Back-door Access**

A back-door access to registers and memory locations is an important tool for efficiently verifying their correct operation.

A back-door access can uncover bugs that may be hidden because write and read cycles are performed using the same access path. For example, if the wrong memory is accessed or the data bits are reversed, whatever bug is introduced on the way in (during the write cycle) will be undone on the way out (during the read cycle).

A backdoor improves the efficiency of verifying registers and memories because it can access registers and memory locations with little or no simulation time. Later, once the proper operation of the physical interface has been demonstrated, you can use back-door access to completely eliminate the simulation time required to configure the DUT, which can sometimes be a lengthy process.

A back-door access operates by directly accessing the simulation constructs that implement the register or memory model through a hierarchical name within the design hierarchy. The main challenges of implementing a back-door access are the identification and maintenance of that hierarchical path and the nature of the simulation constructs used to implement the register or memory model.

Back-door access is limited only by the capabilities of the underlying language and simulation environment.

#### Back-door Read/Write vs. Peek/Poke

You can perform back-door access to registers and memory by using either the following read/write methods:

```
"vmm_ral_field::read()"
```

```
"vmm_ral_field::write()"
```

```
"vmm_ral_mem::read()"
```

```
"vmm_ral_mem::write()"
```

```
"vmm_ral_reg::read()"
```

```
"vmm_ral_reg::write()"
```

...or the following peek/poke methods:

```
"vmm_ral_field::peek()"
```

```
"vmm_ral_field::poke()"
```

<sup>&</sup>quot;vmm\_ral\_mem::poke()"

- "vmm\_ral\_reg::peek()"
- "vmm\_ral\_reg::poke()"

The peek() methods return the actual value read using the backdoor without modifying the content of the register or memory. Should the register content be modified upon a normal read operation, such as a clear-on-read field, it will not be modified. Therefore, reading using peek() methods may yield different results than reading through read() methods.

The poke() methods deposit the specified value directly in the register or memory. Should the register contain non-writable bits or bits that do not reflect the exact value written, such as a read-update or write-1-to-clear fields, they will contain a different value than if the same value had been written through normal means. All field values, regardless of their access mode, will be forced to the poked value. Therefore, writing using poke() methods may yield different results than writing through the frontdoor.

**Note:** Some design implementations may not allow values to be poked. For example, a read-only register that is implemented by sampling signal values or constants cannot be poked. In such instances, a vmm\_rw::ERROR status should be returned.

When using the read() methods with a back-door access path, the behavior of the register or memory access mimics the same access performed using a front-door access. For example, reading a register containing a clear-on-read field will cause the field value to be cleared by poking zeroes into it.

When using the write() method with a back-door access path, the behavior of the register or memory access mimics the same access performed using a front-door access. For example, writing to a

read-only field using back-door access will cause the field value to be maintained by first peeking its current value then poking it back in instead of the specified value (unless the entire register is composed of read-only fields, in which case, the entire write operation is ignored).

#### **Generated Backdoors**

Automatically-generated back-door mechanisms are associated with their corresponding register or memory abstraction class when the RAL model containing these registers and memories is instantiated. However, in order to enable the automatic generation of back-door access, it is necessary to specify the hierarchical path to the HDL structures that implement the register or memory. This is accomplished by using the hdl\_path attributes in "field", "register", "regfile", "memory", "block" and "system" instantiations of the RALF specification.

The generated backdoor simply concatenates the path elements specified in the individual hdl\_path attributes to form the complete path to the target register or memory. For example, the RALF file shown in Example 10-1 would yield the path

```
S1_TOP_PATH.b1_i.dec.r1_reg to the register r1.
```

#### Example 10-1 RALF Description with hdl\_path Specifications

For a path to be well-formed, a RALF "regfile", "block" or "system" must correspond to a design module or entity instance. For example, the (partial) RTL code shown in Example 10-2 represents the structure of the design matching the specification in Example 10-1.

#### Example 10-2 RTL Structure

```
module b1(...);
    ...
    always @ (posedge clk)
    begin: dec
        reg [7:0] r1_reg;
        if (rst) r1_reg <= 0;
        else if (...) r1_reg <= ...;
    end
    ...
endmodule

module s1(...);
    ...
    b1 b1_i(...);
    ...
endmodule

module tb_top;
    ...
    s1 dut(...);
    ...
endmodule</pre>
```

The absolute path to the instance of the DUT that corresponds to the RAL model is specified by defining the <code>name\_TOP\_PATH</code> symbol where <code>name</code> is the uppercase name of the top-level block or system in the RAL model. Using the structure shown in <code>Example 10-2</code>, the <code>S1\_TOP\_PATH</code> symbol must be defined to <code>tb\_top.dut</code>, as shown in the following:

```
% vcs ... +define+S1_TOP_PATH=tb_top.dut ... \
    ral s1.sv ...
```

#### **Arrays**

If the RALF specification contains arrays of "system", "block", "regfile" or "register" instances (see "Arrays and Register Files" for more details on arrays of instances), the hdl\_path attribute must contain a %d placeholder that will be replaced with the decimal index value of the instance in the array.

For example, the RALF file shown in Example 10-3 would generate the following paths to access the different instances of register r1 located in each instance of the block b1:

```
    S1_TOP_PATH.b1_i0.dec.r1_reg
```

```
    S1_TOP_PATH.b1_i1.dec.r1_reg
```

#### Example 10-3 RALF Description with Array hdl\_path Specifications

Of course, this implies that the module or reg instances corresponding to the arrays have matching names, as shown in Example 10-4.

#### Example 10-4 RTL Structure with Arrays of Instances

```
module s1(...);
    ...
    b1 b1_i0(...);
    b1 b1_i1(...);
    ...
endmodule
```

#### **VHDL**

Automatic back-door access generation is not currently supported for VHDL designs, or registers located in a portion of the design described using VHDL or encapsulated using VHDL (for example, inside a VHDL donut).

#### **Target Structures**

The automatically-generated back-door access code must make certain assumptions about the nature of the HDL code used to implement the register and memory being accessed. Although there are almost unlimited ways you can implement a register, there are only a few styles that are supported by the back-door access generator. It is important that, when implementing registers and memories in RTL code, a suitable coding style be used.

The following guidelines outline the restrictions on RTL structures used to implement registers and memories to enable automatic generation of their back-door access. Some of these restrictions may be removed in the future as the capabilities of the back-door access generator are improved.

If the target structures do not meet the requirements for automatic generation of back-door access, a user-defined back-door access mechanism must be created, as specified in "User-defined Backdoors" on page 15.

# Writable Fields and memories must be implemented using "reg".

When performing a back-door write operation, a blocking procedural assignment is used. This requires that the target of the assignment be a reg.

# Read-only fields may be implemented using wire, parameter or Boolean expression.

Such structures cannot be written to, therefore, only the read back-door access to a read-only field is generated. Attempting a back-door write to a read-only field will result in an error.

#### Example 10-5 Read-only Field Implemented Using an Expression

```
always @ (*)
begin
  if (wr) rdat = 'Z;
  else case (addr)
    ...
    16'h0010: rdat = {fifo_fl, fifo_mt};
    ...
  endcase
end
```

#### Example 10-6 RALF Description for Read-only Field

```
register r1 @'h0010{
   bytes 2;
   field mt (fifo_mt) {
      bits 1;
      reset 1;
      access ro;
   }
   field fl (fifo_fl) {
      bits 1;
      reset 0;
      access ro;
   }
}
```

#### Example 10-7 Alternative RALF Description for Read-only Field

```
register r1 (fifo_fl, fifo_mt) @'h0010{
   bytes 2;
   field mt {
      bits 1;
      reset 1;
   }
   field fl {
      bits 1;
      reset 0;
   }
}
```

#### A register may implement all of its fields in a single "reg".

A register may be composed of more than one field. All these different fields may be implemented in the same reg that implements the overall register. This implies that all bits in the register, up to the most-significant bits of the most-significant field, are implemented and there are no reserved or unused bits between fields. In that case, no hdl\_path should be specified in field instantiations in the register specification.

For example, the register specified using the register definition shown in Example 10-8, can be implemented using the RTL code shown in Example 10-9. The reg named r1\_reg is used to implement fields f1 and f2.

#### Example 10-8 Register with Multiple Fields

```
register r1 (r1_reg) @'h0010{
   bytes 2;
   field f1 {
      bits 4;
      reset 4'hA;
   }
   field f2 {
      bits 8;
      reset 8'h55;
   }
}
```

#### Example 10-9 Single-reg Implementation of Register with Multiple Fields

If per-field peek()/poke() operations are required (not yet supported), each field instance should have its respective bit slice specified in its hdl\_path attribute. For example, the register specified using the register definition shown in Example 10-10, can also be implemented using the RTL code shown in Example 10-9.

#### Example 10-10 Register with Multiple Fields

```
register r1 @'h0010{
   bytes 2;
   field f1 (r1_reg[3:0]) {
      bits 4;
      reset 4'hA;
   }
   field f2 (r1_reg[11:4]) {
      bits 8;
      reset 8'h55;
   }
}
```

#### A register may implement its fields in separate "reg".

A register may be composed of more than one field. All these different fields may be implemented in different regs that each implement one field. The register is the concatenation of these individual regs. This implementation allows reserved or unused bits between fields. In that case, the hdl\_path must be specified in field instantiations in the register specification.

For example, the register specified using the register definition shown in Example 10-11, can be implemented using the RTL code shown in Example 10-12. The regs named f1\_reg and f2\_reg are used to implement fields f1 and f2 respectively. Additionally, both Example 10-5 and Example 10-6 show an example of a register implemented using separate constructs for separate read-only fields.

#### Example 10-11 Register with Multiple Fields

```
register r1 @'h0010{
   bytes 2;
   field f1 (f1_reg) {
      bits 4;
      reset 4'hA;
   }
   field f2 (f2_reg) @8 {
      bits 4;
      reset 4'h5;
   }
}
```

#### Example 10-12 Multiple-reg Implementation of Register with Multiple Fields

```
reg [3:0] f1_reg, f2_reg;
always @ (posedge clk)
begin
   if (rst) begin
      f1_reg <= 4'hA;
      f2_reg <= 4'h5};
   end
   else if (wr) case (addr)
      16'h0010: begin
         f1_reg <= wdat[3:0];</pre>
         f2_reg <= wdat[11:8];</pre>
      end
   endcase
end
always @ (*)
begin
   if (wr) rdat = 'Z;
   else case (addr)
     16'h0010: rdat = {f2_reg, 4'h0, f1_reg};
   endcase
end
```

#### A field may be implemented using multiple "reg".

Like registers, a field may be implemented as separate regs. For example, the register specified using the register definition shown in Example 10-13, can be implemented using the RTL code shown in Example 10-14. The regs named f2a\_reg and f2b\_reg are used to implement field f2.

#### Example 10-13 Field Implemented with Multiple regs

```
register r1 @'h0010{
  bytes 2;
  field f1 (f1_reg) {
    bits 4;
    reset 4'hA;
  }
  field f2 (f2a_reg, f2b_reg) @8 {
    bits 4;
    reset 4'h5;
  }
}
```

#### Example 10-14 Multiple-reg Implementation of a Fields

```
reg [3:0] f1_reg, f2a_reg, f2b_reg;
always @ (posedge clk)
begin
   if (rst) begin
      f1_reg <= 4'hA;
      {f2a_reg, f2b_reg} <= 4'h55};
   end
   else if (wr) case (addr)
      16'h0010: begin
         f1_reg <= wdat[3:0];</pre>
          {f2a_reg, f2b_reg} <= wdat[11:4];
      end
   endcase
end
always @ (*)
begin
   if (wr) rdat = 'Z;
```

```
else case (addr)
    ...
    16'h0010: rdat = {f2a_reg, f2b_reg, f1_reg};
    ...
    endcase
end
```

#### A register may have a mix of read-only and writable fields.

Read-only fields cannot be written to, even with a backdoor. A register containing a mix of read-only and writable fields will skip the read-only fields during a back-door write operation.

#### A memory must be implemented using a single unpacked array.

A memory is accessed using the offset of the memory as the index of the array storing its content. Two memories cannot be modeled using the same array nor can a memory be implemented using the concatenation of multiple arrays (either bit-wise or address-wise).

For example, the memory specified using the memory definition shown in Example 10-15, can be implemented using the RTL code shown in Example 10-16. The reg named m1\_reg is used to implement the entire memory.

#### Example 10-15 Memory Specification

```
memory m1 (m1_reg) @'h1000{
    size 1k;
    bits 16;
}
```

#### Example 10-16 Implementation of Memory with Unpacked Array

```
reg [15:0] ml_reg[1024];
always @ (posedge clk)
begin
    if (wr) casex (addr)
        ...
        16'b0001_00xx_xxxx_xxxx: ml_reg[addr[9:0]] <= wdat;
        ...
        endcase
end

always @ (*)
begin
    if (wr) rdat = 'Z;
    else casex (addr)
        ...
        16'b0001_00xx_xxxx_xxxx: rdat = ml_reg[addr[9:0]];
        ...
        endcase
end</pre>
```

**Note**: Automatic generation of back-door access to memories modeled using DesignWare models is not yet supported.

### **User-defined Backdoors**

User-defined back-door mechanisms are instantiated and associated with their corresponding register or memory abstraction class in the implementation of the  $vmm\_ral\_env::build()$  method.

A user-defined register backdoor is provided through an extension of the "vmm\_ral\_reg\_backdoor" class. A back-door write operation is implemented in the "vmm\_ral\_reg\_backdoor::write()" virtual method whereas a back-door read operation is implemented in the "vmm\_ral\_reg\_backdoor::read()" virtual method. This back-door access is then associated with a specific register through the "vmm\_ral\_reg::set\_backdoor()" method.

A user-defined memory backdoor is provided through an extension of the "vmm\_ral\_mem\_backdoor" class. A back-door write operation is implemented in the "vmm\_ral\_mem\_backdoor::write()" virtual method whereas a back-door read operation is implemented in the "vmm\_ral\_mem\_backdoor::read()" virtual method. This back-door access is then associated with a specific memory through the "vmm\_ral\_mem::set\_backdoor()" method.

If a memory contains error detection and correction codes (ECC), the memory backdoor must handle the generation of ECC bits on write operations. For more information, see "ECC Backdoor Access".

# Implementing a Register Backdoor in OpenVera with Verilog DUT

The following steps detail and illustrate how to implement a register backdoor when using an OpenVera verification environment on a Verilog DUT. Note that it is a different approach than the one used in the automatically generated backdoor in OpenVera because this approach requires less typing and maintenance.

Create a port-less module containing read and write tasks. If a
port-less module containing register back-door access tasks
already exists, you can use the same module. If this is not the
first register backdoor, go directly to step 2.

```
module backdoors;

task reg_read(input integer id,
```

```
output [63:0] data);
   begin
      case (id)
         default: begin
            $display("Invalid register identifier %0d",
                      id);
            $finish;
         end
      endcase
   end
   endtask
   task reg_write(input integer id,
                   input [63:0] data);
   begin
      case (id)
         default: begin
            $display("Invalid register identifier %0d",
                      id);
            $finish;
         end
      endcase
   end
   endtask
endmodule
```

2. Add a new choice to both case statements using the same integer value. The integer value must be unique and different from the other choices in the case statements. That integer value is now the unique integer identifier for that register.

```
begin
    case (id)
    ...
    4: ...
    default: ...
    endcase
end
endtask
```

3. Identify the absolute hierarchical access path to the register, starting with the topmost module. Identify the simulation constructs used to implement the register. The path and simulation constructs are subject to change should the structure of the DUT change. The path and constructs may also change between an RTL model and a gate-level model.

For illustration purposes, the register is implemented using two regs named field1 and field2, with an unused bit between them.

4. In the new choice in the read task, implement the necessary statements to read the current value of the register and return it in the data argument.

5. In the new choice in the write task, implement the necessary statements to set the current value of the register to the value specified in the data argument.

```
task reg_write(...);
begin
```

6. In the file that defines the verification environment class (extended from vmm\_ral\_env), define the register back-door read and register back-door write tasks as available external tasks. If this definition already exists, because this is not the first register backdoor to be implemented, go to step 8.

7. In the same file, create an extension of the "vmm\_ral\_reg\_backdoor" class with an integer identifier assigned at construction time. Use this integer identifier when calling the Verilog tasks in the extensions of the virtual methods.

```
integer stream_id)
{
   reg_bkdr_wr(this.id, data);
   write_t = vmm_rw::IS_OK;
}

virtual function vmm_rw::status_e
   read_t(var bit [63:0] data,
        integer data_id,
        integer scenario_id,
        integer stream_id)
{
   mem_bkdr_rd(this.id, data);
   read_t = vmm_rw::IS_OK;
}
```

8. In the extension of the vmm\_ral\_env::build() method,
 allocate an instance of the extended "vmm\_ral\_reg\_backdoor"
 class with the unique integer identifier used in the case statement
 choices created in step 2. Then associate that new instance with
 the corresponding register abstraction class in the RAL model.

```
task tb_env::build()
{
    super.build();
    ...
    {
        reg_backdoors bkdr = new(4);
        this.ral_model.regname.set_backdoor(bkdr);
    }
}
```

#### Implementing a Register Backdoor in SystemVerilog

The following steps detail and illustrate how to implement a register backdoor when using a SystemVerilog verification environment and DUT:

 In the file that defines the verification environment class (extended from vmm\_ral\_env), create an extension of the "vmm\_ral\_reg\_backdoor" class with an integer identifier assigned at construction time. If this class extension exists because this is not the first register backdoor, go directly to step 2.

```
class reg_backdoors extends vmm_ral_reg_backdoor;
   local int id;
   function new(int id);
      this.id = id;
   endfunction: new
   virtual task write(output vmm_rw::status_e status,
                      input bit [63:0] data,
input int data_id,
                                        data_id,
scenario_id,
                    input int
                    input int
                                          stream_id);
     case (id)
        default: begin
            $display("Invalid register identifier %0d",
                    id);
            $finish;
        end
      endcase
   endtask: write
   virtual task read(output vmm_rw::status_e status,
                    output bit [63:0] data, input int data_id,
                    input int
                    input int
     case (id)
        default: begin
            $display("Invalid register identifier %0d",
                    id);
            $finish;
        end
      endcase
   endtask: write
endclass: reg_backdoors
```

Add a new choice to both case statements using the same integer value. This integer value is now the unique integer identifier for that register.

3. Identify the absolute hierarchical access path to the register, starting with the topmost module. Identify the simulation constructs used to implement the register. The path and simulation constructs are subject to change should the structure of the DUT change. They may also change between an RTL model and a gate-level model.

For illustration purposes, the register is implemented using two reg named field1 and field2, with an unused bit between them.

4. In the new choice in the read virtual task, implement the necessary statements to read the current value of the register and return it in the data argument.

5. In the new choice in the write task, implement the necessary statements to set the current value of the register to the value specified in the data argument.

```
virtual task write(output vmm_rw::status_e status,
                  input bit [63:0] data,
                  input int
                                         data_id,
                                       scenario_id,
                  input int
                  input int
                                         stream id);
  case (id)
    4: begin
          bit unused;
          {tb_top.dut...field2, unused,
           tb_top.dut...field1} = data;
       end
    default: ...
  endcase
endtask: write
```

6. In the extension of the vmm\_ral\_env::build() method,
 allocate an instance of the extended "vmm\_ral\_reg\_backdoor"
 class with the unique identifier used in the case statement choice
 created in step 2. Then associate that new instance with the
 corresponding register abstraction class in the RAL model.

```
function void tb_env::build();
    super.build();
    ...
```

```
begin
    reg_backdoors bkdr = new(4);
    this.ral_model.regname.set_backdoor(bkdr);
    end
endfunction: build
```

## Implementing a Memory Backdoor in OpenVera with DWMM

The following steps detail and illustrate how to implement a memory backdoor when using an OpenVera verification environment on a DesignWare Memory Model (DWMM):

- 1. Include the file \$\{VMM\_HOME}\/ov/RAL/example/dwmm/\\vmm\_ral\_dwmm\_backdoor.vr in the file that implements the verification environment (based on vmm\_ral\_env). If this file has already been included because this is not the first memory backdoor, go directly to step 2.
- 2. Identify the model ID of the DWMM instance.
- 3. In the extension of the vmm\_ral\_env::build() method,
   allocate an instance of the vmm\_ral\_dwmm\_backdoor class with
   the DWMM instance identifier identified in step 2. Then associate
   that new instance with the corresponding memory abstraction
   class in the RAL model.

```
task tb_env::build()
{
    super.build();
    ...
    {
       vmm_ral_dwmm_backdoor bkdr = new(2);
       this.ral_model.memname.set_backdoor(bkdr);
    }
}
```

## Implementing a Memory Backdoor in OpenVera with Verilog DUT

The following steps detail and illustrate how to implement a memory backdoor when using an OpenVera verification environment on a Verilog DUT:

Create a port-less module containing read and write tasks. If a
port-less module containing register back-door access tasks
already exists, you can use this module. If these tasks exist
because this is not the first memory backdoor, go directly to step 2.

```
module backdoors;
   task mem_read(input integer id,
                 input [63:0] offset,
                 output [63:0] data);
   begin
      case (id)
         default: begin
            $display("Invalid memory identifier %0d",
                      id);
            $finish;
         end
      endcase
   end
   endtask
   task mem_write(input integer id,
                  input [63:0] offset,
                  input [63:0] data);
   begin
      case (id)
         default: begin
            $display("Invalid memory identifier %0d",
                      id);
            $finish;
         end
      endcase
```

```
end
endtask
endmodule
```

An integer identifier—arbitrarily assigned but *unique*—is used to identify the memory requiring back-door access. It will be necessary to translate from that identifier to the actual hierarchical access path in the case statement.

2. Add a new choice to both case statements using the same integer value. The integer value must be unique from all of the other integer values in the respective case statements. This integer value is now the unique integer identifier for that memory.

```
task mem read(...);
begin
   case (id)
      . . .
      2: ...
      default: ...
   endcase
end
endtask
task mem_write(...);
begin
   case (id)
      . . .
      2: ...
      default: ...
   endcase
end
endtask
```

 Identify the absolute hierarchical access path to the memory, starting with the topmost module. Identify the simulation constructs used to implement the memory. The path and simulation constructs are subject to change should the structure of the DUT changes. They may also change between an RTL model and a gate-level model. For illustration purposes, the memory is implemented using two 8-bit arrays named byte0 and byte1, with a parity bit. Bit #16 is used as an indication of the parity validity.

4. In the new choice in the read task, implement the necessary statements to read the current value of the memory at the specified offset and return it in the data argument.

5. In the new choice in the write task, implement the necessary statements to set the current value of the memory at the specified address to the value specified in the data argument.

```
task reg_write(...);
begin
    case (id)
    ...
    2: begin
        reg par = (^data[15:0]) ^ data[16];
        tb_top.dut...parity[offset] = par;
        {tb_top.dut...byte1[offset],
            tb_top.dut...byte0[offset]} = data;
    end
    default: ...
    endcase
end
endtask
```

6. In the file that defines the verification environment class (extended from vmm\_ral\_env), define the memory back-door read and write tasks as available external tasks. If this definition already exists, because this is not the first memory backdoor to be implemented, go to step 8.

7. In the same file, create an extension of the "vmm\_ral\_mem\_backdoor" class with an integer identifier assigned at construction time. Use this integer identifier when calling the Verilog tasks in the extensions of the virtual methods.

```
class mem_backdoors extends vmm_ral_mem_backdoor {
   local id;
   task new(integer id)
      this.id = id;
   virtual function vmm_rw::status_e
      write_t(bit [63:0] offset,
              bit [63:0] data,
                          data_id,
               integer
              integer scenario_id,
integer stream_id)
   {
      mem_bkdr_wr(this.id, offset, data);
      write t = vmm rw::IS OK;
   }
   virtual function vmm_rw::status_e
      read_t(bit [63:0] offset,
```

```
var bit [63:0] data,
    integer data_id,
    integer scenario_id,
    integer stream_id)
{
    mem_bkdr_rd(this.id, offset, data);
    read_t = vmm_rw::IS_OK;
}
```

8. In the extension of the vmm\_ral\_env::build() method,
 allocate an instance of the extended "vmm\_ral\_mem\_backdoor"
 class with the unique identifier used in the case statement choice
 created in step 2. Then, associate that new instance with the
 corresponding memory abstraction class in the RAL model.

```
task tb_env::build()
{
    super.build();
    ...
    {
        mem_backdoors bkdr = new(2);
        this.ral_model.memname.set_backdoor(bkdr);
    }
}
```

## Implementing a Memory Backdoor in SystemVerilog

The following steps detail and illustrate how to implement a memory backdoor when using a SystemVerilog verification environment and DUT:

 In the file that defines the verification environment class (extended from vmm\_ral\_env), create an extension of the "vmm\_ral\_mem\_backdoor" class with an integer identifier assigned at construction time. If this class extension exists, because this is not the first memory backdoor, go directly to step 2.

```
class mem_backdoors extends vmm_ral_mem_backdoor;
    local int id;
```

```
function new(int id);
      this.id = id;
   endfunction: new
   virtual task write(output vmm_rw::status_e status,
                       input bit [63:0] offset,
                       input bit [63:0] data,
input int data_id,
nput int scenario_id,
nput int stream id);
                     input int
                      input int
                                              stream_id);
      case (id)
         default: begin
            $display("Invalid memory identifier %0d",
                      id);
            $finish;
         end
      endcase
   endtask: write
   virtual task read(output vmm_rw::status_e status,
                      input bit [63:0] offset,
                      output bit [63:0] data, input int data_id,
                                            scenario_id,
                     input int
                      input int
                                              stream id);
      case (id)
         default: begin
            $display("Invalid memory identifier %0d",
            $finish;
         end
      endcase
   endtask: write
endclass: mem_backdoors
```

 Add a new choice to both case statements using the same integer value. This integer value is now the unique integer identifier for that memory.

```
input int
                                                        data_id,
                        input int
                                                      scenario_id,
                        input int
                                                       stream id);
   case (id)
       2: ...
       default: ...
   endcase
endtask: write
virtual task read(output vmm_rw::status_e status,
                       input bit [63:0] offset,
output bit [63:0] data,
input int data_id,
input int scenario_id,
input int stream_id);
   case (id)
        . . .
       2: ...
       default: ...
   endcase
endtask: read
```

3. Identify the absolute hierarchical access path to the memory, starting with the topmost module. Identify the simulation constructs used to implement the memory. The path and simulation constructs are subject to change should the structure of the DUT change. They may also change between an RTL model and a gate-level model.

For illustration purposes, the memory is implemented using an associative array.

4. In the new choice in the read virtual task, implement the necessary statements to read the current value of the memory at the specified location and return it in the data argument.

5. In the new choice in the write task, implement the necessary statements to set the current value of the memory at the specified location to the value specified in the data argument.

6. In the extension of the vmm\_ral\_env::build() method,
 allocate an instance of the extended "vmm\_ral\_mem\_backdoor"
 class with the unique identifier used in the case statement choice
 created in Step 2. Then associate that new instance with the
 corresponding memory abstraction class in the RAL model.

```
function void tb_env::build();
    super.build();
    ...
    begin
        mem_backdoors bkdr = new(2);
        this.ral_model.memname.set_backdoor(bkdr);
    end
endfunction: build
```

## 11

## **User-defined Field Access**

The mirror included with RAL is not intended to be a scoreboard for the field values. It is a best guess effort at the current value of the fields based on observed read and write access to the DUT. If the value of a field is modified by the DUT, or otherwise updated, it is not possible to constantly update it to reflect field values updated or modified by the design. However, if the content of the field can be predicted based on the write and read operations to it, then the mirror can accurately predict its content and its correct operation can be verified.

The RAL contains several predefined field access modes, as specified in "field". The access modes are used, in combination with observed read and write operations, to determine the expected value of a field. You can use the OTHER and USERn access modes to specify that the behavior of the field does not fall within any of the predefined access modes.

Although most fields fall within one of the predefined categories, it is possible to design a field that behaves predictably but differently from the predefined access modes. It is possible to implement any user-defined behavior through "vmm\_ral\_field" callback extensions of the "vmm\_ral\_field\_callbacks::pre\_write()" and "vmm\_ral\_field\_callbacks::post\_read()" methods.

For example, a field that can only be written once it has been read, can, at least once, be modelled using the vmm\_ral::OTHER or vmm\_ral::USERx access mode and the following callback extensions:

```
class write_after_read extends vmm_ral_field_callbacks;
  local bit ok to write = 1;
  virtual task pre_write(vmm_ral_field
                                              field,
                         ref bit [63:0]
                                              wdat,
                        ref vmm_ral::path_e
                                              path,
                         ref string
                                              domain);
     if (!ok_to_write) wdat = field.get();
     ok_to_write = 0;
  endtask: pre_write
  virtual task post_read(input vmm_ral_field field,
                         ref bit [63:0] rdat,
                         input vmm_ral::path_e path,
                         input string
                                               domain,
                        ref vmm_rw::status_e status);
     ok_to_write = 1;
  endtask: post read
endclass: write_after_read
```

You can modify the behavior of any field to the user-specified behavior by simply registering the callback extension with the appropriate field abstraction class instance as follows:

```
begin
   write_after_read cb = new;
   this.ral_model.blk.magic_field.append_callback(cb);
end
```

```
this.ral_model.get_fields(flds);
foreach (flds[i]) begin
   if (flds[i].get_access() == ram_ral::USER0) begin
      write_after_read cb = new;
      flds[i].append_callback(cb);
   end
end
```

## Field Usage vs. Field Behavior

The access mode of a field is used to specify the physical behavior of the field so the mirror can track, as best as it can, the value of the field. However, it is questionable whether or not it is suitable or functionally correct to use the field in that fashion.

For example, a configuration field could be designed to be written only once by the software after the design comes out of reset. If the design does not support dynamic reprovisioning, it may not be proper to subsequently modify the value of that configuration field. Whether the field should be specified as write-once depends on the hardware functionality. If the *hardware* does not prevent the subsequent write operation, then the field should be specified as read-write because that would accurately reflect the actual behavior of the field.

If you wish to include usage assertions to specific fields (for example, specifying that a configuration field is never written to more than once, despite the fact that it is physically possible), use a callback extension registered with the field as shown in the following example:

```
ref string
                                           domain);
     if (this.written) 'vmm_error(field.log, "...");
  endtask: pre_write
  virtual task post_read(input vmm_ral_field field,
                        ref bit [63:0]
                                             rdat,
                        input vmm_ral::path_e path,
                        input string
                                             domain,
                       ref vmm rw::status e status);
     this.written = 1;
  endtask: post_read
  task reset();
     this.written = 0;
  endtask: reset
endclass: config_once
```

These usage assertions should be registers in the vmm\_env::config\_dut() method extension to avoid them from being triggered by the predefined tests. For more information, see "Predefined Tests".

# 12

## Memories with ECC

By default, every bit in each location in a memory is assumed to be user-defined. However, in certain high-reliability designs, the content of memory locations may be protected by extra error detection and correction codes (ECC). Each memory location contains additional ECC bits that the design creates during write operations. The design checks the ECC bits during read operations and indicates an error if a discrepancy is detected.

The presence and value of the ECC bits are transparent to the outside world. However, it is important that their functionality be verified. Furthermore, if you use backdoor write access, it is important to set the ECC bits properly so that an error is not indicated if the memory location is subsequently read through a physical access.

The number of possible memory protection mechanisms is potentially infinite and only limited by the imagination and requirements of the designers. To support arbitrary memory protection mechanisms, it is possible to augment the default unprotected access mechanism with any user-defined protection scheme.

## **ECC Backdoor Access**

When performing backdoor write operations, it is necessary to correctly set the ECC bits to avoid ECC errors when a physical interface subsequently reads these memory locations. It may also be useful or necessary to have direct access to the ECC bits because these bits are created and used entirely within the design, and can only be accessed through backdoor access.

The default backdoor data path is 64-bits wide. This width is defined by the size of the data argument in all of the read() and write() methods in RAL, not the hardware being verified. As long as data and ECC bits for each memory location fit in the 64-bit data path, it is possible to access ECC bits through the existing RAL memory backdoor mechanism. If more than 64 bits are necessary to access the ECC bits along with the data, simply define the VMM\_RAL\_DATA\_WIDTH symbol to the required width (see "Maximum Data Size" for more details). For example, a 64-bit memory with an 8-bit ECC protection code would require that the VMM\_RAL\_DATA\_WIDTH be defined as 72 or greater.

When using a memory backdoor access, simply concatenate the ECC bits to the data bits, as shown in Example 12-1. To avoid having the users compute the ECC bit values before or after each backdoor access, it is better to transfer an indication of the ECC bit correctness rather than the ECC bit value itself. ECC is about correctness, not absolute value. This further allows the encapsulation of the ECC algorithm within the memory model.

### Example 12-1 Reading and Writing ECC Bits Through Backdoor Access

```
virtual task write(output vmm_rw::status_e status,
                   input bit [63:0]
                                           offset,
                   input bit [63:0]
                                           data,
                   input int
                                           data_id,
                   input int
                                           scenario_id,
                   input int
                                           stream id);
    // Corrupt ECC bit if it is set in the data to write
    data[35:32] = this.ecc.compute(data[31:0])
                  ^ data[35:32];
   tb top.dut.mem0[offset] = data;
   status = vmm rw::IS OK;
endtask: write
virtual task read(output vmm_rw::status_e status,
                  input bit [63:0]
                                          offset,
                  output bit [63:0]
                                          data,
                  input int
                                          data id,
                  input int
                                          scenario id,
                                          stream_id);
                  input int
   // Report invalid ECC bits
   data = tb top.dut.mem0[offset];
   data[35:32] = this.ecc.compute(data[31:0])
                 ^ data[35:32];
   status = vmm rw::IS OK;
endtask: read
```

## **ECC Physical Access**

It may be useful or necessary to inject errors in the ECC or data bits to verify the functionality of the error detection circuitry in the design.

Due to the fact that these bits are created and used entirely within the design, they are not visible or accessible when performing physical access. However, it is possible to gain visibility over the ECC bits before and after a physical access through extensions of the vmm ral mem callback methods

```
"vmm_ral_mem_callbacks::post_write()" and "vmm_ral_mem_callbacks::pre_read()".
```

After the completion of a physical write operation, it is possible to modify the data or ECC bits that were stored in the memory through a direct access, as shown in Example 12-2. Any subsequent read operation to that memory location indicates an ECC error.

### Example 12-2 Injecting ECC Errors

```
virtual task post write(vmm ral mem
                                              mem,
                        bit [63:0]
                                              offset,
                        bit [63:0]
                                              wdat,
                        vmm_ral::path_e
                                              path,
                        string
                                              domain,
                        ref vmm_rw::status_e status);
   bit [35:0] ecc_wdat;
   ecc_wdat = {this.ecc.compute(wdat), wdat[31:0]};
   if (error_on_write) begin
      ecc_wdat ^= 1'b1 << error_on_bit;</pre>
   tb_top.dut.mem0[offset] = ecc_wdat;
endtask: post_write
```

Before a physical read operation starts, it is possible to modify the data or ECC bits that are stored in the memory location that is about to be read through a direct access. The subsequent read operation to that memory location indicates an ECC error. It is a good idea to restore the original content of the memory location after the read operation is complete to avoid further ECC errors when reading that memory location. Otherwise, this error injection mode would be no different than an error injected during the write operation.

# 13

## Non-linear, Non-mapped Access

By default, the entire address space of registers and memories is assumed to be linearly mapped into the address space of the block that instantiates it. Each register or location in a memory corresponds to a unique address in the block.

However, you can use different access mechanisms. For example, you could access a large memory in a limited address space using an indexing mechanism: the desired offset within the memory is written into a register, then the data at that memory offset is read or written by reading or writing another register.

The number of possible access mechanisms is potentially infinite and only limited by the imagination and requirements of the designers. To support arbitrary access mechanisms, it is possible to replace the default linearly mapped access mechanism with any user-defined access mechanism.

Non-mapped register or memory does not consume any address space. Their offset should be specified as @none when their specification is instantiated in a "block" or "regfile".

## **User-defined Register Access**

A user-defined register access is provided by an extension of the "vmm\_ral\_reg\_frontdoor" class. A user-defined write operation is implemented in the "vmm\_ral\_reg\_frontdoor::write()" virtual method whereas a user-defined read operation is implemented in the "vmm\_ral\_reg\_frontdoor::read()" virtual method. This user-defined register access mechanism is then associated with a specific memory by the "vmm\_ral\_reg::set\_frontdoor()" method.

User-defined register access mechanisms are instantiated and associated with their corresponding register abstraction class in the implementation of the vmm\_ral\_env::build() method.

The following steps detail and illustrate how to implement a user-defined register access mechanism, using an indexed access mechanism:

 In the file that defines the verification environment class (extended from vmm\_ral\_env), create an extension of the "vmm\_ral\_reg\_frontdoor" class. Provide a reference to any element of the RAL model or environment that needs to be used to perform read or write access through the constructor.

```
bit [7:0]
                           addr);
      this.offset = offset;
      this.data
                = data;
      this.addr = addr;
  endfunction: new
  virtual task write(output vmm_rw::status_e status,
                      input bit [63:0]
                                              data,
                      input int
                                              data id,
                    input int
                                          scenario_id,
                     input int
                                           stream_id);
      this.offset.write(status, this.addr,
                      data_id, scenario_id, stream_id);
      if (status != vmm_rw::IS_OK) return;
      this.data.write(status, data,
                      data_id, scenario_id, stream_id);
  endtask: write
  virtual task read(output vmm_rw::status_e status,
                     output bit [63:0]
                                             data,
                                             data id,
                     input int
                    input int
                                           scenario_id,
                    input int
                                            stream_id);
      this.offset.write(status, this. addr,
                      data_id, scenario_id, stream_id);
      if (status != vmm_rw::IS_OK) return;
      this.data.read(status, data,
                     data_id, scenario_id, stream_id);
  endtask: read
endclass: indexed_reg
```

2. In the extension of the vmm\_ral\_env::build() method,
 allocate an instance of the extended "vmm\_ral\_reg\_frontdoor"
 class. Then associate that new instance with the corresponding
 register abstraction class in the RAL model.

## **User-defined Memory Access**

A user-defined memory access is provided by an extension of the "vmm\_ral\_mem\_frontdoor" class. A user-defined write operation is implemented in the "vmm\_ral\_mem\_frontdoor::write()" virtual method whereas a user-defined read operation is implemented in the "vmm\_ral\_mem\_frontdoor::read()" virtual method. This user-defined memory access mechanism is then associated with a specific memory by the "vmm\_ral\_mem::set\_frontdoor()" method.

User-defined memory access mechanisms are instantiated and associated with their corresponding memory abstraction class in the implementation of the vmm\_ral\_env::build() method.

The following steps detail and illustrate how to implement a user-defined memory access mechanism, using an indexed access mechanism:

 In the file that defines the verification environment class (extended from vmm\_ral\_env), create an extension of the "vmm\_ral\_mem\_frontdoor" class. Provide a reference to any element of the RAL model that needs to be used to perform read or write access through the constructor.

```
virtual task write(output vmm_rw::status_e status,
                      input bit [63:0]
                                              offset,
                      input bit [63:0]
                                              data,
                      input int
                                              data_id,
                    input int
                                           scenario_id,
                     input int
                                           stream_id);
      this.offset.write(status, offset,
                      data_id, scenario_id, stream_id);
      if (status != vmm_rw::IS_OK) return;
      this.data.write(status, data,
                      data_id, scenario_id, stream_id);
  endtask: write
  virtual task read(output vmm_rw::status_e status,
                     input bit [63:0]
                                             offset,
                     output bit [63:0]
                                             data,
                     input int
                                             data id,
                                           scenario id,
                    input int
                    input int
                                            stream_id);
      this.offset.write(status, offset,
                      data_id, scenario_id, stream_id);
      if (status != vmm_rw::IS_OK) return;
      this.data.read(status, data,
                     data_id, scenario_id, stream_id);
  endtask: read
endclass: indexed_mem
```

2. In the extension of the vmm\_ral\_env::build() method,
 allocate an instance of the extended "vmm\_ral\_mem\_frontdoor
class. Then associate that new instance with the corresponding memory abstraction class in the RAL model.

## 14

## **Functional Coverage Model**

Optionally, you can generate a RAL model with one or more predefined functional coverage models to measure how thoroughly the various host-accessible elements are exercised by your functional verification suite.

The default generated RAL model does not contain any functional coverage model. To generate a coverage model, ralgen must be invoked with the -c option. The argument to the -c option determines which coverage model is included in the RAL model:

Use -c b to generate the register bits coverage model.

-c a

Generate the address map coverage model.

-c f

Generate the field value coverage model.

Multiple functional coverage models can be generated in the same RAL model by specifying the -c option multiple times or specifying multiple arguments to a single -c option. For example, the following commands are equivalent:

```
% ralgen -c b -c a ...
% ralgen -c ba ...
```

Even though the generated RAL model may contain one or more functional coverage models, they are not enabled by default. This is necessary in order to reduce the memory footprint of a RAL model, as some functional coverage models can be significant in size, and to improve the runtime performance of simulations as the collection of coverage metrics and the writing of functional coverage databases incurs a significant overhead. Therefore, It is necessary to explicitly enable a functional coverage model when a RAL model is first constructed.

The functional coverage models are enabled through the <code>cover\_on</code> argument of the "vmm\_ral\_block::new()" or "vmm\_ral\_sys::new()" methods as shown in Example 14-1. Once enabled, measurement for all functional coverage models is enabled by default.

## Example 14-1 Enabling Functional Coverage Models

```
ral_my_block ral_model = new(vmm_ral::REG_BITS +
vmm_ral::ADDR_MAP);

ral_my_block ral_model = new(vmm_ral::ALL_COVERAGE);
```

If it is necessary to dynamically turn off functional coverage measurement, every block and system RAL abstraction class has a set\_cover() method that dynamically turns functional coverage measurement on or off, as specified by the argument of the method. If the set\_cover() method is called on a higher-level abstraction

class using the "vmm\_ral\_block\_or\_sys::set\_cover()" method, it is automatically invoked for all the lower-level abstraction classes it contains.

The following methods are useful for controlling the functional coverage model available in a RAL abstraction model:

## **Predefined Functional Coverage Models**

The following functional coverage models are available to be generated in the RAL model. Different models target a different perspective of the register verification process and should be used when appropriate.

Because functional models can be large in size and significantly impact runtime performance, they should be used carefully, at the right level of design granularity and only when their coverage points are targeted. Once filled to satisfaction, functional coverage models should no longer be generated—although their metrics should be preserved and continued to be reported.

## **Register Bits**

This model is generated using the -c b command-line option for every register specified with a "+b" cover attribute. The coverage model is constructed by specifying the  $vmm_ral::REG_BITS$  symbol.

This model is designed to confirm that every specified bit in a RAL model has been thoroughly exercised and is implemented as specified. This functional model can be quite large and is, therefore, best used at the block level.

This functional coverage model is implemented by instances of ral\_cvr\_reg\_regname::reg\_bits coverage groups. In a block, there is one coverage group instance per register, for each domain instantiating the register. There is a coverage point for every field defined in the register and a bin to measure whether each individual bit of a field has been read and written through the domain physical interface as a 0 and a 1, respectively. This model does not measure backdoor accesses. The coverage model does not include unused or reserved bits.

## **Address Map**

This model is generated using the -c a command-line option for every register and memory specified with a "+a" cover attribute. The coverage model is constructed by specifing the vmm\_ral::ADDR\_MAP symbol.

This model is designed to confirm that the address map of a design has been thoroughly exercised. It is best used at the top-level.

Address map coverage is implemented at the block level and supports address coverage of registers (including any registers in register files) and memories. Because fields cannot be physically accessed, they are not considered in the address map coverage. Virtual registers, being a logical structure imposed on a memory, are not included in the address map coverage either: it is assumed that if the address map coverage model of the memory containing the virtual registers is covered, the address map coverage model for the virtual registers can be considered covered as well.

The address map functional coverage model is composed of the ral\_cvr\_block\_<br/>
\_slock\_name>::[<domain\_name>\_]addr\_map coverage groups. For each block, there is one coverage group instance per domain in each block instance. In each coverage group (i.e. domain), there is a coverage point for each register (including each registers in register arrays and register files) and a coverage point for each memory in the block.

A register coverage point contains only one bin named "accessed". The bin is covered whenever the register is accessed using a read or a write operation.

A memory coverage point contains three bins. The first bin, named "first\_location\_accessed", is covered when the first location in the memory is accessed using a read or a write operation. The second bin, named "last\_location\_accessed", is covered when the last location in the memory is accessed using a read or a write operation. The third bin, named "other\_locations\_accessed", is covered when anyone of the remaining locations in the memory is accessed using a read or write operation.

Address map coverage measurement happens automatically during any front door read or write operation. Back-door accesses do not contribute toward the address map functional coverage.

#### **Field Values**

This model is generated using the -c f command-line option for every register specified with a "+f" cover attribute. The coverage model is constructed by specifing the  $vmm_ral::FIELD_VALS$  symbol.

This model is designed to confirm that every configuration of a design has been verified. It is best used at the top-level.

Field value coverage model is implemented at the register level and supports value coverage of all fields and cross coverage between fields and other cross coverage points within the same register. Field value coverage is not supported for virtual fields/registers.

The field valye functional coverage model is composed of the ral\_reg\_<reg\_name>::field\_values coverage groups. There is one coverage group instance per register instance. In each coverage group, there is a coverage point for each field in the register, except for "unused" and "reserved" fields.

By default, if the size of a field is 4 bits or less, the corresponding coverage point contains a bin for each possible value of that field. If the size of the field is greater than 4 bits, the corresponding coverage point contains three bins: the first bin, named "min", corresponds to the minimum value of that field (or '0); the second bin, named "max", corresponds to the maximum value of that field (or '1); and the third bin, named "others" corresponds to all other values of that field. The weight of a coverpoint is equal to the number of bins in that point.

## **User-Defined Field Value Coverage Bins**

If the default field value bins are not suitable, there are many ways coverage bins can be defined for a coverage corresponding to a field value. In all cases, the weight of the coverage point will be equal to the number of bins.

If symbolic values are defined for a field using the "enum" property, a bin is implicitly defined for each symbolic value. The field specification shown in Example 14-2 will create three bins, named "AA", "BB" and "CC", each corresponding to field values 0, 1 and 15 respectively.

### Example 14-2 Defining implicit coverage bins via symbolic field values

```
field f2 {
    bits 8;
    enum { AA, BB, CC=15 }
}
```

User-defined bins can be explicitly specified using the "coverpoint" attribute. Example 14-3 illustrates how multiple coverage bins and bin arrays can be defined using numerical as well as symbolic field values, sets of values and ranges of values. The semantics of the bin specification is identical to the equivalent bin specification in SystemVerilog, as specified in section 18.4 of the 1800-2005 SystemVerilog Language Reference Manual.

## Example 14-3 Defining explicit coverage bins

```
field f2 {
   bits 8;
   enum { AA, BB, CC=15 }
   coverpoint {
      bins AAA = { 0, 12 }
      bins BBB [] = { 1, 2, AA, CC }
      bins CCC [3] = { 14,15, [ BB : 10 ] }
      bins DDD = default
}
```

}

## **User Defined Cross Coverage Specification**

A cross coverage point between different field values within the same register can be specified using the "cross" attribute. If a user-defined cross-coverage point is labelled, it is possible to use that cross-coverage point in another cross-coverage point.

### Example 14-4 User-defined cross-coverage point

```
register r {
    field f1 {...}
    field f2 {...}
    field f3 {...}

    cross f1 f2 {
        label xyz;
    }
    cross xyz f3;
}
```

## **RALF** cover attribute

By default, all applicable elements in a RAL models are included in the address map and register bits coverage models and <u>all are excluded from the field value coverage model</u>. The "cover" attribute can be used to specify the portions of the RAL model that should be included in or excluded from a coverage model.

All elements in a RAL model can be specified with a "cover" attribute to specify whether it and all of the sub-elements it contains are to be included in or excluded from a particular coverage mode. The address map, register bits and field value coverage models are identified by the letters "a", "b" and "f" respectively. A model element

is included in or excluded from a coverage model by prefixing its identifying letter with a "+" or a "-' respectively. For example, the attribute "cover +a+b-f" specifies that this element is included in the address map and register bits coverage model but not in the field values coverage model.

The coverage attribute for a RAL element are automatically inherited from the higher-level element. If a coverage model is not specified in a "cover" attribute, the inclusion or exclusion for that model is inherited from the higher level. For example, the attribute "cover +f" specified that this element (and all of its lower-level elements) are to be included in the field value coverage model but it does not say anything about the inclusion or exclusion of this element with respect to the other coverage models.

It is important to note that, unless a system, block, register file or register contains a "cover +f" attribute, no field value coverage model will be generated.

## Example 14-5 Inherited cover attributes

```
system top {
    block b {
        cover -a+f  #-a+b+f
        ...
        register r1 {
            cover -f  #+a+b-f
        }
        register r2 {
            cover -b  #+a-b+f
        }
    }
    system sub {
        cover +f  #+a+b+f
        ...
    }
}
```

If a "cover" attribute is specified outside the "domain" attribute of a multi-domain block or system, it applies to all domains specified in that block or system. A "cover" attribute specified inside a "domain" attribute applies to all registers and memories instantiated in that domain.

## **User-defined Functional Coverage Model**

Additional functional coverage group instances can be added to a RAL abstraction model to implement a user-defined functional coverage model. Sampling of user-defined functional coverage points is best implemented in callback extensions.

The sampling of user-defined functional coverage points should be dynamically controlled by checking the return value of the <code>is\_cover\_on()</code> method of the appropriate RAL abstraction class.

# 15

## Randomizing Field Values

A RAL model can specify constraints on field values. If a field is specified with a constraint attribute, its value can be randomized. If a field is specified with no constraint attributes, it is a constant field that is never randomized. If you require an unconstrained field that can be randomized, specify the field with an empty constraint attribute. For example, fields f1 and f2 in Example 15-1 are randomized but field f3 is not.

Within a field specification, the constraints specify the valid values for the field independently of any other field value. Within a register specification, the constraints specify constraints on field values based on the register where the field is instantiated or other field values within the register. Within a block or system specification, the constraints specify constraints on field values based on the block or system where the field is instantiated or other field values within the block or system.

#### Example 15-1 Field Constraints

```
field f1 {
   bits 8;
   constraint spec {
     value <= 'h80;
   }
}

register r {
   field f1;
   field f2 {
     bits 8;
     constraint consistency {
       f1.value == f2.value;
     }
   }
   field f3 {
     bits 2;
   }
}</pre>
```

## Example 15-2 RAL Model for Example 15-1

```
class ral_r1 extends vmm_ral_reg;
  rand vmm_ral_field f1;
  rand vmm_ral_field f2;

  constraint f1_spec {
    f1.value < 'h80;
  }
  constraint consistency {
    f1.value == f2.value;
  }
  constraint user_defined;
}</pre>
```

Field constraints are inlined in the register class that instantiates the field to minimize the possibility of randomly selecting inconsistent field values. Constraints declared in a field property in the RAL description are not visible in the field abstraction class because they are inlined in the register class that instantiates the field and not in the field itself. If a field descriptor is directly randomized, it is

therefore unconstrained. Therefore, do not directly randomize field descriptors. To randomize the content of fields subject to their constraints, the register, block, or system descriptor must be randomized. Once randomized, the field values can be written or updated into the DUT.

#### Example 15-3 Improperly Randomizing Fields

```
ral_model.r1.f1.randomize();
```

#### Example 15-4 Properly Randomizing Fields

```
ral_model.r1.randomize();
```

The content of memories cannot be randomized.

## **Adding Constraints**

When constraining a field value, the class property to be constrained is named value. This is *not* the class property that is eventually mirrored or updated and used by the get() and set() methods. It cannot be used for purposes other than random constraints.

You can add additional constraints by using randomize() with {} when randomizing a register, block and system abstraction class.

# Example 15-5 Randomizing a Register Descriptor with Additional Constraints

```
ok = ral_model.r1.randomize() with {
   f1.value == 0;
};
```

You may also add additional constraints by defining the undefined user\_defined external constraint block available in register abstraction classes containing randomized fields, and all block and

system abstraction classes. The undefined external constraint block is included in the generated RAL model only if the <code>-ext\_ud</code> command-line option has been used when invoking <code>ralgen</code>. This undefined external constraint block can then be defined by simply adding the necessary out-of-class constraint definition to the simulated code. No tests need to be modified.

#### Example 15-6 Adding External Constraints

```
constraint ral_r1::user_defined {
  f1.value == 0;
}
```

Undefined external constraint block declarations are not included by default in the RAL model to avoid the many warning messages that are produced when such a constraint is loaded. It may be possible (but not necessarily advisable) to disable these warning messages. For example, the warning message shown in Example 15-7 can be disabled using the "+warn=noBCNACMBP" command-line option with VCS.

#### Example 15-7 Undefined Constraint Block Warning Message from VCS

```
Warning-[BCNACMBP] Body of constraint in non-abstract class must be present

Constraint 'user_defined' has no body
```

## Example 15-8 Undefined Constraint Block Warning Message from Vera

```
Vera Warning: Method "user_defined()" is declared in class
"ral_r1", but not defined
```

You cannot add constraints by extending a register, block or system abstraction class. It is important that you do not replace references to abstraction class instances in the RAL model by instances of extended classes because internal references are maintained in addition to the occurrences explicitly defined in the RAL model.

## **Relaxing Constraints**

You can relax constraints specified in a RAL definition to inject errors by turning the corresponding constraint block OFF. The name of the constraint blocks are the same as the name of the constraints specified in the RAL description and are found in the corresponding block, system or register descriptor, except for field-specific constraints. Field-specific constraints are inlined in the register descriptor where the field is instantiated and the name of the constraint block is prefixed with the name of the unique field name within that register.

#### Example 15-9

ral model.rl.consistency.constraint mode(0);

# 16

## Maximum Data Size

By default, the maximum size of fields, registers and memories is limited to 64 bits. This limitation is enforced by all methods having bit [63:0] data arguments. Smaller fields, registers and memories are intrinsically supported by using the SystemVerilog and OpenVera automatic value extension and truncation.

RAL version 1.1.0 and greater supports variable maximum data size. The maximum data size may be reduced to save memory in large RAL models. It may also be increased to support larger fields, register or memory values. The following instructions use a 128-bit maximum data size example as an illustration. The number of bits does not have to be a power of two and can be smaller than 64.

ralgen will issue a warning about the necessity of defining a new maximum data size should a RALF file specify fields, registers or memories with more than 64 data bits.

The maximum data size is defined globally, for all RAL model components. If different RAL models, with different maximum data size requirements are included in the same simulation, you must use the largest maximum data size.

When specifying a different maximum data size, all data arguments in the methods documented in Appendix B are redefined using bit [VMM\_RAL\_DATA\_WIDTH-1:0] instead of bit [63:0].

## Maximum Data Size in SystemVerilog

By default, the maximum data size in SystemVerilog is 64 bits. You can change this default to a larger or smaller value by defining the VMM\_RAL\_DATA\_WIDTH symbol to a suitable value.

You can define the symbol value using a command-line option, as shown in the following example:

```
% vcs ... +define+VMM_RAL_DATA_WIDTH=128 ...
```

You can also specify the symbol value in SystemVerilog source files, before the first inclusion of the <code>vmm\_ral.sv</code> file, as shown in the following example:

```
'define VMM_RAL_DATA_WIDTH 128
'include "vmm ral.sv"
```

## Maximum Data Size in OpenVera

By default, the maximum data size in OpenVera is 64 bits. You can change this default to a larger or smaller value by defining the VMM\_RAL\_DATA\_WIDTH symbol to a suitable value.

## Maximum Data Size using Vera

The VRO file shipped with Vera or in a separate VMM installation, is precompiled for a maximum data size of 64 bits. If a different maximum data size is required, a new VRO file must first be created.

The VRO file is created by compiling the vmm\_ral.vrp file with the symbol value defined using a command-line option. If compiling from a VMM installation shipped with Vera, use the following command:

```
vera -cmp -vip -DVMM_RAL_DATA_WIDTH=128 \
${VERA_HOME}/vrp/vmm_ral.vrp .
```

If compiling from a separate VMM installation, use the following command:

```
vera -cmp -vip -DVMM_RAL_DATA_WIDTH=128 \
${VMM_HOME}/ov/vrp/vmm_ral.vrp .
```

You must specify the <u>same</u> maximum data size when compiling any source code that includes the <u>vmm\_ral.vrh</u> file. You can accomplish this through a command-line symbol definition, or by explicitly defining the symbol in a source file before the first inclusion of the VRH file, as shown in one of the following Example:

```
vera -cmp -DVMM_RAL_DATA_WIDTH=128 ...
```

or:

```
#define VMM_RAL_DATA_WIDTH 128
#include "vmm_ral.vrh"
```

**Important**: When using a separate VMM installation, you must use a fully qualified path to include the VRH file, as shown in the following example:

```
#define VMM_RAL_DATA_WIDTH 128
#include ".../path/to/vmm/installation/ov/include/
vmm_ral.vrh"
```

## **Maximum Data Size Using VCS**

You can define the symbol by using a command-line option, as shown in the following example:

```
vcs ... -ntb_define VMM_RAL_DATA_WIDTH=128 ...
```

You can also specify the symbol value in OpenVera source files, before the first inclusion of the vmm\_ral.vrp file, as shown in the following example:

```
#define VMM_RAL_DATA_WIDTH 128
#include "vmm_ral.vrp"
```



## RALF Syntax

A RALF description is a Tcl 8.5 file. Therefore, it is possible to use programming constructs such as loops and variables to rapidly and concisely construct large register sets and memory definitions. You can also use the Tcl source command to perform multiple and hierarchical register specification management. Also, you can use Tcl expressions to specify register offset values, base values and register names.

The semi-colon is used as a separator and is not necessary immediately after or before a closing curly brackets.

## **RALF Construct Summary**

| • | field            | A-6  |
|---|------------------|------|
| • | register         | A-13 |
| • | regfile          | A-1  |
| • | memory           | A-22 |
|   | virtual register |      |
| • | block            | A-29 |
| • | system           | A-38 |

## **Grammar Notation**

The following notations are used to specify the exact syntax of RALF descriptions:

normal Literal items

italics User-specified identifiers

[...] Optional items

<...> Repeated items, 1 to *N* times

[<...>] Optional repeated items, 0 to N times

...|... A choice of items

#### **Reserved Words**

In addition to the SystemVerilog and OpenVera reserved words, the following words are reserved and cannot be used as user-defined identifiers:

access field regfile
bits hard\_reset register
block hdl\_path reset
bytes initial shared
constraint left\_to\_right size

docmemorysoft\_resetdomainnoisesystemendianreadvirtual write

write

## **Useful Tcl Commands**

Considering a RALF description is a Tcl file, the full power of the Tcl language becomes available. The following Tcl commands are likely to be useful:

```
#comment
```

Indicates single-line comments with characters following a # considered as comments.

```
set name value
```

Sets the specified variable to the specified value. Allows the use of variable names as mnemonics, using Tcl syntax to set and get variable values.

```
source filename
```

Includes the specified Tcl file. Inclusion of files enable hierarchical RALF descriptions. The filename can have an absolute path or relative path.

```
for {set i 0} {$i < 10} {incr i} {
    ...
}</pre>
```

For loops can be used to concisely create multiple fields, registers, memories and blocks specifications. Any RALF property value can be based on the value of the loop index variable or other variables.

```
if {$var} {
     ...
}
```

Conditionally interprets Tcl statements or RALF specifications. Allows the selection or exclusion of elements in a RALF description.

You can view a complete list of available Tcl commands by visiting the following web address:

http://www.tcl.tk/man/tcl8.5/TclCmd/contents.htm

## Tcl Syntax and FAQ

The Tcl syntax rules can be found by visiting the following web address:

http://www.tcl.tk/man/tcl8.5/TclCmd/Tcl.htm

Note that ralgen preprocesses the RALF file to escape some of its syntax elements that have special meaning in Tcl. For example, the [ and ] used to specify arrays are properly escaped to avoid command substitution.

## **Whitespace**

It is important to note how Tcl breaks a command into separate words on whitespaces, quoted (") and bracketed ({ and }) text. Therefore, a RALF file is sensitive to whitespace. Do not use whitespace in your code if none is shown in this appendix. Where a whitespace is shown, at least one must be present. For example, the following syntax is invalid because the { is considered as part of the field command's second argument and not a separate token:

```
## This is wrong
  field REVISION_ID @2{
    bits 8;
}
```

This example is valid because a space is required to separate the { from the preceding Tcl command argument:

```
## This is right
  field REVISION_ID @2 {
    bits 8;
}
```

## **Trailing Comments**

A common mistake occurs when trying to add a trailing comment to a RALF construct using the following (erroneous) syntax:

```
register my_reg {
    ...
} # my_reg
```

Considering that Tcl commands terminate at the end-of-line, the trailing comment is considered part of the register command. To have the trailing comment be properly interpreted as a comment, the previous Tcl command should be explicitly terminated with a semicolon, as shown in the following (correct) syntax:

```
register my_reg {
    ...
}; # my_reg
```

#### field

A field defines an atomic set of consecutive bits. Fields are concatenated into registers.

## **Syntax**

Defines a field with the specified name. If you specify the name unused or reserved, it specifies unused or reserved bits within a register and you can specify only the bits property. Unused bits are assumed to be read-only and have a permanent value of zero. If another behavior is expected of unused or reserved bits, such as a different read-back value, you must specify an explicit field for them.

## **Properties**

The following properties can be used to specify the field;

```
[bits n;]
```

Specifies the number of bits in the field. If not specified, defaults to 1. This property can only be specified once.

```
[access rw|ro|wo|w1|ru|w1c|rc|a1|a0| other|user0|user1|user2|user3|dc;]
```

Specifies the functionality of all the bits in the field when the field is written or read.

#### A field can be:

| writeable                                  | rw    |
|--------------------------------------------|-------|
| read-only                                  | ro    |
| write-only                                 | WO    |
| write-once                                 | w1    |
| read-only, but value updated by the design | ru    |
| write a 1 to bitwise-clear                 | wlc   |
| clear on read                              | rc    |
| auto-set by the design                     | a1    |
| auto-cleared by the design                 | a0    |
| other                                      | other |
| user-defined behavior                      | user0 |
|                                            | user1 |
|                                            | user2 |
|                                            | user3 |
| don't care                                 | dc    |

A write-only field always reads back as all zeroes when read, but reads back with the last written value when peeked.

If writing to a field may cause the content of other fields to be modified, or if the behavior of a field depends on the value of another field, then specify other, userN or dc. All other access modes assume that fields are independent of each other.

When using the "vmm\_ral\_field::mirror()" method with the check argument specified as vmm\_ral::VERB, the mirrored value of the field is assumed to contain the expected value of the field for all field modes except don't-care (dc). If a field is specified as dc, its mirrored value behaves as if it were a rw field, but it is never compared against a value read from the design.

If a field has different access modes in different domain, specify the sum of all modes in the field property, then put access restrictions in the shared register property instantiation. For example, a field that is read-only in one domain and write-only in another must be specified as read-write, with the register instance in the first domain specified as write-only and in the second domain as read-only.

By default, a field is writeable (rw).

```
[reset | hard_reset value;]
```

Specifies the hard reset value for the field. By default, a value of 0 is used.

Supports unknown (x or X) and high-impedance (z or Z) bits in *value*. However, such bits are eventually converted to 0 in the RAL Base Class because the reset *value* in the RAL Base Class is a 2-state value.

```
[soft_reset value;]
```

Specifies the soft reset value for the field. By default, a field is not affected by a soft reset.

Supports unknown (x or X) and high-impedance (z or Z) bits in *value*. However, such bits are eventually converted to 0 in the RAL Base Class because the soft reset *value* in the RAL Base Class is a 2-state value.

Specifies constraints on the field value when it is randomized. The constraints are not interpreted by the generation script and must be valid SystemVerilog or OpenVera expressions. The identifier value is used to refer to the value of the field.

If a constraint property is not specified, the field cannot be randomized. If an unconstrained but random field is required, simply specify an empty constraint block.

```
[enum { < name[=val], > }]
```

Defines symbolic names for field values. If a value is no explicitly specified for a symbolic name, the value is the value of the previous name plus one—or zero if it is the first name.

```
[cover <+ | - b|f>
```

Specifies if the bits in this fields are to be included (+b) in or excluded (-b) from the register-bit coverage model.

Specifies if the field value coverage point for this field is an explicit goal (+f), in which case its weight will be equal to the number of specified or implicit bins. If it is specified as an implicit goal (-f) as part of a cross-coverage point, its coverage point weight will be equal to zero.

```
[<coverpoint {
      <bins name [[[n]]] = { <n|[n:n],> } | default>
}>]
```

Explicitly specifies the bins in the field value coverpoint for this field. The semantics of the bin specification is identical to the SystemVerilog coverage bin specification, as defined in section 18.4 of the 1800-2005 Language Reference Manual.

Specifies user documentation for the field, using HTML formatting tags. This feature is currently not supported.

## **Example**

#### Example A-1 1-bit read/write Field

field tx\_en;

## Example A-2 2-bit Randomizable Field

```
field PAR {
   bits 2;
   reset 2'b11;
   constraint valid {
      value != 2'b00;
   }
}
```

#### Example A-3 Explicitly specified coverage bins

```
field f2 {
   bits 8;
   enum { AA, BB, CC=15 }
   coverpoint {
      bins AAA = { 0, 12 }
      bins BBB [] = { 1, 2, AA, CC }
      bins CCC [3] = { 14,15, [BB : 10 ] }
      bins DDD = default
   }
}
```

## register

A register defines a concatenation of fields. Registers are used in register files and blocks.

## **Syntax**

Defines a register with the specified name.

## **Properties**

The following properties can be used to specify the register.

```
[bytes n;]
```

Specifies the number of bytes in the register. The total number of bits in the fields in this register cannot exceed this number of bytes. If this property is not specified, the width of the register is the minimum integral number of bytes necessary to implement all fields contained in the register.

```
[left_to_right;]
```

By default, fields are concatenated starting from the least-significant bit of the register. If this property is specified, fields are concatenated starting from the most-significant side of the register, but justified to the least-significant side. When using a left-to-right specification style, the first field cannot have a bit offset specified: the offset of the first field will depend on the size of and spacing between the other fields.

Defines and instantiates the specified field in this register. The first form specifies an instance of a previously-defined field description. The second form defines a new field description and instantiates it in the register file.

Fields separated by unused or reserved bits can be separated by specifying a field named unused or reserved of the appropriate width or by using a bit offset. A bit offset, from the least-significant bit in the register can be specified. If no bit offset is specified, the field is located immediately to the left (or right if the left\_to\_right property is specified) of the previously instantiated field.

The optional (hdl\_path) is the hierarchical reference, within the register, to the HDL structure implementing the field. If an (hdl\_path) is specified, direct hierarchical access to the field can be automatically generated by concatenating it with the (hdl\_path) of the enclosing register. The (hdl\_path) can be an expression and it must be enclosed between parentheses.

By default, the bit offset represents the position of the least-significant bit of the field with respect to the least-significant bit of the register. A value of 0 indicates a field starting in the least-significant bit of the register. If the left\_to\_right property is specified, the bit offset is specified as the offset of the most-significant bit of the field from the most-significant used bit in the register. The position of the most-significant used bit in the register, is a function of the size of, and spacing between all specified fields as fields are always left-justified, even when specifying a left-to-right order.

You must specify at least one field property.

Any gap in the register before and after fields is assumed to be made of unused bits that are read-only and have a permanent value of zero. If another behavior is expected from unused or reserved bits, an explicit field must be specified for them.

Specifies constraints on the value of the fields it contains when it is randomized. The constraints are not interpreted by the generation script and must be valid SystemVerilog or OpenVera expressions. The identifier fieldname.value refers to the value of a field.

```
[noise ro|rw|no;]
```

Specifies if and how this register can be accessed during normal operations of the design without affecting the configuration or functional correctness of the device. By default, a register can be read at any time (ro). If rw is specified, this register can also be written. If no is specified, this register cannot be accessed in any way during normal operations. Currently unsupported.

```
[shared [(hdl_path)];]
```

Specifies that this register is physically shared by all domains in a block that instantiates it. This property can only be used in a stand-alone register specification.

The (hdl\_path) specifies the hierarchical access path to the physical register. It is used instead of the (hdl\_path) specified in the block instantiating it. If an (hdl\_path) is specified, direct hierarchical access to the shared register can be automatically generated by concatenating it with the (hdl\_path) of the enclosing block. The (hdl\_path) must be enclosed in parentheses.

[cover 
$$<+$$
 | - a|b|f>

Specifies if the address of this register should be excluded (-a) from the block's address map coverage model.

Specifies if the bits in this register are to be included (+b) in or excluded (-b) from the register-bit coverage model.

Specifies if the fields in this registers should be included (+f) in or excluded (-f) from the field value coverage model.

```
[<cross <name,> [{
    label name
}]>]
```

Specify a cross-coverage point for two or more fields or cross-coverage point. To be able to use a cross-coverage point in another cross-coverage point, it must be labelled.

Specifies user documentation for the register, using HTML formatting tags. Currently unsupported.

## **Example**

The following Example are different ways to specify the register illustrated in Figure A-1.

Figure A-1 Register Specification



## Example A-4 Specification for Register in Figure A-1

```
register CTRL {
   field TXE {}
   field RXE {}
   field PAR {
      bits 2;
      reset 2'b11;
   }
   field DTR @11 {
      access ru;
   }
   field CTS {
```

```
access ru;
reset 1;
}
```

#### Example A-5 Specification for register in Figure A-1

```
source Example A-2
register CTRL {
   bytes 2;
   left_to_right;
   field CTS {
      access ru;
      reset 1;
   }
   field DTR {
      access ru;
   }
   field unused {
      bits 7;
   }
   field PAR;
   field RXE {}
   field TXE {}
}
```

## Example A-6 User-defined cross-coverage point

```
register r {
    field f1 {...}
    field f2 {...}
    field f3 {...}

    cross f1 f2 {
        label xyz;
    }
    cross xyz f3;
}
```

## regfile

A register file defines a collection of consecutive registers. Register files are used in blocks.

## **Syntax**

Defines a register file with the specified name.

## **Properties**

The following properties can be used to specify the register file.

The first form specifies an instance of a previously-defined register description. The second form defines a new register description and instantiates it in the register file. An inlined register description cannot contain the shared property. Access to a shared register can be further restricted to read or write in a particular instance.

A register may be instantiated at an explicit address offset within the register file. If not specified, the register is instantiated at the next available address, starting with 0. The number of addresses occupied by a register depends on the width of the register and the endian property of the block defining the register file. If a register is not mapped in the address space of the block (see "Non-linear, Non-mapped Access"), the offset may be specified as @none to indicate that the register does not consume any address locations.

If a numerical index is specified, an array of registers is instantiated. Register arrays are located at consecutive address offsets, starting with register[0]. Instantiating an array of register is logically equivalent to explicitly instantiating all of the individual registers explicitly. The only difference is that they will be accessible as an array in the generated SystemVerilog or OpenVera code.

The optional (hdl\_path) is the hierarchical reference, within the block, to the HDL structure implementing the register. If an (hdl\_path) is specified, direct hierarchical access to the register can be automatically generated by concatenating it with the (hdl\_path) of the enclosing system and any HDL expression specified in the register. The (hdl\_path) can be an expression and it must be enclosed between parentheses. The (hdl\_path) for a register array must include a %d placeholder that will be replaced with the decimal index of the register in the array.

If more than one register with the same name is instantiated in the same register file, it must be renamed to a unique name within the register file.

You must specify at least one register property.

Specifies constraints on the value of the registers and fields it contains when it is randomized. The constraints are not interpreted by the generation script and must be valid SystemVerilog or OpenVera expressions.

```
[cover <+ | - a|b|f>
```

Specifies if the registers in this register file are to be included (+) in or excluded (-) from the address map (a), register bits (b) or field value (f) coverage model.

Specifies user documentation for the register file, using HTML formatting tags. Currently unsupported.

## **Example**

The primary purpose of register files is to define arrays of groups of registers. For example, the register group illustrated in Figure A-2 is used to configure a DMA channel. The block RALF specification shown in Example A-7 illustrates how a 16-channel DMA controller might be described.

Figure A-2 DMC Channel Configuration Registers Specification

|            |    | Source Address      |   |     |     |  |  |
|------------|----|---------------------|---|-----|-----|--|--|
|            |    | Destination Address |   |     |     |  |  |
| Word Count |    |                     |   |     |     |  |  |
| Status     | DN | Unused              |   | BSY | TXE |  |  |
| 15         | 12 |                     | 2 | 1   | 0   |  |  |

#### Example A-7 Specification for multi-channel DMA controller

```
block dma_ctrl {
   regfile chan[16] {
      register src {
         bytes 2;
         field addr {
            bits 16;
      register dst {
         bytes 2;
         field addr {
            bits 16;
      register count {
         bytes 2;
         field n_bytes {
            bits 16;
      register ctrl {
         bytes 2;
         field TXE {
            bits 1;
            access a0;
         field BSY {
            bits 1;
            access ro;
         field DN @12 {
            bits 1;
            access ro;
         field status {
            bits 3;
            access ro;
      }
   }
```

## memory

A memory defines a region of consecutively addressable locations. Memories are used in blocks.

## **Syntax**

Defines a memory with the specified name.

## **Properties**

The following properties can be used to specify the memory.

```
size m[k|M|G];
```

Specifies the number of consecutive addresses in the memory where each location has the number of bits specified by the bits property. The size may also include a unit. In that case, the specified size is multiplied by:

- 1024 (k)
- 2^20 (M)
- 2^30 (G)

This property is required.

```
bits n;
```

Specifies the number of bits in each memory location. The total number of bits in the memory is the specified number of bits multiplied by the specified size. This property is required.

```
[access rw|ro;]
```

Specifies if the memory is a RAM (rw) or a ROM (ro). By default, a memory is a RAM.

```
[initial x|0|1|addr|literal[++|--];]
```

Specifies the initial content of the memory is to be filled with unknowns (x), filled with zeroes (0), filled with ones (1), set to the physical address value (addr), or set to a constant (literal), incrementing (literal++) or decrementing (literal--) literal value.

The content of the memory is initialized to the specified pattern when the  $vmm\_ral\_mem::initialize()$  method in its abstraction class is invoked. By default, a memory is initialized with unknowns (x).

Initialization requires that backdoor access to the memory content be available.

```
[noise ro|rw|unused|no;]
```

Specifies if and how this memory can be accessed during normal operations of the design without effecting the configuration of the device. By default, a memory can be read at any time (ro). If rw is specified, this memory can also be written. If unused is specified, only unused memory locations can be read and written. If no is specified, this memory cannot be accessed in any way during normal operations. Currently unsupported.

```
[shared [(hdl_path)];]
```

Specifies that this memory is physically shared by all domains in a block that instantiates it. Can only be used in a standalone memory specification.

The optional (hdl\_path) specifies the hierarchical access path to the physical memory. It is used in lieu of the (hdl\_path) specified in the block instantiating it. If an (hdl\_path) is specified, direct hierarchical access to the shared memory can be automatically generated by concatenating it with the (hdl\_path) of the enclosing block. The (hdl\_path) must be enclosed between parentheses.

```
[cover <+ | - a>
```

Specifies if this memory is to be included (+a) in or excluded (-a) from the address map coverage model.

Specifies user documentation for the memory, using HTML formatting tags.

#### **Example**

#### Example A-8 64 KB RAM

```
memory dma_bfr {
   bits 8;
   size 64k;
}
```

## Example A-9 2 KB ROM

```
memory tx_bfr {
   bits 16;
   size 1024;
   access ro;
   initial 0++;
}
```

## virtual register

A virtual register defines a concatenation of virtual fields. Virtual registers are used in blocks.

## **Syntax**

Defines a virtual register with the specified name.

## **Properties**

The following properties can be used to specify the virtual register.

```
[bytes n;]
```

Specifies the number of bytes in the register. The total number of bits in the fields in this register cannot exceed this number of bytes. The actual number of memory locations used by the virtual register is the minimum integral number of memory locations required to provide the specified number of bytes. If this property is not specified, the width of the register is the minimum integral number of memory locations necessary to implement all fields contained in the register.

```
[left_to_right;]
```

By default, fields are concatenated starting from the least-significant bit of the register. If this property is specified, fields are concatenated starting from the most-significant side of the register but justified to the least-significant side. When using a left-to-right specification style, the first field cannot have a bit offset specified: the offset of the first field will depend on the size of, and spacing between, the other fields.

```
[<field name[=rename] [@bit_offset];
[<field name [@bit_offset] {
     bits n;
     [doc {
          <text>
      }]
    }>]
```

Defines and instantiates the specified virtual field with the specified number of bits in this virtual register. The first form specifies an instance of a previously-defined field description where only the bits property is considered (all other properties are ignored). The second form defines a new field description and instantiates it in the register file.

Please refer to the specification of the field property in the "register" construct for more details on how they are physically laid out.

At least one field property must be specified.

All bits in a virtual register, including unused and reserved bits have their access modes defined by the access mode of the underlying memory used to implement it and the domain used to access them.

Specifies user documentation for the register/field, using HTML formatting tags. Currently unsupported.

#### block

A block defines a set of registers and memories. Registers are concatenated into blocks. A block can have more than one physical interface. Registers and memories can be shared across physical interfaces within a block.

## **Syntax**

Specifies a design block with the specified name and a single physical interface.

Specifies a design block with the specified name and multiple physical interfaces. The name of each domain specifies the name of the corresponding physical interface. At least two domains must be specified. This form of the block specification can have a doc property outside of the domain specification.

The name of the block is used to generate block-specific unique identifiers.

## **Properties**

The following properties can be used to specify the block and its domains.

```
bytes n;
```

Specifies the number of bytes that can be accessed concurrently and uniquely addressed through the physical interface. This property is required.

```
[endian little|big|fifo_ls|fifo_ms;]
```

Specifies how wider registers and memories are mapped onto multiple accesses over the physical interface. See "Hierarchical Descriptions and Composition" for a description of the various mapping modes. By default, little endian is used.

The first form specifies an instance of a previously-defined register description. The second form defines a new register description and instantiates it in the block. An inlined register description cannot contain the shared property. Access to a shared register can be further restricted to read or write in a particular instance.

A register may be instantiated at an explicit address offset within the block. If not specified, the register is instantiated at the next available address, starting with 0. The number of addresses occupied by a register depends on the width of the register and the endian property of the block. If a register is not mapped in the address space of the block (see "Non-linear, Non-mapped Access"), the offset may be specified as @none to indicate that the register does not consume any address locations.

If a numerical index is specified, an array of register is instantiated. Register arrays are located at consecutive address offsets, starting with register [0]. If an increment value is specified, the offset of each register in the register array is incremented by the specified increment. Instantiating an array of register is logically equivalent to explicitly instantiating all of the individual registers explicitly. The only difference is that they will be accessible as an array in the generated SystemVerilog or OpenVera code.

The optional (hdl\_path) is the hierarchical reference, within the block, to the HDL structure implementing the register. If an (hdl\_path) is specified, direct hierarchical access to the register is automatically generated by concatenating it with the (hdl\_path) of the enclosing system and any (hdl\_path) expression specified in the register. The (hdl\_path) can be an expression and it must be enclosed between parentheses. The (hdl\_path) for a register array must include a "%d" placeholder that will be replaced with the decimal index of the register in the array.

If more than one register with the same name is instantiated in the same block, it must be renamed to a unique name within the block.

You must specify at least one register or memory property.

Registers must have unique addresses, therefore, it is not possible to describe a block containing a read-only register and a write-only register sharing the same physical address. If it is not possible to avoid this implementation structure, specify a single register with a field of other bits.

The first form specifies an instance of a previously-defined register file description. The second form defines a new register file description and instantiates it in the block.

If a numerical index is specified, an array of register files is instantiated. Register file arrays are located at consecutive address offsets, starting with register [0], separated by the specified offset increment. The offset increment is required and only valid when instantiating a regfile array. Instantiating an array of register files is logically equivalent to explicitly instantiating all of the individual register files explicitly. The only difference is that they will be accessible as an array in the generated SystemVerilog or OpenVera code.

Register files are usually used to specify arrays of register groups. Arrays of register files yield a different address map than register arrays. See "Arrays and Register Files" for more details.

The optional (hdl\_path) is the hierarchical reference, within the block, to the HDL structure implementing the register file. Direct hierarchical access to the register file can be automatically generated by concatenating the specified (hdl\_path) with the (hdl\_path) of the enclosing system and the (hdl\_path) specified in the registers. The (hdl\_path) must be enclosed between parentheses. The (hdl\_path) for a register file array must include a "%d" placeholder that will be replaced with the decimal index of the register file in the array.

The first form specifies an instance of a previously-defined memory description. The second form defines a new memory description and instantiates it in the block. An inlined memory description cannot contain the shared property. The access to a shared memory can be further restricted to read or write in a particular instance.

A memory may be instantiated at an explicit address offset within the block. If not specified, the memory is instantiated at the next available address, starting with 0. The number of addresses occupied by a memory depends on the size and width of the memory, and the endian property of the block. If a memory is not mapped in the address space of the block (see "Non-linear, Non-mapped Access"), the offset may be specified as @none to indicate that the memory does not consume any address locations.

The optional (hdl\_path) is the hierarchical reference, within the block, to the HDL structure implementing the memory. If an (hdl\_path) is specified, direct hierarchical access to the memory can be automatically generated by concatenating it with the (hdl\_path) of the enclosing system. The (hdl\_path) must be enclosed between parentheses.

If more than one memory with the same name is instantiated in the same block, it must be renamed to a unique name within the block.

At least one register or memory property must be specified.

The first form instantiates an array of a previously-defined virtual register description in the block. The second form instantiates an array of a new virtual register description.

If a memory association is specified, the array of virtual register is statically implemented in the specified memory starting at the specified offset. If an increment value is specified, the implementation offset of each virtual register in the virtual register array is incremented by the specified increment. If a memory association is not specified, the virtual register is still instantiated in the block but must be dynamically associated with an implementation memory using the "vmm\_ral\_vreg::implement()" or "vmm\_ral\_vreg::allocate()" method before it can be used.

If more than one array of virtual registers with the same name is associated in the same block, it must be renamed to a unique name within the memory.

Because virtual registers are implemented in memory, it is possible to describe overlapping virtual register arrays.

Specifies constraints used when the content of the registers in the block is randomized. The constraints are not interpreted by the generation script and must be valid SystemVerilog or OpenVera expressions. Constraints at this level should specify cross-register constraints.

Constraints cannot be used to constrain the content of memories or virtual registers.

```
[cover <+ | - a | b | f >
```

Specifies if the registers and memories in this block are to be included (+) in or excluded (-) from the address map (a), register bits (b) or field value (f) coverage model. If specified inside a "domain", applies to that domain only.

Specifies user documentation for the block or domain, using HTML formatting tags.

# **Example**

#### Example A-10 Block With Single Physical Interface

```
source Example A-5
source Example A-9
block uart {
   bytes 1;
   endian little;
   register CTRL;
   memory tx_bfr @'h00100;
}
```

#### Example A-11 Block With Register Array

```
block multi_chan {
   bytes 1;
   endian little;
   register CHAN_CTRL[32] @'h0200 {
      bytes 2;
      ...
   };
}
```

#### Example A-12 Block With Two Physical Interfaces

```
register data_xfer {
    bytes 4;
    field data {
        bits 32;
    }
    shared;
}
register flags {
    field cts {
        access ru;
        reset 1;
    }
    field dtr {
        access ru;
    }
}
block bridge {
    domain pci {
        bytes 4;
        register pci_flags;
```

```
register data_xfer=to_ahb write;
register data_xfer=frm_ahb read;
}
domain ahb {
  bytes 4;
  register ahb_flags;
  register data_xfer=to_pci write;
  register data_xfer=frm_pci read;
}
}
```

## system

A system defines a design composed of blocks or subsystems. A system can be used to create larger systems.

## **Syntax**

Specifies a system with the specified name and a single physical interface.

```
system name {
    domain name {
        <property>
    }
    <domain name {
            <property>
    }>
    [doc { <text> }]
```

Specifies a system with the specified name and multiple physical interfaces. The name of each domain specifies the name of the corresponding physical interface. At least two domains must be specified. This form of the system specification can have a doc property outside of the domain specification.

The name of the system is used to generate system-specific unique identifiers.

## **Properties**

The following properties can be used to specify the system and its domains.

```
bytes n;
```

Specifies the number of bytes that can be accessed concurrently and uniquely addressed through the physical interface. This property is required.

```
[endian little|big|fifo_ls|fifo_ms;]
```

Specifies how wider blocks and subsystems are mapped onto multiple accesses over the physical interface. See "Hierarchical Descriptions and Composition" for a description of the various mapping modes. By default, little endian is used.

The first form specifies an instance of a previously-defined block description. The second form defines a new block description and instantiates it in the system.

A block must be instantiated at an explicit address offset within the system. If the base address of the block is programmable, specify the default (after reset) base address. If a numerical index is specified, an array of blocks is instantiated. Block arrays are located at consecutive address offsets, starting with block[0], separated by the specified offset increment. The offset increment is required and only valid when instantiating a block array. Instantiating an array of blocks is logically equivalent to explicitly instantiating all of the individual blocks explicitly. The only difference is that they will be accessible as an array in the generated SystemVerilog or OpenVera code.

The optional (hdl\_path) is the hierarchical reference, within the system, to the HDL structure implementing the block. Direct hierarchical access to the registers and memories in the block can be automatically generated by concatenating the specified (hdl\_path) with the (hdl\_path) of any enclosing system and the (hdl\_path) to the registers and memories within the block. The (hdl\_path) must be enclosed between parentheses. The (hdl\_path) for a block array must include a "%d" placeholder that will be replaced with the decimal index of the block in the array.

If more than one block with the same name is instantiated in the same block, it must be renamed to a unique name within the block. A reference to a domain within a block uses a composite name and must be renamed to a single name that is a valid SystemVerilog or OpenVera user-defined identifier.

At least one block or system property must be specified.

The first form specifies an instance of a previously-defined subsystem description. The second form defines a new subsystem description and instantiates it in the system.

A subsystem must be instantiated at an explicit address offset within the system. If the base address of the subsystem is programmable, specify the default (after reset) base address.

If a numerical index is specified, an array of subsystems is instantiated. Subsystem arrays are located at consecutive address offsets, starting with <code>subsys[0]</code>, separated by the specified offset increment. The offset increment is required and only valid when instantiating a subsystem array. Instantiating an array of subsystems is logically equivalent to explicitly instantiating all of the individual subsystems explicitly. The only difference is that they will be accessible as an array in the generated SystemVerilog or OpenVera code.

The optional (hdl\_path) is the hierarchical reference, within the system, to the HDL structure implementing the subsystem. Direct hierarchical access to the registers and memories in the subsystem can be automatically generated by concatenating the specified (hdl\_path) with the (hdl\_path) of any enclosing system and the (hdl\_path) to the registers and memories within the subsystem. The (hdl\_path) must be enclosed between parentheses. The (hdl\_path) for a subsystem array must include a "%d" placeholder that will be replaced with the decimal index of the subsystem in the array.

If more than one subsystem with the same name is instantiated in the same system, it must be renamed to a unique name within the system. A reference to a domain within a subsystem uses a composite name and must be renamed to a single name that is a valid SystemVerilog or Openvera user-defined identifier.

At least one block or system property must be specified.

Specifies constraints used when the content of the registers and memories in the system is randomized. The constraints are not interpreted by the generation script and must be valid SystemVerilog or OpenVera expressions. Constraints at this level should specify cross-register constraints.

```
[cover <+ | - a|b|f>
```

Specifies if the registers and memories in this block are to be included (+) in or excluded (-) from the address map (a), register bits (b) or field value (f) coverage model. If specified inside a "domain", applies to that domain only.

Specifies user documentation for the system or domain, using HTML formatting tags. Currently unsupported.

#### **Example**

#### Example A-13 System With Single Physical Interface

```
source Example A-10
system SoC {
   bytes 1;
   endian little;
   block uart[2] @'hF0000 +'h01000;
}
```

#### Example A-14 System With Two Physical Interfaces

```
source Example A-10
source Example A-12
system SoC {
   domain ahb {
      bytes 4;
      block uart[2] @'hF0000 +'h01000;
      block bridge.ahb=br @0;
   }
   domain pci {
      bytes 4;
      block bridge.pci=br @0;
   }
}
```

B

# **RAL Classes**

This appendix provides detailed documentation of the classes that compose a RAL model. All RAL classes generated from a user specification are extended from one of the RAL base classes. Extensions do not add any methods, therefore, the documentation of the base class is the same as the documentation for the generated class.

The OpenVera and SystemVerilog classes have identical functionality and features, therefore, they are documented together. The heading used to introduce a method uses the SystemVerilog name. The OpenVera name will be identical, except for a few instances where a \_t suffix is appended to indicate that it may be a blocking method.

Usage examples are usually specified in a single language but that should not deter users of the other language as they would be almost identical. This document prefers to provide more different examples than almost identical examples in each language.

This appendix documents the classes in alphabetical order, and documents methods in each class in a logical order, where methods that accomplish similar results are documented sequentially. Additionally, this appendix provides a summary of all available methods with cross references to their detailed documentation at the beginning of each class specification.

# **RAL Class Summary**

| • | vmm_mam                   | . B-3 |
|---|---------------------------|-------|
| • | vmm_mam_allocator         | B-21  |
| • | vmm_mam_cfg               | B-27  |
| • | vmm_mam_region            |       |
| • | vmm ral                   | B-56  |
| • | vmm_ral_access            | B-70  |
| • | vmm ral block or sys      |       |
| • | vmm_ral_block             | B-152 |
| • | vmm ral env               | B-155 |
| • | vmm_ral_field             | B-164 |
| • | vmm ral field callbacks   | B-204 |
| • | vmm_ral_mem               | B-213 |
| • | vmm ral mem backdoor      |       |
| • | vmm_ral_mem_burst         |       |
| • | vmm ral mem callbacks     | B-275 |
| • | vmm_ral_mem_frontdoor     | B-286 |
| • | vmm_ral_reg               |       |
| • | vmm_ral_reg_backdoor      |       |
| • | vmm ral reg callbacks     | B-346 |
| • | vmm_ral_reg_frontdoor     |       |
|   |                           | B-361 |
|   | vmm_ral_vfield            | B-374 |
| • | vmm_ral_vfield_callbacks  | B-396 |
|   | vmm_ral_vreg              |       |
|   |                           | B-440 |
|   | vmm_rw                    | B-449 |
| • |                           | B-454 |
| • |                           |       |
| • | vmm_rw_burstvmm rw xactor | B-403 |
| • | ***** <u></u>             |       |
| • | vmm_rw_xactor_callbacks   | B-486 |

#### vmm\_mam

This class is a memory allocation management utility class similar to C's malloc() and free(). A single instance of this class is used to manage a single, contiguous address space. This memory allocation management class is used by any application-level process that requires reserved space in the memory. The section of memory (called a region) will remain reserved until it is explicitly released.

## **Summary**

| • | vmm_mam::new()                            | B-4    |
|---|-------------------------------------------|--------|
| • | vmm_mam::log                              | В-6    |
| • | <pre>vmm_mam::default_alloc</pre>         | B-8    |
| • | <pre>vmm_mam::reconfigure()</pre>         | B-10   |
| • | <pre>vmm_mam::reserve_region()</pre>      | B-12   |
| • | <pre>vmm_mam::request_region()</pre>      | B - 14 |
| • | <pre>vmm_mam::release_region()</pre>      | B-16   |
| • | <pre>vmm_mam::release_all_regions()</pre> | B - 17 |
| • | <pre>vmm_mam::psdisplay()</pre>           | B-18   |
| • | <pre>vmm_mam::for_each()</pre>            | B-19   |
| • | vmm mam::qet memory()                     | B - 20 |

## vmm\_mam::new()

Create a new instance of a memory allocation manager.

## **SystemVerilog**

```
function new(string name,
    vmm_mam_cfg cfg,
    vmm_ral_mem mem = null);
```

## **OpenVera**

```
task new(string name,
   vmm_mam_cfg cfg,
   vmm_ral_mem mem = null);
```

## **Description**

Create an instance of a memory allocation manager with the specified name. This instance manages all memory region allocation within the address range specified in the configuration descriptor.

If a reference to a RAL memory abstraction class is provided, the memory locations within the regions can be accessed through the region descriptor, using the Xref and Xref methods.

The specified name is used as the instance name of the message interface found in the "vmm\_mam::log" class property.

#### **Example**

```
class ral_mam extends vmm_mam;
```

```
function new(vmm_mam_cfg cfg);
    super.new("Memory allocation",cfg);
    `vmm_note(log,"vmm_mam::new() method is verified.");
    endfunction
    ...
endclass
```

## vmm\_mam::log

Message service interface for the memory allocation manager.

## **SystemVerilog**

```
vmm_log log;
```

## **OpenVera**

```
rvm_log log;
```

## **Description**

Message service interface used to issue messages from this memory allocation manager. The name of the interface is hard-coded as "Memory Allocation Manager". The instance name of the interface is the name of the manager specified in the constructor. These names may be modified afterward using the

```
vmm_log::set_name() or vmm_log::set_instance()
methods.
```

## **Example**

endfunction
...
endclass

#### vmm\_mam::default\_alloc

Default memory region allocator.

## **SystemVerilog**

```
vmm_mam_allocator default_alloc;
```

## **OpenVera**

```
vmm_mam_allocator default_alloc;
```

# **Description**

Default object instance that is randomized in the request\_region() method when allocating a region at a random address and no allocator object is specified.

# **Example**

```
end
...
endfunction

virtual function void build();
    super.build();
    ...
    mam_reg = mam.request_region(mam_cfg.n_bytes);
    if(mam.default_alloc == null)
        `vmm_fatal(log, "Creation of Default alloc instance
is Failed");
    endfunction
    ...
endclass
```

## vmm\_mam::reconfigure()

Reconfigure the managed address space.

## **SystemVerilog**

```
function vmm_mam_cfg reconfigure(vmm_mam_cfg cfg = null);
```

## **OpenVera**

```
function vmm_mam_cfg reconfigure(vmm_mam_cfg cfg = null);
```

# **Description**

Optionally modify the maximum and minimum addresses of the address space managed by the allocation manager, allocation mode, or locality. The number of bytes per memory location cannot be modified once an allocation manager has been constructed.

Returns the previous configuration.

All currently allocated regions must fall within the new address space.

## **Example**

```
class tb_env extends vmm_ral_env;
    ...
    if (!this.mam_cfg.randomize()) begin
        `vmm_fatal(log, "Failed to randomize Memory configuration");
    end
    if (!this.recfg.randomize()) begin
        `vmm_fatal(log, "Failed to randomize Memory
```

```
configuration");
  end
  ...
  mam_cfg = mam.reconfigure(this.recfg);
  ...
endclass
```

## vmm\_mam::reserve\_region()

Reserve a specific memory region.

## **SystemVerilog**

```
function vmm_mam_region reserve_region(bit [63:0]
start_offset,
    int unsigned n_bytes);
```

## **OpenVera**

```
function vmm_mam_region reserve_region(bit [63:0]
start_offset,
    integer    n_bytes);
```

## **Description**

Reserve a memory buffer of the specified number of bytes starting at the specified offset in the memory. A descriptor of the reserved region is returned. If the specified region cannot be reserved, nu11 is returned.

It may not be possible to reserve a region because it overlaps with an already-allocated region or it lies outside the address range managed by the memory manager.

#### **Example**

```
class tb_env extends vmm_ral_env;
...
  virtual function void build();
    super.build();
    ...
    mam_region =
```

## vmm\_mam::request\_region()

Request a memory region.

## **SystemVerilog**

```
function vmm_mam_region request_region(
  int unsigned n_bytes, vmm_mam_allocator alloc = null);
```

## **OpenVera**

#### **Description**

Request and reserve a memory buffer of the specified number of bytes starting at a random location in the memory. If an allocator is specified, it is randomized to determine the start offset of the region. If no allocator is specified, the allocator found in the "vmm\_mam::default\_alloc" class property is randomized.

A descriptor of the allocated region is returned. If no region can be allocated, null is returned. It may not be possible to allocate a region because there is no area in the memory with enough consecutive locations to meet the size requirements or because there is another contradiction when randomizing the allocator.

If the memory allocation is configured to vmm\_mam::THRIFTY or vmm\_mam::NEARBY (see the "vmm\_mam\_cfg::mode" and "vmm\_mam\_cfg::locality" class properties, respectively), a suitable region is first sought procedurally. If no suitable region is

found, then the allocator is randomized. The allocator is immediately randomized when the memory allocation is configured as

```
vmm_mam::BROAD and vmm_mam::GREEDY.
```

# **Example**

# vmm\_mam::release\_region()

Release a previously allocated memory region.

# **SystemVerilog**

function void release\_region(vmm\_mam\_region region);

## **OpenVera**

task release\_region(vmm\_mam\_region region);

# **Description**

Release the specified previously allocated memory region. An error is issued if the specified region has not been previously allocated or is no longer allocated.

# **Example**

Example B-7

TBD

# vmm\_mam::release\_all\_regions()

Release all allocated memory regions.

# **SystemVerilog**

```
function void release_all_regions();
```

# **OpenVera**

```
task release_all_regions();
```

# **Description**

Release all allocated memory regions.

# **Example**

Example B-8

TBD

## vmm\_mam::psdisplay()

Human-readable description of allocated memory regions.

## **SystemVerilog**

```
function string psdisplay(string prefix = "");
```

## **OpenVera**

```
function string psdisplay(string prefix = "");
```

## **Description**

Create a human-readable description of the state of the memory manager and the currently allocated regions. Each line of the description is prefixed with the specified prefix.

# **Example**

```
mam_region =
mam.reserve_region(mam_cfg.start_offset,mam_cfg.n_bytes);
   //Display Allocated Memory [Starting Location:Ending
Location]
   `vmm_note(log,$psprintf("%s",mam.psdisplay("Allocated
Memory")));
```

### vmm\_mam::for\_each()

Iterate over allocated memory regions.

### **SystemVerilog**

```
function vmm_mam_region for_each(bit reset = 0);
```

#### **OpenVera**

```
function vmm_mam_region for_each(bit reset = 0);
```

### **Description**

Iterate over all currently allocated regions. If reset is non-zero, reset the iterator and return the first allocated region. Returns null when there are no additional allocated regions to iterate on.

## **Example**

Example B-10

### vmm\_mam::get\_memory()

Return the RAL abstraction class for the managed memory.

### **SystemVerilog**

```
function vmm_ral_mem get_memory();
```

#### **Description**

Return the reference to the RAL memory abstraction class for the memory implementing the locations managed by this instance of the allocation manager. Returns  $\mathtt{null}$  if no memory abstraction class was specified at construction time.

### **Example**

Example B-11

# vmm\_mam\_allocator

An instance of this class is randomized to determine the starting offset of a randomly allocated memory region. This class can be extended to provide additional constraints on the starting offset, such as word alignment or location of the region within a memory page.

# **Summary**

| • | vmm_mam_allocator::len                   | B-22 |
|---|------------------------------------------|------|
| • | <pre>vmm_mam_allocator::min_offset</pre> | B-23 |
| • | <pre>vmm_mam_allocator::max_offset</pre> | B-24 |
| • | <pre>vmm_mam_allocator::in_use[\$]</pre> | B-25 |
| • | vmm mam allocator::start offset          | B-26 |

#### vmm\_mam\_allocator::len

Number of addressable locations required.

#### **SystemVerilog**

```
int unsigned len;
```

#### **OpenVera**

```
integer len;
```

### **Description**

Set by the memory manager before every randomization. Specifies the number of memory locations (not necessarily bytes) required in the region.

### **Example**

```
class tb_env extends vmm_ral_env;
    ...
    virtual function void build();
        super.build();
        ...
        mam_reg = mam.request_region(mam_cfg.n_bytes);
        if(mam.default_alloc == null)
            `vmm_fatal(log, "Creation of Default alloc instance
is Failed");
        `vmm_note(log, $psprintf(" vmm_mam_allocator::len ==>
%0d", mam.default_alloc.len));
        endfunction
        ...
endclass
```

#### vmm\_mam\_allocator::min\_offset

Minimum address offset under management.

#### **SystemVerilog**

```
bit [63:0] min_offset;
```

### **OpenVera**

```
bit [63:0] min_offset;
```

### **Description**

Set by the memory manager before every randomization. Specifies the minimum address offset in the memory under management. The vmm\_mam\_allocator\_valid constraint block constrains the
"vmm\_mam\_allocator::start\_offset" class property to fall
within the range defined by this property and the
"vmm\_mam\_allocator::max\_offset" property—minus the
required number of memory locations.

#### **Example**

#### vmm mam allocator::max offset

Maximum address offset under management.

#### **SystemVerilog**

```
bit [63:0] max_offset;
```

### **OpenVera**

```
bit [63:0] max_offset;
```

### **Description**

Set by the memory manager before every randomization. Specifies the maximum address offset in the memory under management. The vmm\_mam\_allocator\_valid constraint block constrains the "vmm\_mam\_allocator::start\_offset" class property to fall within the range defined by this property and the "vmm\_mam\_allocator::min\_offset" property—minus the required number of memory locations.

#### **Example**

#### vmm\_mam\_allocator::in\_use[\$]

Currently allocated memory regions.

#### **SystemVerilog**

```
vmm_mam_region in_use[$];
```

### **OpenVera**

```
vmm_mam_region in_use[$];
```

### **Description**

Set by the memory manager before every randomization. Specifies the memory regions currently allocated. The

vmm\_mam\_allocator\_no\_overlap constraint block constrains
the "vmm\_mam\_allocator::start\_offset" class property—
minus the required number of memory locations—to fall outside of
the allocated regions.

### **Example**

#### vmm\_mam\_allocator::start\_offset

Starting offset of the randomly allocated region.

### **SystemVerilog**

```
rand bit [63:0] start_offset;
```

### **OpenVera**

```
rand bit [63:0] start_offset;
```

### **Description**

After a successful randomization, this class property will contain a valid starting offset for a memory region of the desired length.

#### **Example**

# vmm\_mam\_cfg

This class is used to specify the memory managed by an instance of a "vmm\_mam" memory allocation manager class.

# Summary

| • | vmm_mam_cfg::n_bytes                 | B-28 |
|---|--------------------------------------|------|
| • | <pre>vmm_mam_cfg::start_offset</pre> | B-30 |
| • | <pre>vmm_mam_cfg::end_offset</pre>   | B-31 |
| • | vmm_mam_cfg::mode                    | B-32 |
| • | <pre>vmm_mam_cfg::locality</pre>     | B-33 |

#### vmm\_mam\_cfg::n\_bytes

Number of bytes in each addressable location.

### **SystemVerilog**

```
rand int unsigned n_bytes;
```

#### **OpenVera**

```
rand integer n_bytes;
```

### **Description**

Total number of bytes in each memory location. The vmm\_mam\_cfg\_valid constraint blocks constrains this class property to the {1:64} range.

Although the memory allocation manager will operate properly with any positive value for this property, it does not make much physical sense to have values that are not powers of two (for example, 1, 2, 4, 8, etc...).

#### **Example**

```
class tb_env extends vmm_ral_env;
    ...
    if (!this.mam_cfg.randomize()) begin
        `vmm_fatal(log, "Failed to randomize Memory
configuration");
    end
    ...
    `vmm_note(log,$psprintf("vmm_mam_cfg::n_bytes =>
%0d",mam_cfg.n_bytes));
```

endclass

#### vmm\_mam\_cfg::start\_offset

Offset of the first addressable location under management.

### **SystemVerilog**

```
rand bit [63:0] start_offset;
```

### **OpenVera**

```
rand bit [63:0] start_offset;
```

### **Description**

The starting offset of the consecutive memory area managed by the memory manager instance.

The vmm\_mam\_cfg\_valid constraint block constrains this class property to be less than "vmm\_mam\_cfg::end\_offset".

#### **Example**

#### vmm\_mam\_cfg::end\_offset

Offset of the last addressable location under management.

### **SystemVerilog**

```
rand bit [63:0] end_offset;
```

### **OpenVera**

```
rand bit [63:0] end_offset;
```

### **Description**

The ending offset of the consecutive memory area managed by the memory manager instance.

The vmm\_mam\_cfg\_valid constraint block constrains this class property to be greater than "vmm\_mam\_cfg::start\_offset".

#### **Example**

### vmm\_mam\_cfg::mode

Memory allocation mode.

#### **SystemVerilog**

```
rand enum {vmm_mam::GREEDY, vmm_mam::THRIFTY} mode;

OpenVera
rand enum {vmm_mam::GREEDY, vmm_mam::THRIFTY} mode;
```

### **Description**

Configures how new memory regions are allocated by the "vmm\_mam::request\_region()" method. If set to vmm\_mam::THRIFTY, memory used in previously allocated, but now freed regions is preferred. If set to vmm\_mam::GREEDY, previously unused memory is preferred.

#### **Example**

#### vmm\_mam\_cfg::locality

Memory allocation locality.

### **SystemVerilog**

```
rand enum {vmm_mam::BROAD, vmm_mam::NEARBY} locality;
```

### **OpenVera**

```
rand enum {vmm_mam::BROAD, vmm_mam::NEARBY} locality;
```

### **Description**

Configures where in memory, in relation to currently allocated regions, new memory is allocated by the

```
"vmm_mam::request_region()" method. If set to vmm_mam::NEARBY, memory near or adjacent to currently allocated regions is preferred. If set to vmm_mam::BROAD, the entire memory space is used without preference.
```

### **Example**

### vmm\_mam\_region

This class is used by the memory allocation manager to describe allocated memory regions. Instances of this class should not be created directly, therefore, this appendix does not document the constructor. Instances of this class should be created only from within the memory manager, in the

```
"vmm_mam::reserve_region()" and
"vmm_mam::request_region()" methods.
```

### **Summary**

### vmm\_mam\_region::get\_start\_offset()

Return the starting offset of the allocated region.

#### **SystemVerilog**

```
function bit [63:0] get_start_offset();
```

#### **OpenVera**

```
function bit [63:0] get_start_offset();
```

### **Description**

Return the starting offset, within the memory, of the allocated region.

#### **Example**

endclass

### vmm\_mam\_region::get\_end\_offset()

Return the ending offset of the allocated region.

#### **SystemVerilog**

```
function bit [63:0] get_end_offset();
```

#### **OpenVera**

```
function bit [63:0] get_end_offset();
```

### **Description**

Return the ending offset, within the memory, of the allocated region.

### **Example**

#### vmm\_mam\_region::get\_len()

Return the number of memory locations in the allocated region.

### **SystemVerilog**

```
function int unsigned get_len();
```

#### **OpenVera**

```
function integer get_len();
```

### **Description**

Return the number of consecutive memory locations (not necessarily bytes) in the allocated region.

#### **Example**

### vmm\_mam\_region::get\_n\_bytes()

Return the number of memory locations in the allocated region.

#### **SystemVerilog**

```
function int unsigned get_n_bytes();
```

#### **OpenVera**

```
function integer get_n_bytes();
```

### **Description**

Return the number of consecutive bytes in the allocated region. If the managed memory contains more than one byte per address, the number of bytes in an allocated region may be greater than the number of requested or reserved bytes.

#### **Example**

endclass

### vmm\_mam\_region::get\_memory()

Return the RAL memory abstraction class for the region.

### **SystemVerilog**

```
function vmm_ral_mem get_memory();
```

#### **Description**

Return the reference to the RAL memory abstraction class for the memory implementing this allocated memory region. Returns null if no memory abstraction class was specified for the allocation manager that allocated this region.

### **Example**

Example B-26

#### vmm\_mam\_region::get\_virtual\_registers()

Return the RAL abstraction class for the virtual register set.

### **SystemVerilog**

```
function vmm_ral_vreg get_virtual_registers();
```

### **Description**

Return the reference to the RAL virtual register abstraction class for the set of virtual registers implemented in the allocated region. Returns  $\mathtt{null}$  if the memory region is not known to implement virtual registers.

#### **Example**

```
vmm_mam_region::get_virtual_registers() [page 208]

vmm_ral_vreg vregs[];

ral_model.memory_name.get_virtual_registers(vregs);

foreach (vregs[i]) begin
    vregs[i].display();
end
```

### vmm\_mam\_region::psdisplay()

Human-readable description of allocated memory.

### **SystemVerilog**

```
function string psdisplay(string prefix = "");
```

#### **OpenVera**

```
function string psdisplay(string prefix = "");
```

### **Description**

Create a human-readable description of the allocated region. Each line of the description is prefixed with the specified prefix.

#### **Example**

```
mam_region =
mam.reserve_region(mam_cfg.start_offset,mam_cfg.n_bytes);
   //Display Allocated Region [Min Location:Max Location]

`vmm_note(log,$psprintf("%s",mam_region.psdisplay("Allocated Region")));
...
```

### vmm\_mam\_region::read()

Reads a region location from the design.

### **SystemVerilog**

#### **OpenVera**

#### **Description**

Reads the current value of the memory region location from the design using the specified access path. If the memory is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

data\_id
scenario\_id
stream id

...are passed to the back-door access method or used to set the corresponding vmm\_data/rvm\_data class properties in the vmm\_rw\_access transaction descriptors that are necessary to execute this read operation. This allows the physical and back-door read access to be traced back to the higher-level transaction that caused the access to occur.

This method can only be used on a region allocated by an allocation manager that is associated with a RAL memory abstraction class at construction time.

#### **Example**

Example B-29

### vmm\_mam\_region::write()

Writes a region location in the design.

### **SystemVerilog**

#### **OpenVera**

### **Description**

Writes the specified value at the specified region location in the design using the specified access path. If the memory is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

data\_id
scenario\_id
stream id

...are passed to the back-door access method or used to set the corresponding vmm\_data/rvm\_data class properties in the vmm\_rw\_access transaction descriptors that are necessary to execute this write operation. This allows the physical and back-door write access to be traced back to the higher-level transaction that caused the access to occur.

This method can only be used on a region allocated by an allocation manager that is associated with a RAL memory abstraction class at construction time.

#### **Example**

Example B-30

### vmm\_mam\_region::burst\_read()

Perform a burst-read operation on the region.

### **SystemVerilog**

```
task burst_read(
  output vmm_rw::status_e status,
  input vmm_ral_mem_burst burst,
  output bit [63:0] value[],
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "",
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

### **OpenVera**

### **Description**

Burst-read the current values of the region locations specified by the burst descriptor. If the memory is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access). The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method or the vmm\_ral\_access::burst\_read() method. This allows the physical and back-door read access to be traced back to the higher-level transaction that caused the access to occur.

This method can only be used on a region allocated by an allocation manager that is associated with a RAL memory abstraction class at construction time.

#### **Example**

Example B-31

### vmm\_mam\_region::burst\_write()

Perform a burst-write operation on the region.

### **SystemVerilog**

```
task burst_write(
  output vmm_rw::status_e status,
  input vmm_ral_mem_burst burst,
  input bit [63:0] value[],
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "",
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

#### **OpenVera**

### **Description**

Burst-write the specified values in the region locations specified by burst descriptor. If the memory is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access). The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method or the vmm\_ral\_access::burst\_write() method. This allows the physical and back-door write access to be traced back to the higher-level transaction that caused the access to occur.

This method can only be used on a region allocated by an allocation manager that is associated with a RAL memory abstraction class at construction time.

#### **Example**

Example B-32

### vmm\_mam\_region::peek()

Peek a region location from the design.

#### **SystemVerilog**

```
task peek(
  output vmm_rw::status_e status,
  input bit [63:0] offset,
  output bit [63:0] value,
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

#### **OpenVera**

### **Description**

Reads the current value of the region location from the design using a back-door access.

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method. This allows the physical and back-door read access to be traced back to the higher-level transaction that caused the access to occur.

This method can only be used on a region allocated by an allocation manager that is associated with a RAL memory abstraction class at construction time.

# **Example**

Example B-33

### vmm\_mam\_region::poke()

Poke a region location in the design.

### **SystemVerilog**

### **OpenVera**

### **Description**

Deposit the specified value at the specified region location in the design using a back-door access. Depending on the design model implementation, it may be possible to modify the content of a read-only memory.

The optional value of the arguments:

data\_id
scenario\_id
stream\_id arguments

...are passed to the back-door access method. This allows the physical and back-door write access to be traced back to the higher-level transaction that caused the access to occur.

This method can only be used on a region allocated by an allocation manager that is associated with a RAL memory abstraction class at construction time.

# **Example**

Example B-34

TBD

## vmm\_ral

Utility class for global symbolic values. Each set of symbolic values is specified using enumerated types. The symbolic values are accessed using a fully-qualified name, such as vmm\_ral::RW.

A separate encapsulating class is used to minimize the length of these identifiers and to make them easier to share across classes.

# **Summary**

| • | <pre>vmm_ral::path_e</pre> | B-57 |
|---|----------------------------|------|
| • | vmm_ral::access_e          | B-59 |
| • | vmm_ral::check_e           | B-63 |
| • | vmm_ral::endianness_e      | B-64 |
| • | vmm_ral::reset_e           | B-66 |
| • | vmm ral::coverage e        | B-68 |

#### vmm\_ral::path\_e

Symbolic values identifying the path used to access a register or memory within the design.

## **SystemVerilog**

vmm\_ral::BFM
vmm\_ral::BACKDOOR
vmm\_ral::DEFAULT

#### **OpenVera**

vmm\_ral::BFM
vmm\_ral::BACKDOOR
vmm\_ral::DEFAULT

#### **Description**

vmm\_ral::BFM

Accesses the register or memory through the appropriate physical interface transactor. Also known as front-door access.

```
vmm_ral::BACKDOOR
```

Accesses the register or memory directly through an appropriate back-door mechanism, usually a hierarchical path into the design.

```
vmm_ral::DEFAULT
```

Accesses the register or memory using the default path specified in the enclosing block or system abstraction class.

# **Example**

# Example B-35

#### vmm\_ral::access\_e

Symbolic values identifying the behavior of the bits implementing a field when read or written.

# **SystemVerilog**

vmm\_ral::RW
vmm\_ral::RO
vmm\_ral::WO
vmm\_ral::W1
vmm\_ral::RU
vmm\_ral::RC
vmm\_ral::A0
vmm\_ral::A1
vmm\_ral::OTHER
vmm\_ral::USER0
vmm\_ral::USER1
vmm\_ral::USER2
vmm\_ral::USER3
vmm\_ral::DC

## **OpenVera**

vmm\_ral::RW
vmm\_ral::RO
vmm\_ral::WO
vmm\_ral::W1
vmm\_ral::RC
vmm\_ral::RC
vmm\_ral::A0
vmm\_ral::A1
vmm\_ral::OTHER
vmm\_ral::USER0
vmm\_ral::USER1
vmm\_ral::USER2
vmm\_ral::USER3
vmm\_ral::DC

## **Description**

```
vmm ral::RW
```

The content of the field can be read and written. The content of the field is never modified by the design.

```
vmm ral::RO
```

The content of the field can be read. Writing has no effect on its content. The content of the field is never modified by the design. It may be possible to modify the content of the field using

```
"vmm_ral_field::poke()".
```

```
vmm ral::WO
```

The content of the field can be written. The value read is always zero and has no correlation with the content of the field. You can obtain the actual content of the field by using

```
"vmm ral field::peek()".
```

```
vmm ral::W1
```

The content of the field can be read but can be physically written only once after a reset. The write-once mechanism prevents further modifications of the content of the field after the first "vmm\_ral\_field::write()" operation. The content of the field can be written using "vmm\_ral\_field::poke()" any number of times. The field can only be written again after a reset operation.

```
vmm_ral::RU
```

The content of the field can be read. Writing has no effect on its content. The content of the field can be modified by the design. It may be possible to modify the content of the field using

```
"vmm_ral_field::poke()".
```

```
vmm_ral::RC
```

The content of the field can be read. The content of the field is cleared after each read operation. Writing has no effect on its content. The content of the field is modified by the design. The actual content of the field can be obtained without modifying it using "vmm\_ral\_field::peek()".

```
vmm_ral::W1C
```

The content of the field can be read. Writing to the field clears all bits corresponding to the bits that are set in the value being written. Bits that are cleared have no effect on its content. The content of the field is modified by the design. Using "vmm\_ral\_field::poke()" can force the bits to a specific value.

```
vmm ral::A1
```

The content of the field can be read and cleared. Writing a 1 has no effect. The content of the field can also be set by the design. Using "vmm\_ral\_field::poke()" can force the bits to a specific value.

```
vmm_ral::A0
```

The content of the field can be read and set. Writing a 0 has no effect. The content of the field can also be cleared by the design. Using "vmm\_ral\_field::poke()" can force the bits to a specific value.

```
vmm_ral::DC
```

The content of the field is never checked for correctness (don't care) against the mirrored value when using the

"vmm\_ral\_field::mirror()" method. The content of the mirror is updated as if the field was a vmm\_ral::RW field. Use when the content of the field is not really predictable.

```
vmm_ral::OTHER
```

The effect of reading or writing the field on its content is unknown or may have effects on the content of other fields. The mirrored value assumes a rw behavior.

```
vmm ral::USERn
```

The effect of read or writing the field on its content is user-defined. The mirrored value assumes a rw behavior.

#### **Example**

#### Example B-37

```
vmm_ral_field fields[];
ral_model.status_reg.get_fields(fields);
foreach (fields[i]) begin
   if (fields[i].get_access() != vmm_ral::RO) begin
        'vmm_error(log, "A status bit is not read-only");
   end
end
```

```
vmm_ral_field fields[*];
reg.get_fields(fields);
foreach (fields, i) {
   if (fields[i].get_access() == vmm_ral::W1C &&
       value[i] == 1'b0) begin
      value[i] = 1'b1;
   end
end
status = reg.write_t(value);
```

#### vmm\_ral::check\_e

Symbolic values identifying the behavior when an expected value does not match an actual value.

# **SystemVerilog**

```
vmm_ral::QUIET
vmm_ral::VERB
```

# **OpenVera**

```
vmm_ral::QUIET
vmm_ral::VERB
```

## **Description**

```
vmm_ral::QUIET
```

No message reporting the discrepancy is reported.

```
vmm_ral::VERB
```

A message reporting the discrepancy is reported through an appropriate instance of the message service interface.

#### **Example**

#### Example B-39

```
status = this.ral_model.mirror_t(vmm_ral::VERB);
```

#### vmm ral::endianness e

Symbolic values identifying the endianness of values when mapped to a narrower data path.

#### **SystemVerilog**

vmm\_ral::NO\_ENDIAN
vmm\_ral::LITTLE\_ENDIAN
vmm\_ral::BIG\_ENDIAN
vmm\_ral::LITTLE\_FIFO
vmm\_ral::BIG\_FIFO

#### **OpenVera**

vmm\_ral::NO\_ENDIAN
vmm\_ral::LITTLE\_ENDIAN
vmm\_ral::BIG\_ENDIAN
vmm\_ral::LITTLE\_FIFO
vmm\_ral::BIG\_FIFO

#### **Description**

```
vmm_ral::NO_ENDIAN
```

It is not possible to map wide values onto discrete values on a narrower data path. Used as default value only.

```
vmm_ral::LITTLE_ENDIAN
```

Values are mapped onto a narrower data path using consecutive addresses, with the least significant bits in the lower addresses.

```
vmm ral::BIG ENDIAN
```

Values are mapped onto a narrower data path using consecutive addresses, with the most significant bits in the lower addresses.

```
vmm_ral::LITTLE_FIFO
```

Values are mapped onto a narrower data path using consecutive values at the same addresses, with the least significant bits transferred first.

```
vmm_ral::BIG_FIFO
```

Values are mapped onto a narrower data path using consecutive values at the same addresses, with the most significant bits transferred first.

#### **Example**

```
ral_blk_myblk ral_blk = new ( vmm_ral :: LITTLE_ENDIAN);
```

# vmm\_ral::reset\_e

Symbolic values identifying the type of reset.

# **SystemVerilog**

```
vmm_ral::HARD
vmm_ral::SOFT
```

# **OpenVera**

```
vmm_ral::HARD
vmm_ral::SOFT
```

# **Description**

```
vmm_ral::HARD
A hard reset.
vmm_ral::VERB
A soft reset.
```

# **Example**

```
class tb_vmm_ral extends vmm_ral;
    ...
    reset_e rst_inst;

function new();
    super.new();
    endfunction
    ...
endclass
```

```
class tb_env extends vmm_ral_env;
    ...
    tb_vmm_ral tb_ral;
    ...
    function new();
        super.new();
        this.tb_ral = new();
    endfunction

virtual task hw_reset();
    tb_ral.rst_inst = vmm_ral::HARD;
    `vmm_note(log,$psprintf("reset_e = %0d",tb_ral.rst_inst));
    endtask
    ...
endclass
```

#### vmm\_ral::coverage\_e

Symbolic values identifying functional coverage models.

#### **SystemVerilog**

```
vmm_ral::NO_COVERAGE
vmm_ral::REG_BITS
vmm_ral::ADDR_MAP
vmm_ral::FIELD_VALS
vmm_ral::ALL_COVERAGE
```

#### **OpenVera**

```
vmm_ral::NO_COVERAGE
vmm_ral::REG_BITS
vmm_ral::ADDR_MAP
vmm_ral::FIELD_VALS
vmm_ral::ALL_COVERAGE
```

# **Description**

121 for more details.

Symbolic values identifying functional coverage models. In order to use this class, the corresponding functional coverage models must have been previously generated using the -c option of ralgen.

See "Predefined Functional Coverage Models" on page

```
vmm_ral::NO_COVERAGE
   No coverage models.

vmm_ral::REG_BITS
   The "Register Bits" coverage model.

vmm_ral::ADDR_MAP
```

The "Address Map" coverage model. This model can only be dynamically controlled through a block or system abstraction class.

```
vmm_ral::FIELD_VALS
```

The "Field Values" coverage model. This model can only be dynamically controlled through a block or system abstraction class.

```
vmm_ral::ALL_COVERAGE
```

All known coverage models.

#### **Example**

```
class ral_reg_SAMPLE extends vmm_ral_reg;
    ...
    local virtual function void domain_coverage(string
domain,bit rights,int idx);
    if (this.can_cover(vmm_ral::REG_BITS)) begin
        ral_cvr_reg_oc_ethernet_INT_MASK cg;
        cg = new(this.get_fullname(), domain);
        this.reg_bits[idx] = cg;
    end
    endfunction
    ...
endclass
```

# vmm\_ral\_access

RAL component managing accesses to registers and memories through physical interfaces. Also provides an access-by-address and access-by-name service to registers and memories.

# **Summary**

| • | vmm_ral_access::set_model()                    | B-71   |
|---|------------------------------------------------|--------|
| • | <pre>vmm_ral_access::get_model()</pre>         | B-73   |
| • | <pre>vmm_ral_access::add_xactor()</pre>        | B - 74 |
| • | <pre>vmm_ral_access::read()</pre>              | B-76   |
| • | <pre>vmm_ral_access::write()</pre>             | B-78   |
| • | <pre>vmm_ral_access::burst_read()</pre>        | B-80   |
| • | <pre>vmm_ral_access::burst_write()</pre>       | B-82   |
| • | <pre>vmm_ral_access::default_path</pre>        | B-84   |
| • | <pre>vmm_ral_access::set_by_name()</pre>       | B-86   |
| • | <pre>vmm_ral_access::get_by_name()</pre>       | B-88   |
| • | <pre>vmm_ral_access::read_by_name()</pre>      | B-90   |
| • | <pre>vmm_ral_access::write_by_name()</pre>     | B-92   |
| • | <pre>vmm_ral_access::read_mem_by_name()</pre>  | B-94   |
| • | <pre>vmm ral access::write mem by name()</pre> | B-96   |

#### vmm\_ral\_access::set\_model()

Associates a RAL abstraction model with the RAL physical access component.

## **SystemVerilog**

```
function void set_model(vmm_ral_block_or_sys model)
```

#### **OpenVera**

```
task set_model(vmm_ral_block_or_sys model)
```

# **Description**

Associates the specified RAL abstraction model with the RAL physical access component instance. Once a model is associated with an access component, registers, fields and memories can be accessed through the RAL.

A model can be associated with only one access component. Similarly, an access component can be associated with only one abstraction model.

It is possible to have multiple instances of the access component associated with their respective abstraction model.

#### **Example**

```
class my_env extends vmm_ral_env;
  ral_block_my_block model;

function new();
  this.model = new;
```

```
super.ral.set_model(this.model);
endfunction: new
endclass: my_env
```

```
class my_env extends rvm_env {
   test_cfg cfg;
   vmm_ral_access ral[];
   ral_block_my_block model[];
   ...
   function build();
     this.ral = new [this.cfg.n];
     this.model = new [this.cfg.n];
     foreach (this.ral, i) {
        this.model[i] = new;
        this.ral[i].set_model(this.model[i]);
     end
   }
   ...
}
```

#### vmm\_ral\_access::get\_model()

Returns the RAL abstraction model associated with the RAL physical access component.

# **SystemVerilog**

```
function vmm_ral_block_or_sys get_model()
```

# **OpenVera**

```
function vmm_ral_block_or_sys get_model()
```

# **Description**

Return the RAL abstraction model that was associated with the RAL physical access component instance using the

```
"vmm_ral_access::set_model()" method.
```

#### **Example**

```
if (this.ral.get_model() == null) begin
    'vmm_fatal(log, "No RAL model was specified");
end
```

#### vmm\_ral\_access::add\_xactor()

Associates a physical-level transactor with a domain in the RAL abstraction model.

## **SystemVerilog**

#### **OpenVera**

#### **Description**

Associates the specified physical-level transactor with the specified domain in the RAL abstraction model. The specified domain must exist in the model and only one transactor can be associated with a particular domain.

The physical-level transactor is implicitly started when added to the RAL abstraction model. This allows the predefined RAL tests to execute and the RAL model to later be used to configure the DUT in the <code>vmm\_env::cfg\_dut()</code> step, before the <code>vmm\_env::start()</code> step has been executed. The physical-level transactor can be explicitly started in the <code>vmm\_env::start()</code> step without adverse effects.

If a domain has no physical-level transactor associated with it, it is not possible to perform physical accesses to its registers and memories.

#### This method must be called after

"vmm\_ral\_access::set\_model()" has been called.

#### **Example**

#### Example B-47

```
class my_env extends vmm_ral_env;
    ral_ahb_master ahb_ma;
    ...
    function void build();
        super.build();
        this.ahb_ma = new(...);
        super.ral.add_xactor(this.ahb_ma);
    endfunction: build
    ...
endclass: my_env
```

```
class my_env extends vmm_ral_env {
    ral_pci_master pci_ma;
    ral_pci_config pci_cfg;
    ...
    task build() {
        super.build();
        this.pci_ma = new(...);
        super.ral.add_xactor(this.pci_ma, "PCI");
        this.pci_cfg = new(...);
        super.ral.add_xactor(this.pci_cfg, "CFG");
    }
    ...
}
```

## vmm\_ral\_access::read()

Reads a value from a specified physical address.

## **SystemVerilog**

```
task read(output vmm_rw::status_e status,
    input bit [63:0] addr,
    output bit [63:0] data,
    input int n_bits = 64,
    string domain = "",
    input int data_id = -1,
    input int scenario_id = -1,
    input int stream_id = -1)
```

#### **OpenVera**

#### **Description**

Reads a value from the specified physical address through the physical interface of the specified domain.

Returns an indication of the success or failure of the operation.

The optional value of the arguments:

```
n_bits
data_id
scenario_id
stream_id
```

...are assigned to their corresponding <code>vmm\_data/rvm\_data</code> class property in the "<code>vmm\_rw\_access</code>" transaction descriptor used to execute the read cycle. This allows the read cycle to be traced back to the higher-level transaction that caused the cycle to occur.

The mirrored content of any register or memory located at that address is not updated. This method is provided if low-level read operations are necessary. Reading of fields, registers or memory locations should be done using the "vmm\_ral\_field::read()", "vmm\_ral\_reg::read()" or "vmm\_ral\_mem::read()" methods, respectively.

#### **Example**

#### Example B-49

```
this.ral.read(status, 'h0000, value);
if (status != vmm_rw::OK) begin
   vmm_error(log, "Error reading from 0x0000");
end
```

## vmm\_ral\_access::write()

Writes a value at a specified physical address.

## **SystemVerilog**

```
task write(output vmm_rw::status_e status,
    input bit [63:0] addr,
    input bit [63:0] data,
    input int n_bits,
    input string domain = "",
    input int data_id = -1,
    input int scenario_id = -1,
    input int stream_id = -1)
```

#### **OpenVera**

#### **Description**

Writes the specified value at the specified physical address through the physical interface of the specified domain.

Returns an indication of the success or failure of the operation.

The optional value of the arguments:

```
n_bits
data_id
scenario_id
stream_id
```

...are assigned to their corresponding <code>vmm\_data/rvm\_data</code> class property in the "<code>vmm\_rw\_access</code>" transaction descriptor used to execute the write cycle. This allows the write cycle to be traced back to the higher-level transaction that caused the cycle to occur.

The mirrored content of any register or memory located at that address is not updated. This method is provided if low-level write operations are necessary. Writing of fields, registers or memory locations should be done using the

```
"vmm_ral_field::write()", "vmm_ral_reg::write()" and "vmm_ral_mem::write()" methods, respectively.
```

#### **Example**

#### Example B-51

```
this.ral.write(status, 'h0000, 'h0003);
if (status != vmm_rw::OK) begin
   vmm_error(log, "Error writing to 0x0000");
end
```

#### vmm\_ral\_access::burst\_read()

Reads a series value from a specified set of physical addresses.

## **SystemVerilog**

```
task burst_read(output vmm_rw::status_e status,
              input bit [63:0] start,
              input bit [63:0]
                                     incr,
                                     max,
              input bit [63:0]
              input int
                                      n_beats,
                                    data[],
              output bit [63:0]
              input vmm_data
                                      user = null,
              input int
                                      n_bits = 64,
                                      domain = "",
              string
                                     data_id = -1,
              input int
              input int
                                    scenario_id = -1,
              input int
                                     stream_id = -1
```

## **OpenVera**

```
function vmm_rw::status_e burst_read_t(
   input bit [63:0] start,
        input bit [63:0] incr,
        input bit [63:0] max,
        input integer n_beats,
        output bit [63:0] data[],
        input vmm_data user = null,
        input integer n_bits = 64,
        string domain = "",
        input integer data_id = -1,
        input integer scenario_id = -1,
        input integer stream_id = -1)
```

#### **Description**

Reads a set of values using a burst read cycle through the physical interface of the specified domain. The following parameters are used to populate the "vmm\_rw\_burst" descriptor that will eventually be executed by the

```
"vmm_rw_xactor::execute_burst()" method:
start
incr
max
n_beats
user
```

Returns an indication of the success or failure of the operation.

The mirrored content of any register or memory located in the burst area is not updated. This method is provided if low-level burst-read operations are necessary. Burst-read operations should be done using the "vmm\_ral\_mem::burst\_read()" method.

#### **Example**

```
this.ral.burst_read(status,'h0000,'h1000, value);
if (status != vmm_rw::OK) begin
  `vmm_error(log, "Error reading a series value from a
0x1000");
end
...
```

## vmm\_ral\_access::burst\_write()

Writes a series of values at a specified set of physical addresses.

## **SystemVerilog**

```
task burst_write(output vmm_rw::status_e status,
    input bit [63:0] start,
    input bit [63:0] incr,
    input bit [63:0] max,
    input bit [63:0] data[],
    input vmm_data user = null,
    input int n_bits = 64,
    string domain = "",
    input int scenario_id = -1,
    input int stream_id = -1)
```

## **OpenVera**

```
function vmm_rw::status_e burst_write_t(
   input bit [63:0] start,
   input bit [63:0] incr,
   input bit [63:0] max,
   input bit [63:0] data[],
   input vmm_data user = null,
   input integer n_bits = 64,
   string domain = "",
   input integer data_id = -1,
   input integer scenario_id = -1,
   input integer stream_id = -1)
```

#### **Description**

Writes a set of value using a burst write cycle through the physical interface of the specified domain. The following parameters are used to populate the "vmm\_rw\_burst" descriptor that will eventually be executed by the "vmm\_rw\_xactor::execute\_burst()" method:

```
start
incr
max
user
```

The number of beats is assumed to be equal to the number of data values to be written.

Returns an indication of the success or failure of the operation.

The mirrored content of any register or memory located in the burst area is not updated. This method is provided if low-level burst-write operations are necessary. Burst-write operations should be done using the "vmm\_ral\_mem::burst\_write()" method.

#### **Example**

```
this.ral.burst_write(status,'h0000,'h1000,'h100F);
if (status != vmm_rw::OK) begin
vmm_error(log, "Error writing a series value at 0x1000");
end
...
```

#### vmm\_ral\_access::default\_path

Specifies the default path to use when accessing registers and memories.

## **SystemVerilog**

```
vmm_ral::path_e default_path
```

#### **OpenVera**

```
vmm_ral::path_e default_path
```

## **Description**

Specifies the default path to use when accessing fields, registers or memories in the design. This default path can be superseded by the default access path in the system, sub-system and block abstraction models. This default path can also be superseded on a per-access basis.

The value of this property must be vmm\_ral::BFM or
vmm\_ral::BACKDOOR. Whereas it is the topmost and ultimate default path specification, it cannot be vmm\_ral::DEFAULT.

This default path is not used when using the

```
"vmm_ral_access::read()" and
"vmm_ral_access::write()" methods.
```

#### **Example**

```
super.ral.default_path = vmm_ral::BACKDOOR;
this.ral_model.soc.blk.default_path = vmm_ral::BFM;
```

this.ral\_model.mirror();

#### vmm\_ral\_access::set\_by\_name()

Sets the mirror value of the specified register.

#### **SystemVerilog**

#### **OpenVera**

```
virtual function bit set_by_name(
    string          name,
    bit [63:0] value)
```

#### **Description**

Locates the register with the specified name and sets its value mirrored in the RAL abstraction model. The actual register in the design is not written or updated. See "vmm\_ral\_reg::set()" for more details on the operation of the mirror.

See "vmm\_ral\_block\_or\_sys::get\_reg\_by\_name()" for details on how the register is located. Returns TRUE if a unique register of the specified name is found in the RAL model. Returns FALSE otherwise.

It is better to use the "vmm\_ral\_reg::set()" method directly in the RAL abstraction class for a register in the RAL model (accessed using hierarchical references - see "Understanding the Generated Model" on page 37) rather than using this method with a hard-coded name.

# **Example**

```
Use:
    ral_model.blk.ctrl_reg.set('h0001);

instead of:
    ral.set_by_name("ctrl_reg", 'h0001);

Example B-57

string reg_name;
    reg_name = compute_name();
    if (!this.ral.set_by_name(reg_name, 'hFFFF)) {
        rvm_error(log, {"No such register: ", reg_name};
}
```

#### vmm\_ral\_access::get\_by\_name()

Returns the mirror value of the specified register.

#### **SystemVerilog**

```
virtual function bit get_by_name(
   input string name,
   output bit [63:0] value)
```

#### **OpenVera**

## **Description**

Locates the register with the specified name and returns its value mirrored in the RAL abstraction model. The actual register in the design is not read. See "vmm\_ral\_reg::get()" for more details on the operation of the mirror.

See "vmm\_ral\_block\_or\_sys::get\_reg\_by\_name()" for details on how the register is located. Returns TRUE if a unique register of the specified name is found in the RAL model. Returns FALSE otherwise.

It is better to use the "vmm\_ral\_reg::get()" method directly in the RAL abstraction class for a register in the RAL model (accessed using hierarchical references - see "Understanding the Generated Model" on page 37) rather than using this method with a hard-coded name.

# **Example**

#### Example B-58

```
Use:
    ral_model.blk.status_reg.get(status);
instead of:
    ral.get_by_name("status_reg", status);
```

```
string reg_name;
reg_name = compute_name();
if (!this.ral.get_by_name(reg_name, val)) {
   rvm_error(log, {"No such register: ", reg_name};
}
printf("%s = %h\n", reg_name, val);
```

#### vmm\_ral\_access::read\_by\_name()

Reads a value from a specified named register.

## **SystemVerilog**

```
task read_by_name(
    output vmm_rw::status_e status,
    input string name,
    output bit [63:0] data,
    input vmm_ral::path_e path = DEFAULT,
    input string domain = "",
    input int data_id = -1,
    input int stream_id = -1)
```

#### **OpenVera**

#### **Description**

Locates the register with the specified name and performs the specified read operation through its RAL abstraction model. The mirror is updated.

See "vmm\_ral\_block\_or\_sys::get\_reg\_by\_name()" for details on how the register is located.

It is better to use the "vmm\_ral\_reg::read()" method directly in the RAL abstraction class for a register in the RAL model (accessed using hierarchical references - see "Understanding the Generated Model" on page 37) rather than using this method with a hard-coded name.

### **Example**

### Example B-60

```
Use:
    ral_model.blk.status_reg.read(status, val);
instead of:
    ral.read_by_name(status, "status_reg", val);
```

```
string reg_name;
reg_name = compute_name();
status = this.ral.read_by_name_t(reg_name, val);
if (status != vmm_rw::IS_OK) {
   rvm_error(log, {"No such register: ", reg_name};
}
else printf("%s = %h\n", reg_name, val);
```

### vmm\_ral\_access::write\_by\_name()

Writes a value from a specified named register.

## **SystemVerilog**

```
task write_by_name(
    output vmm_rw::status_e status,
    input string name,
    output bit [63:0] data,
    input vmm_ral::path_e path = DEFAULT,
    input string domain = "",
    input int data_id = -1,
    input int stream_id = -1)
```

### **OpenVera**

## **Description**

Locates the register with the specified name and performs the specified write operation through its RAL abstraction model. The mirror is updated.

See "vmm\_ral\_block\_or\_sys::get\_reg\_by\_name()" for details on how the register is located.

It is better to use the "vmm\_ral\_reg::write()" method directly in the RAL abstraction class for a register in the RAL model (accessed using hierarchical references - see "Understanding the Generated Model" on page 37) rather than using this method with a hard-coded name.

# **Example**

### Example B-62

```
Use:
    ral_model.blk.ctrl_reg.write(status, 'h0003);
instead of:
    ral.write_by_name(status, "ctrl_reg", 'h0003);
```

```
string reg_name;
reg_name = compute_name();
status = this.ral.write_by_name_t(reg_name, 'hFFFF);
if (status != vmm_rw::IS_OK) {
   rvm_error(log, {"No such register: ", reg_name};
}
```

### vmm\_ral\_access::read\_mem\_by\_name()

Reads a value from a specified named memory.

## **SystemVerilog**

```
task read_mem_by_name(
    output vmm_rw::status_e status,
    input string name,
    input bit [63:0] offset,
    output bit [63:0] data,
    input vmm_ral::path_e path = DEFAULT,
    input string domain = "",
    input int data_id = -1,
    input int scenario_id = -1,
    input int stream_id = -1)
```

### **OpenVera**

### **Description**

Locates the memory with the specified name and performs the specified read operation through its RAL abstraction model. The mirror is updated.

See "vmm\_ral\_block\_or\_sys::get\_mem\_by\_name()" for details on how the memory is located.

It is better to use the "vmm\_ral\_mem::read()" method directly in the RAL abstraction class for a memory in the RAL model (accessed using hierarchical references - see "Understanding the Generated Model" on page 37) rather than using this method with a hard-coded name.

### **Example**

### Example B-64

```
ral_model.blk.mem0.read(status, 0, val);
instead of:
   ral.read_mem_by_name(status, "mem0", 0, val);
```

```
string mem_name;
mem_name = compute_name();
status = this.ral.read_mem_by_name_t(mem_name, 0, val);
if (status != vmm_rw::IS_OK) {
   rvm_error(log, {"No such memory: ", mem_name};
}
else printf("%s[0] = %h\n", mem_name, val);
```

### vmm\_ral\_access::write\_mem\_by\_name()

Writes a value from a specified named register.

## **SystemVerilog**

```
task write_mem_by_name(
    output vmm_rw::status_e status,
    input string name,
    input bit [63:0] offset,
    output bit [63:0] data,
    input vmm_ral::path_e path = DEFAULT,
    input string domain = "",
    input int data_id = -1,
    input int scenario_id = -1,
    input int stream_id = -1)
```

## **OpenVera**

### **Description**

Locates the memory with the specified name and performs the specified write operation through its RAL abstraction model. The mirror is updated.

See "vmm\_ral\_block\_or\_sys::get\_mem\_by\_name()" for details on how the memory is located.

It is better to use the "vmm\_ral\_mem::write()" method directly in the RAL abstraction class for a memory in the RAL model (accessed using hierarchical references - see "Understanding the Generated Model" on page 37) rather than using this method with a hard-coded name.

### **Example**

### Example B-66

```
Use:
    ral_model.blk.mem0.write(status, 0, 'h0003);
instead of:
    ral.write_mem_by_name(status, "mem0", 0, 'h0003);
```

```
string mem_name;
mem_name = compute_name();
status = this.ral.write_mem_by_name_t(mem_name, 0, 'hFFFF);
if (status != vmm_rw::IS_OK) {
   rvm_error(log, {"No such memory: ", mem_name};
}
```

# vmm\_ral\_block\_or\_sys

Virtual base class for block and system descriptors. Provides functionality that is identical between blocks and systems.

# Summary

| • | <pre>vmm_ral_block_or_sys::log</pre>                         | . в-99         |
|---|--------------------------------------------------------------|----------------|
| • | <pre>vmm_ral_block_or_sys::get_name()</pre>                  | B-100          |
| • | <pre>vmm_ral_block_or_sys::get_type()</pre>                  | B-101          |
| • | <pre>vmm_ral_block_or_sys::get_fullname()</pre>              | B-103          |
| • | <pre>vmm_ral_block_or_sys::get_domains()</pre>               | B-104          |
| • | <pre>vmm_ral_block_or_sys::get_external_domain()</pre>       | B-106          |
| • | <pre>vmm_ral_block_or_sys::get_parent()</pre>                | B-107          |
| • | <pre>vmm_ral_block_or_sys::get_base_addr()</pre>             | B-108          |
| • | <pre>vmm_ral_block_or_sys::C_addr_of()</pre>                 | B-109          |
| • | <pre>vmm_ral_block_or_sys::set_offset()</pre>                | B-110          |
| • | <pre>vmm_ral_block_or_sys::get_n_bytes()</pre>               | B-111          |
| • | <pre>vmm_ral_block_or_sys::get_endian()</pre>                | B-113          |
| • | <pre>vmm_ral_block_or_sys::default_access</pre>              | B-115          |
| • | <pre>vmm_ral_block_or_sys::get_default_access()</pre>        | B-117          |
| • | <pre>vmm_ral_block_or_sys::display()</pre>                   | B-119          |
| • | <pre>vmm_ral_block_or_sys::psdisplay()</pre>                 | B-120          |
| • | <pre>vmm_ral_block_or_sys::get_fields()</pre>                | B-122          |
| • | <pre>vmm_ral_block_or_sys::get_field_by_name()</pre>         | B-124          |
| • | <pre>vmm_ral_block_or_sys::get_registers()</pre>             | B-126          |
| • | <pre>vmm_ral_block_or_sys::get_reg_by_name()</pre>           | B-127          |
| • | <pre>vmm_ral_block_or_sys::get_reg_by_offset()</pre>         | B-129          |
| • | <pre>vmm_ral_block_or_sys::get_virtual_fields()</pre>        | B-131          |
| • | <pre>vmm_ral_block_or_sys::get_virtual_field_by_name()</pre> | B-132          |
| • | <pre>vmm_ral_block_or_sys::get_virtual_registers()</pre>     | B-133          |
| • | <pre>vmm_ral_block_or_sys::get_vreg_by_name()</pre>          | B-134          |
| • | <pre>vmm_ral_block_or_sys::get_memories()</pre>              | B-135          |
| • | vmm_ral_block_or_sys::get_mem_by_name()                      | B-136          |
| • | vmm_ral_block_or_sys::get_constraints()                      | B-137          |
| • | vmm_ral_block_or_sys::has_cover()                            | B-139          |
| • | vmm_ral_block_or_sys::set_cover()                            | B-140          |
| • | <pre>vmm_ral_block_or_sys::is_cover_on()</pre>               | B-142          |
| • | <pre>vmm_ral_block_or_sys::reset()</pre>                     | B-144          |
| • | <pre>vmm_ral_block_or_sys::needs_update()</pre>              | B-145<br>B-147 |
| • | vmm_ral_block_or_sys:.update()vmm ral block or sys::mirror() | B-147<br>B-148 |
| • |                                                              | B-148<br>B-150 |
| • | <pre>vmm_ral_block_or_sys::readmemh()</pre>                  |                |
| • | VIIIII I AI DIOCK OI SVS··WIILEIIIIIIII /                    | B-T3T          |

### vmm\_ral\_block\_or\_sys::log

Message service interface.

## **SystemVerilog**

```
vmm_log log
```

### **OpenVera**

```
rvm_log log
```

## **Description**

Message service interface instance for the block or system descriptor. A single message service interface instance is shared by all block and system abstraction class instances.

## **Example**

```
class ral_blk_sys_TEMP extends vmm_ral_block_or_sys;
    ...
    vmm_log log;
    ...
    function new(vmm_ral_sys sys);
        super.new("VMM RAL System",sys);
        log = new("VMM RAL BLOCK/SYS","Log");
    endfunction
    ...
endclass
```

### vmm\_ral\_block\_or\_sys::get\_name()

Returns the name of the block or system.

### **SystemVerilog**

```
virtual function string get_name()
```

## **OpenVera**

```
virtual function string get_name()
```

## **Description**

Returns the name of the block or system corresponding to the instance of the descriptor.

### **Example**

### vmm\_ral\_block\_or\_sys::get\_type()

Returns the type name of the block or system.

### **SystemVerilog**

```
virtual function string get_type()
```

### **OpenVera**

```
virtual function string get_type()
```

## **Description**

Returns the name of the block or system corresponding to the declaration of the descriptor.

This name is usually the same as the instance name returned by "vmm\_ral\_block\_or\_sys::get\_name()", except when the instance name has been renamed because of multiple instances of the same block or system, or because a domain in a multiple-domain block or system is instantiated.

### **Example**

```
class ral_blk_sys_TEMP extends vmm_ral_block_or_sys;
...
vmm_log log;
...
function new(vmm_ral_sys sys);
super.new("VMM RAL System",sys);
log = new("VMM RAL BLOCK/SYS","Log");

`vmm_note(log,$psprintf({"vmm_ral_block_or_sys::get_type=>
```

## vmm\_ral\_block\_or\_sys::get\_fullname()

Returns the fully-qualified name of the block or system.

## **SystemVerilog**

```
virtual function string get_fullname()
```

## **OpenVera**

```
virtual function string get_fullname()
```

## **Description**

Returns the hierarchical name of the block or system corresponding to the instance of the descriptor. The name of the top-level block or system is not included in the fully-qualified name as it is implicit for every RAL model.

### **Example**

```
`vmm_note(log, $psprintf("Block Name:
%s\n",ral_model.block_name.get_fullname()));
```

## vmm\_ral\_block\_or\_sys::get\_domains()

Returns the name of the domains in the block or system.

## **SystemVerilog**

```
function void get_domains(ref string names[])
```

## **OpenVera**

```
task get_domains(var string names[*])
```

## **Description**

Fills the specified dynamic array with the names of all the domains in the block or system. The order of the domain names is not specified.

## **Example**

endclass

## vmm\_ral\_block\_or\_sys::get\_external\_domain()

Returns the name of the top-level domain.

### **SystemVerilog**

```
function string get_external_domain(string domain)
```

# **OpenVera**

```
function string get_external_domain(string domain)
```

## **Description**

Return the name of the top-level domain that instantiates the specified domain of this block or system.

### **Example**

### vmm\_ral\_block\_or\_sys::get\_parent()

Returns the system that instantiates this block or system.

### **SystemVerilog**

```
virtual function vmm_ral_sys get_parent()
```

## **OpenVera**

```
virtual function ram_ral_sys get_parent()
```

## **Description**

Returns a reference to the descriptor of the system that includes the block or system corresponding to the descriptor instance. If this is the top-level block or system, returns null.

## **Example**

```
vmm_ral_block_or_sys::get_parent() : [Page 263]
vmm_ral_sys parent;
parent = ral_model.block_name.get_parent();
parent.display();
```

### vmm\_ral\_block\_or\_sys::get\_base\_addr()

Returns the base address of the block or system.

## **SystemVerilog**

```
virtual function bit [63:0] get_base_addr(string domain = "")
```

### **OpenVera**

```
virtual function bit [63:0] get_base_addr(string domain = "")
```

## **Description**

Returns the base address of the specified domain of the block or system in the address space of the immediately instantiating system.

If this is the top-level block or system, always returns 0.

## **Example**

```
bit [`VMM_RAL_ADDR_WIDTH-1:0] addr;
addr = ral_model.block_name.get_base_addr();
```

## vmm\_ral\_block\_or\_sys::C\_addr\_of()

Gets the base address of the block or system for the C API.

# **SystemVerilog**

function int C\_addr\_of()

### **Description**

Returns the address of the block or system in the C API address space. The returned address is designed to be passed to the RAL C API, as described in Chapter 17, "C Interface" and is not designed to be used as the actual physical base address of the block or system.

### **Example**

### Example B-76

To be added in a future release.

### vmm\_ral\_block\_or\_sys::set\_offset()

Modify the base address of the block or system.

## **SystemVerilog**

```
virtual function bit set_offset(bit [63:0] offset,
    string domain = "")
```

## **Description**

Dynamically relocate the base address of the specified domain in the block or subsystem in the address space of the immediately instantiating system. The new address range for the block or subsystem must not be occupied by another block or subsystem. Note that after using this method, the behavior of the RAL model will be different from the RALF specification.

Returns TRUE of the relocation was succesful. Returns FALSE if the specified domain does not exist in the immediately enclosing system or the new base address creates an overlap between this block or subsystem address range and another block or subsystem.

It is not possible to relocate the base address of the top-level system because is it not instantiated anywhere.

### **Example**

```
ral_model.block_name.set_offset('h1000);
```

### vmm\_ral\_block\_or\_sys::get\_n\_bytes()

Returns the width of the physical interface on this block or system.

### **SystemVerilog**

```
virtual function int unsigned get_n_bytes(
   string domain = "")
```

## **OpenVera**

```
virtual function integer get_n_bytes(
   string domain = "")
```

## **Description**

Returns the width, in number of bytes, of the physical interface of the block or system for the specified domain.

### **Example**

endclass

### vmm\_ral\_block\_or\_sys::get\_endian()

Returns the endianness of the physical interface on this block or system.

## **SystemVerilog**

```
virtual function vmm_ral::endianness_e get_endian(
    string domain = "")
```

## **OpenVera**

```
virtual function vmm_ral::endianness_e get_endian(
    string domain = "")
```

## **Description**

Returns the endianness of the physical interface of the block or system for the specified domain.

## **Example**

### vmm\_ral\_block\_or\_sys::default\_access

Specifies the default access path for this block or system.

### **SystemVerilog**

```
vmm_ral::path_e default_access
```

### **OpenVera**

```
vmm_ral::path_e default_access
```

## **Description**

Specifies the default access path when reading and writing registers and memories in this block or system.

If set to vmm\_ral::DEFAULT, uses the default access path of the parent system. If set to vmm\_ral::DEFAULT and this is the top-level block or system, uses the default access path of the RAL access interface. See "vmm\_ral\_access::default\_path" for further details.

### **Example**

```
class ral_blk_sys_TEMP extends vmm_ral_block_or_sys;
    ...
    vmm_log log;
    vmm_ral::path_e default_access = vmm_ral::DEFAULT;
    ...
    function new(vmm_ral_sys sys,string domain);
        super.new("VMM RAL
System",sys,"",vmm_ral::LITTLE_ENDIAN);
    log = new("VMM RAL BLOCK/SYS","Log");
```

```
endfunction
...
endclass
...
this.ral.write(status, 'h0000, 'h000F);
if(status != vmm_rw::OK) begin
  `vmm_error(log, "Error reading from 0x0000");
end
...
```

## vmm\_ral\_block\_or\_sys::get\_default\_access()

Returns the default access path for this block or system.

### **SystemVerilog**

```
virtual function vmm_ral::path_e get_default_access()
```

### **OpenVera**

```
virtual function vmm_ral::path_e get_default_access()
```

## **Description**

Determines the default access path for this block or system, based on the value specified in its default\_access property and its parent systems. See

```
"vmm_ral_block_or_sys::default_access" for more details.
```

### **Example**

```
class ral_blk_sys_TEMP extends vmm_ral_block_or_sys;
    ...
    vmm_log log;
    vmm_ral::path_e default_access = vmm_ral::DEFAULT;
    ...
    function new(vmm_ral_sys sys,string domain);
        super.new("VMM RAL
System",sys,"",vmm_ral::LITTLE_ENDIAN);
        log = new("VMM RAL BLOCK/SYS","Log");
        endfunction
    ...
    `vmm_note(log, psprintf({ "vmm_ral_block_or_sys::get_defaul});
```

# vmm\_ral\_block\_or\_sys::display()

Displays a description of the block or system to stdout.

## **SystemVerilog**

## **OpenVera**

## **Description**

Displays the image created by the

"vmm\_ral\_block\_or\_sys::psdisplay()" method to the standard output.

## **Example**

```
ral_model.block_name.display();
```

### vmm\_ral\_block\_or\_sys::psdisplay()

Creates a human-readable description of the block or system.

## **SystemVerilog**

## **OpenVera**

## **Description**

Creates a human-readable description of the block or system, including the registers and memories it contains. Each line of the description is prefixed with the specified prefix.

If a domain is specified, only a description of that domain is created. Otherwise, a description of all domains within the block or system is created.

### **Example**

```
class ral_blk_sys_TEMP extends vmm_ral_block_or_sys;
...
  vmm_log log;
...
  function new(vmm_ral_sys sys,string domain);
    super.new("VMM RAL
System",sys,"",vmm_ral::LITTLE_ENDIAN);
    log = new("VMM RAL BLOCK/SYS","Log");
  endfunction
```

. . .

### vmm\_ral\_block\_or\_sys::get\_fields()

Returns all fields in this block or system.

### **SystemVerilog**

```
virtual function void get_fields(
  ref vmm_ral_field fields[],
  input string domain = "")
```

### **OpenVera**

## **Description**

Fills the specified dynamic array with the descriptor for all of the fields contained in the block or system. If a domain is specified, only the fields accessible through the specified domain are returned. The order in which the fields are located in the array is not specified.

### **Example**

```
class ral_blk_sys_TEMP extends vmm_ral_block_or_sys;
    ...
    vmm_log log;
    vmm_ral_field SAMPLE;
    ...
    function new(vmm_ral_sys sys,string domain);
        super.new("VMM RAL
System",sys,"",vmm_ral::LITTLE_ENDIAN);
    log = new("VMM RAL BLOCK/SYS","Log");
    this.SAMPLE = new(this,"SAMPLE","");
    endfunction
```

```
this.get_fields(this.SAMPLE,"");
...
endclass
```

## vmm\_ral\_block\_or\_sys::get\_field\_by\_name()

Returns the field with the specified name in this block or system.

### **SystemVerilog**

```
virtual function vmm_ral_field get_field_by_name(
    string name)
```

### **OpenVera**

```
virtual function vmm_ral_field get_field_by_name(
    string name)
```

## **Description**

Finds a field with the specified name in the block or system and returns its descriptor. If no fields are found, returns null.

Field name uniqueness is guaranteed only within registers. Therefore, if used on a system or block with more than one field having the same name, this method returns the first field found.

## **Example**

```
class ral_blk_sys_TEMP extends vmm_ral_block_or_sys;
...
vmm_log log;
vmm_ral_field SAMPLE1;
vmm_ral_field SAMPLE2;
vmm_ral_field temp;
...
function new(vmm_ral_sys sys,string domain);
    super.new("VMM RAL
System",sys,"",vmm_ral::LITTLE_ENDIAN);
```

```
log = new("VMM RAL BLOCK/SYS","Log");
    this.SAMPLE1 = new(this,"SAMPLE1","");
    this.SAMPLE2 = new(this,"SAMPLE2","");
    endfunction
    ...
    temp = this.get_field_by_name("SAMPLE");
    ...
endclass
```

### vmm\_ral\_block\_or\_sys::get\_registers()

Returns all registers in this block or system.

### **SystemVerilog**

```
virtual function void get_registers(
   ref vmm_ral_reg regs[],
   input string domain = "")
```

## **OpenVera**

## **Description**

Fills the specified dynamic array with the descriptor for all of the registers contained in the block or system. If a domain is specified, only the registers accessible by the specified domain are returned. The order in which the registers are located in the array is not specified.

### **Example**

```
vmm_ral_reg regs[];
  ral_model.block_name.get_registers(regs);
  foreach (regs[i]) begin
    regs[i].display();
  end
```

## vmm\_ral\_block\_or\_sys::get\_reg\_by\_name()

Returns the register with the specified name in this block or system.

### **SystemVerilog**

```
virtual function vmm_ral_reg get_reg_by_name(
    string name)
```

### **OpenVera**

```
virtual function vmm_ral_reg get_reg_by_name(
    string name)
```

## **Description**

Finds a register with the specified name in the block or system and return its descriptor. If no registers are found, returns null.

Register name uniqueness is guaranteed only within blocks. Therefore, if used on a system with more than one register having the same name, this method returns the first register found.

# **Example**

```
class ral_reg_REG_SAMPLE extends vmm_ral_reg;
...
rand vmm_ral_field RX_M;
rand vmm_ral_field TX_M;
...
function new(vmm_ral_block blk);
   super.new(parent, name);
   this.RX_M = new(this, "RX_M");
   this.TX_M = new(this, "TX_M");
endfunction
```

```
endclass

class ral_blk_sys_TEMP extends vmm_ral_block_or_sys;
...
  vmm_log log;
  ral_reg_REG_SAMPLE REG_SAMPLE;
  vmm_ral_reg temp;
...
  function new(vmm_ral_sys sys,string domain);
    super.new("VMM RAL
System",sys,"",vmm_ral::LITTLE_ENDIAN);
    log = new("VMM RAL BLOCK/SYS","Log");
    this.REG_SAMPLE = new(this, "REG_SAMPLE");
  endfunction
  ...
  temp = this.get_reg_by_name("REG_SAMPLE");
  ...
endclass
```

### vmm\_ral\_block\_or\_sys::get\_reg\_by\_offset()

Gets the register at the specified offset in this block or system.

### **SystemVerilog**

```
virtual function vmm_ral_reg get_reg_by_offset(
  bit [63:0] offset,
  string domain = "")
```

## **Description**

Finds the register located at the specified offset within the block or system address space in the specified domain and returns its descriptor. If no register is found at the specified offset, returns NULL.

The entire register may occupy more than one offset within the address space of the block or system if it is wider than the physical interface. In such cases, this function looks for the start (lowest) address of the register's address space.

This function has two implementation versions – a default version and a faster version, which takes more memory than the default version.

In the default (slower) version, all registers of the underlying blocks and subsystems are searched, short-circuiting the search wherever possible, to check if a register exists at the specified block/system level offset/address. The faster version uses associative arrays to cache block level register offsets, which helps to speed up the search, given an offset. Memory consumption is higher in the faster version, due to caching. You can activate the faster version by defining the runtime macro VMM\_RAL\_FAST\_SRCH.

#### **Example**

```
vmm_ral_reg register;
  register = ral_model.block_name.get_reg_by_offset('h10);
  if (register == null) `vmm_error(log, "wrong offset");
```

### vmm\_ral\_block\_or\_sys::get\_virtual\_fields()

Returns all virtual fields in this block or system.

### **SystemVerilog**

## **Description**

Fills the specified dynamic array with the descriptor for all of the virtual fields contained in the block or system. If a domain is specified, only the fields implemented in memories accessible through the specified domain are returned. The order in which the fields are located in the array is not specified.

## **Example**

```
vmm_ral_block_or_sys::get_virtual_fields() [page 279]

vmm_ral_vfield vfields[];

ral_model.block_name.get_virtual_fields(vfields);

foreach (vfields[i]) begin
    vfields[i].display();
end
```

### vmm\_ral\_block\_or\_sys::get\_virtual\_field\_by\_name()

Returns the virtual field with the specified name in this block or system.

## **SystemVerilog**

```
virtual function vmm_ral_vfield get_virtual_field_by_name(
    string name)
```

### **Description**

Finds a virtual field with the specified name in the block or system and returns its descriptor. If no fields are found, returns null.

Field name uniqueness is guaranteed only within virtual registers. Therefore, if used on a system or block with more than one field having the same name, this method returns the first field found.

#### **Example**

```
vmm_ral_block_or_sys::get_virtual_field_by_name() [page
280]

vmm_ral_vfield vfield;
vfield =
ral_model.block_name.get_virtual_field_by_name("virtual_field_name");
if (vfield == null) `vmm_error(log, "specified field doesn't exists");
```

### vmm\_ral\_block\_or\_sys::get\_virtual\_registers()

Returns all virtual registers in this block or system.

### **SystemVerilog**

```
virtual function void get_virtual_registers(
   ref vmm_ral_vreg regs[],
   input string   domain = "")
```

## **Description**

Fills the specified dynamic array with the descriptor for all of the virtual registers contained in the block or system. If a domain is specified, only the registers implemented in memories accessible by the specified domain are returned. The order in which the registers are located in the array is not specified.

## **Example**

```
vmm_ral_block_or_sys::get_virtual_registers() [page 281]

vmm_ral_vreg vregs[];

ral_model.block_name.get_virtual_registers(vregs);

foreach (vregs[i]) begin
    vregs[i].display();
end
```

## vmm\_ral\_block\_or\_sys::get\_vreg\_by\_name()

Returns the virtual register with the specified name in this block or system.

## **SystemVerilog**

```
virtual function vmm_ral_vreg get_vreg_by_name(
    string name)
```

## **Description**

Finds a virtual register with the specified name in the block or system and return its descriptor. If no registers are found, returns null.

Register name uniqueness is guaranteed only within blocks. Therefore, if used on a system with more than one register having the same name, this method returns the first register found.

### **Example**

```
vmm_ral_block_or_sys::get_vreg_by_name() [page 282]

vmm_ral_vreg vreg;
vreg =
ral_model.block_name.get_vreg_by_name("virtual_reg_name");
if (vreg == null) `vmm_error(log, "specified virtual
register doesn't exists");
```

### vmm\_ral\_block\_or\_sys::get\_memories()

Returns all memories in this block or system.

### **SystemVerilog**

```
virtual function void get_memories(
  ref vmm_ral_mem mems[],
  input string domain = "")
```

### **OpenVera**

## **Description**

Fills the specified dynamic array with the descriptor for all of the memories contained in the block or system. If a domain is specified, only those memories accessible in the specified domain are returned. The order in which the memories are located in the array is not specified.

### **Example**

```
vmm_ral_mem memories[];
  ral_model.block_name.get_memories(memories);
  foreach (memories[i]) begin
      memories[i].display();
  end
```

## vmm\_ral\_block\_or\_sys::get\_mem\_by\_name()

Returns the memory with the specified name in this block or system.

### **SystemVerilog**

```
virtual function vmm_ral_mem get_mem_by_name(
    string name)
```

## **OpenVera**

```
virtual function vmm_ral_mem get_mem_by_name(
    string name)
```

## **Description**

Finds a memory with the specified name in the block or system and returns its descriptor. If no memories are found, returns null.

Memory name uniqueness is guaranteed only within blocks. Therefore, if used on a system with more than one memory having the same name, this method returns the first memory found.

# **Example**

```
class my_ral_block_or_sys extends vmm_ral_block_or_sys;
    ...
    rand my_ral_mem my_mem;
    vmm_ral_mem temp;
    ...
    temp = this.get_mem_by_name("my_mem");
    ...
endclass
```

### vmm\_ral\_block\_or\_sys::get\_constraints()

Returns the constraint blocks in this block or system.

### **SystemVerilog**

```
virtual function void get_constraints(
   ref string names[])
```

## **OpenVera**

```
virtual task get_constraints(
   var string names[*])
```

## **Description**

Fills the specified dynamic array with the names of the constraint blocks in this block or system. Does not include the constraint blocks in the registers or fields in this block or system. The location of each constraint block name in the array is not defined.

## **Example**

```
class my_ral_block_or_sys extends vmm_ral_block_or_sys;
    ...
    rand vmm_ral_field MINFL;
    ...
    constraint MINFL_spec {
        MINFL.value == 'h40;
    }
    ...
    function new(vmm_ral_sys sys);
    ...
        Xadd_constraintsX("MINFL_spec");
    endfunction
```

```
endclass
...
my_ral_block_or_sys my_blk_sys;
...
string str[];
...
this.ral_model.my_blk_sys.get_constraints(str);
foreach (str[i])
   `vmm_note(log,$psprintf("Constraint Name is %0s",str[i]));
...
```

## vmm\_ral\_block\_or\_sys::has\_cover()

Query available functional coverage models.

### **SystemVerilog**

```
virtual function int has_cover(vmm_ral::coverage_e models)
```

### **OpenVera**

```
virtual function integer has_cover(vmm_ral::coverage_e
models)
```

## **Description**

Queries which of the specified functional coverage models are available. Multiple functional coverage models can be specified by adding the functional coverage model identifiers.

Returns the sum of the available functional coverage models.

A functional coverage model is available only if it has been generated by ralgen (see "Predefined Functional Coverage Models" on page 121) then enabled when calling "vmm\_ral\_block::new()" or "vmm\_ral\_sys::new()".

#### **Example**

```
ral_model.set_cover(ral_model.has_cover(vmm_all::ALL_CO
VERAGE));
```

### vmm\_ral\_block\_or\_sys::set\_cover()

Turns functional coverage measurement on or off.

## **SystemVerilog**

```
virtual function int set_cover(vmm_ral::coverage_e is_on)
```

### **OpenVera**

```
virtual function integer set_cover(vmm_ral::coverage_e
is_on)
```

## **Description**

Turns the collection of functional coverage measurements on or off for this block or system and all subsystems, blocks, registers, fields and memories within it. The functional coverage measurement is turned on for every coverage model specified. Multiple functional coverage models can be specified by adding the functional coverage model identifiers. All other functional coverage models are turned off.

Returns the sum of all functional coverage models whose measurements were previously on.

This method can only control the measurement of functional coverage models that have been generated by ralgen (see "Predefined Functional Coverage Models" on page 121) then enabled when calling "vmm\_ral\_block::new()" or "vmm\_ral\_sys::new()".

See the "vmm\_ral\_block\_or\_sys::has\_cover()" method to identify the available functional coverage models.

# **Example**

```
ral_model.set_cover(vmm_all::NO_COVERAGE));
ral_model.set_cover(vmm_all::REG_BITS +
vmm_all::ADDR_MAP);
```

### vmm\_ral\_block\_or\_sys::is\_cover\_on()

Queries if functional coverage measurement is on or off.

### **SystemVerilog**

```
virtual function bit is_cover_on(vmm_ral::coverage_e is_on)
```

### **OpenVera**

```
virtual function bit is_cover_on(vmm_ral::coverage_e is_on)
```

### **Description**

Returns TRUE of measurement for all of the specified functional coverage models that are currently on. Multiple functional coverage models can be specified by adding the functional coverage model identifiers. See "vmm\_ral\_block\_or\_sys::set\_cover()" for more details.

#### **Example**

endclass

### vmm\_ral\_block\_or\_sys::reset()

Resets the mirror values in this block or system.

## **SystemVerilog**

## **OpenVera**

## **Description**

Sets the mirror value of all registers in the block or system to the specified hard or soft reset value. Does not actually set the value of the registers in the design, only the values mirrored in their corresponding descriptor in the RAL model.

If a domain is specified, only those registers accessible through the specified domain are reset.

The mirror values of memories is not modified.

### **Example**

```
ral_model.block_name.reset();
```

## vmm\_ral\_block\_or\_sys::needs\_update()

Queries if a mirrored value in this block or system has been set.

### **SystemVerilog**

```
virtual function bit needs_update()
```

## **OpenVera**

```
virtual function bit needs_update()
```

# **Description**

If a mirror value has been modified in the RAL model without actually updating the actual register, the mirror and state of the registers are outdated. This method returns TRUE if the state of the registers needs to be updated to match the mirrored values (or vice-versa).

The mirror values, or actual content of registers, are not modified. For additional information, see

```
"vmm_ral_block_or_sys::update()" or "vmm_ral_block_or_sys::mirror()".
```

## **Example**

```
class ral_reg_REG_SAMPLE extends vmm_ral_reg;
...
rand vmm_ral_field RX_M;
rand vmm_ral_field TX_M;
...
function new(vmm_ral_block blk);
    super.new(parent, name);
    this.RX_M = new(this, "RX_M");
```

```
this.TX_M = new(this, "TX_M");
  endfunction
endclass
class ral_blk_sys_TEMP extends vmm_ral_block_or_sys;
  vmm_log log;
  ral_reg_REG_SAMPLE REG_SAMPLE;
  function new(vmm_ral_sys sys,string domain);
     super.new("VMM RAL
System",sys,"",vmm_ral::LITTLE_ENDIAN);
     log = new("VMM RAL BLOCK/SYS","Log");
     this.REG_SAMPLE = = new(this, "REG_SAMPLE");
   endfunction
`vmm_note(log, $psprintf({ "vmm_ral_block_or_sys::needs_upda
te=>Queries if a"
                            "mirrored value in this block
or system has been",
                        " set. = %b",this.needs_update()));
endclass
```

### vmm\_ral\_block\_or\_sys::update()

Updates registers to match mirrored values in this block or system.

## **SystemVerilog**

```
virtual task update(
  output vmm_rw::status_e status,
  input vmm_ral::path_e path = vmm_ral::DEFAULT)
```

## **OpenVera**

```
virtual function vmm_rw::status_e update_t(
    vmm_ral::path_e path = vmm_ral::DEFAULT)
```

## **Description**

Using the minimum number of write operations, updates the content of the registers in the design to match the mirrored values. The update can be performed using the physical interfaces (front-door access) or back-door (zero-time) access.

This method performs the reverse operation of

```
"vmm_ral_block_or_sys::mirror()".
```

## **Example**

```
bit update;
vmm_rw::status_e status;
update = ral_model.block_name.needs_update();
if (update == 1) begin
   ral_model.block_name.update(status);
end
```

### vmm\_ral\_block\_or\_sys::mirror()

Updates the mirrored value of registers in this block or system to match the design.

## **SystemVerilog**

```
virtual task mirror(
  output vmm_rw::status_e status,
  input vmm_ral::check_e check = vmm_ral::QUIET,
  input vmm_ral::path_e path = vmm_ral::DEFAULT)
```

### **OpenVera**

```
virtual function vmm_rw::status_e mirror_t(
   vmm_ral::check_e   check = vmm_ral::QUIET,
   vmm_ral::path_e   path = vmm_ral::DEFAULT)
```

## **Description**

Updates the content of the registers mirror values to match their corresponding values in the design. The mirroring can be performed using the physical interfaces (front-door access) or back-door (zero-time) access. If the check argument is specified as vmm\_ral::VERB, an error message is issued if the current mirrored value does not match the actual value in the design.

This method performs the reverse operation of

```
"vmm_ral_block_or_sys::update()".
```

### **Example**

```
vmm_rw::status_e status;
ral_model.block_name.mirror(status);
```

## vmm\_ral\_block\_or\_sys::readmemh()

Initializes the registers and memories in the block or system.

### **SystemVerilog**

virtual task readmemh(string filename)

## **OpenVera**

virtual task readmemh\_t(string filename)

# **Description**

Not yet implemented.

Initializes the content of all registers and memories in the design using the values in the specified file. The values are updated using the default access path. See

```
"vmm_ral_block_or_sys::writememh()" for details.
```

The format of the file is not specified.

## **Example**

Example B-103

TBD

## vmm\_ral\_block\_or\_sys::writememh()

Dumps the value of all registers and memories in the block or system.

## **SystemVerilog**

virtual task writememh(string filename)

## **OpenVera**

virtual task writememh\_t(string filename)

# **Description**

Not yet implemented.

Dumps the content of all registers and memories in the design to the specified file. The file can then be used as an input for the "vmm\_ral\_block\_or\_sys::readmemh()" method. The values are obtained using the default access path.

The format of the file is not specified.

# **Example**

Example B-104

TBD

# vmm\_ral\_block

Block descriptor class derived from "vmm\_ral\_block\_or\_sys".

# Summary

• vmm\_ral\_block::new() ..... B-153

### vmm\_ral\_block::new()

Creates an instance of a RAL model.

### **SystemVerilog**

```
function new(vmm_ral::coverage_e cover_on =
vmm_ral::NO_COVERAGE);
```

### **OpenVera**

```
task new(vmm_ral::coverage_e cover_on =
vmm_ral::NO_COVERAGE);
```

## **Description**

Creates an instance of a RAL model with the corresponding block as the top-level structural element.

The cover\_on argument specifies the functional coverage models to be enabled in the RAL model. Multiple functional coverage models may be specified by adding their symbolic names. Only functional coverage models that were generated by ralgen using the -c option can be enabled. Because the functional coverage models affect the memory footprint and runtime performance of a RAL model, they should be enabled only when relevant.

It is not possible to enable a functional coverage model at a later time, but it is possible to turn the measurement of a functional coverage model off then back on using the

```
"vmm ral block or sys::set cover()" method.
```

# Example

# Example B-105

# vmm\_ral\_env

Base class, derived from vmm\_env, to be used when creating RAL-based verification environments. This section documents only the differences or additions in this class in comparison to the base class. You can find the documentation for the properties and methods inherited as-is in the *Reference Verification Methodology User's Guide* and the *Verification Methodology Manual for SystemVerilog*.

## **Summary**

| • | <pre>vmm_ral_env::new()</pre>    | B-156 |
|---|----------------------------------|-------|
| • | vmm_ral_env::ral                 | B-157 |
| • | <pre>vmm_ral_env::hw_reset</pre> | B-159 |
| • | vmm_ral_env::sw_reset            | B-161 |
| • | vmm ral env::reset dut           | B-162 |

## vmm\_ral\_env::new()

Creates a RAL-based environment.

## **SystemVerilog**

```
function new(string name = "RAL-Based Verif Env")
```

### **OpenVera**

```
task new(string name = "RAL-Based Verif Env")
```

# **Description**

Creates a new instance of a RAL-based environment base class. This method is usually called by the constructor of a user-defined extension of this class using super.new().

# **Example**

```
class tb_env extends vmm_ral_env;
    ...
    function new();
        super.new("RAL Based RTL Env");
        this.cfg = new;
    endfunction
    ...
endclass
```

#### vmm ral env::ral

RAL access interface object instance.

## **SystemVerilog**

```
vmm_ral_access ral
```

## **OpenVera**

```
vmm_ral_access ral
```

## **Description**

Instance of the RAL access interface used to access registers and memories in the design verified by this environment. The instance is allocated in the constructor for this class and should not be modified, replaced, nulled or reallocated. See "vmm\_ral\_access" for additional information.

### **Example**

endclass

#### vmm\_ral\_env::hw\_reset

Performs a hardware reset operation.

### **SystemVerilog**

```
virtual task hw_reset()
```

## **OpenVera**

```
virtual task hw_reset_t()
```

# **Description**

This method must be overloaded in a user-extension of this base class. It performs a complete hardware reset of the design. The design must be in its reset state when the task returns.

This method is called by the default implementation of the "vmm\_ral\_env::reset\_dut" method.

# **Example**

```
class tb_env extends vmm_ral_env;
    ...
    virtual task hw_reset();
        tb_top.reset <= 1;
        `vmm_note(log, "Entire System Hardware is reseted.");
        @ (posedge tb_top.clk);
        tb_top.reset <= 0;
    endtask
    ...
endclass
...
initial</pre>
```

```
begin
   tb_env env = new();
   env.reset_dut();
end
```

#### vmm ral env::sw reset

Performs a software reset operation.

## **SystemVerilog**

```
virtual task sw_reset()
```

## **OpenVera**

```
virtual task sw_reset_t()
```

# **Description**

This method must be overloaded in a user-extension of this base class. It performs a complete software reset of the design. The design must be in its reset state when the task returns.

# **Example**

```
class tb_env extends vmm_ral_env;
...
virtual task sw_reset();
   tb_top.reset <= 1;
   `vmm_note(log, "Entire System Software is reseted.");
   @ (posedge tb_top.clk);
   tb_top.reset <= 0;
endtask

virtual task reset_dut();
   super.reset_dut();
   this.sw_reset();
endtask
...
endclass</pre>
```

### vmm\_ral\_env::reset\_dut

Hardware reset step in a simulation sequence.

### **SystemVerilog**

```
virtual task reset_dut()
```

## **OpenVera**

```
virtual task reset_dut_t()
```

## **Description**

This method calls the "vmm\_ral\_env::hw\_reset" method to reset the design. It should not need to be overloaded in a user-defined extension of this class.

It is important that the design under verification be as idle and inactive as possible after the completion of this method. The predefined tests built on top of the verification environment expect that the value of registers will remain unchanged between accesses.

### **Example**

```
class tb_env extends vmm_ral_env;
    ...
    virtual task hw_reset();
    ...
    endtask
    ...
endclass
...
```

```
program test_ral_env;
...
initial
  begin
    tb_env env = new();
    env.reset_dut();
  end
...
endprogram
```

# vmm\_ral\_field

Field descriptors.

# **Summary**

| • | <pre>vmm_ral_field::log</pre>                       | B-165   |
|---|-----------------------------------------------------|---------|
| • | <pre>vmm_ral_field::get_name()</pre>                | B-166   |
| • | <pre>vmm_ral_field::get_fullname()</pre>            | B-167   |
| • | <pre>vmm ral field::get register()</pre>            | B-168   |
| • | <pre>vmm_ral_field::get_lsb_pos_in_register()</pre> | B-169   |
| • | <pre>vmm_ral_field::get_n_bits()</pre>              | B-170   |
| • | <pre>vmm_ral_field::get_access()</pre>              | B-171   |
| • | <pre>vmm_ral_field::set_access()</pre>              | B-173   |
| • | <pre>vmm_ral_field::display()</pre>                 | B-175   |
| • | <pre>vmm_ral_field::psdisplay()</pre>               | B-176   |
| • | <pre>vmm_ral_field::set()</pre>                     | B-177   |
| • | <pre>vmm_ral_field::predict()</pre>                 | B-179   |
| • | <pre>vmm_ral_field::get()</pre>                     | B-181   |
| • | <pre>vmm_ral_field::reset()</pre>                   | B-182   |
| • | <pre>vmm_ral_field::set_reset()</pre>               | B-183   |
| • | <pre>vmm_ral_field::needs_update()</pre>            | B-185   |
| • | <pre>vmm_ral_field::read()</pre>                    | B-186   |
| • | <pre>vmm_ral_field::write()</pre>                   | B-188   |
| • | <pre>vmm_ral_field::peek()</pre>                    | B-192   |
| • | <pre>vmm_ral_field::poke()</pre>                    | B-194   |
| • | <pre>vmm_ral_field::mirror()</pre>                  | B-196   |
| • | <pre>vmm_ral_field::append_callback()</pre>         | B-198   |
| • | <pre>vmm_ral_field::prepend_callback()</pre>        | B-200   |
| • | vmm ral field::unregister callback()                | B - 202 |

### vmm\_ral\_field::log

Message service interface.

# **SystemVerilog**

```
vmm_log log
```

### **OpenVera**

```
rvm_log log
```

### **Description**

Message service interface instance for the field descriptor. A single message service interface instance is shared by all field abstraction class instances.

# **Example**

```
class my_ral_field extends vmm_ral_field;
    ...
    vmm_log log;
    ...
    function new(vmm_ral_reg rg);
        super.new("VMM RAL REGISTER",rg);
        log = new("VMM RAL REGISTER","Log");
        `vmm_note(log, "vmm_ral_field::log instance created.");
        ...
    endfunction
    ...
endclass
```

# vmm\_ral\_field::get\_name()

Returns the name of the field.

# **SystemVerilog**

```
virtual function string get_name()
```

### **OpenVera**

```
virtual function string get_name()
```

# **Description**

Returns the name of the field corresponding to the instance of the descriptor.

# **Example**

# vmm\_ral\_field::get\_fullname()

Returns the fully-qualified name of the field.

# **SystemVerilog**

```
virtual function string get_fullname()
```

# **OpenVera**

```
virtual function string get_fullname()
```

# **Description**

Returns the hierarchical name of the field corresponding to the instance of the descriptor. The name of the top-level block or system is not included in the fully-qualified name as it is implicit for every RAL model.

# **Example**

# vmm\_ral\_field::get\_register()

Returns the register that instantiates this field.

# **SystemVerilog**

```
virtual function vmm_ral_reg get_register()
```

### **OpenVera**

```
virtual function ram_ral_reg get_register()
```

# **Description**

Returns a reference to the descriptor of the register that includes the field corresponding to the descriptor instance.

# **Example**

```
vmm_ral_reg register;
register =
ral_model.block_name.reg1.field_1.get_register();
register.display();
```

### vmm\_ral\_field::get\_lsb\_pos\_in\_register()

Returns the offset of the least-significant bit of the field.

# **SystemVerilog**

```
virtual function int unsigned get_lsb_pos_in_register()
```

# **OpenVera**

```
virtual function integer get_lsb_pos_in_register()
```

# **Description**

Returns the index of the least significant bit of the field in the register that instantiates it. An offset of 0 indicates a field that is aligned with the least-significant bit of the register.

# **Example**

```
vmm_ral_field fields[];
ral_model.block_name.reg1.get_fields(fields);
foreach (fields[i]) begin
    `vmm_note(log, $psprintf("Offset of LSB of the field:
%s\n", fields[i].get_lsb_pos_in_register()));
end
```

# vmm\_ral\_field::get\_n\_bits()

Returns the width of the field.

# **SystemVerilog**

```
virtual function int unsigned get_n_bits()
```

### **OpenVera**

```
virtual function integer get_n_bits()
```

# **Description**

Returns the width, in number of bits, of the field.

# **Example**

```
vmm_ral_field fields[];
ral_model.block_name.reg1.get_fields(fields);
foreach (fields[i]) begin
    `vmm_note(log, $psprintf("Width of the field: %d\n",
fields[i].get_n_bits()));
end
```

# vmm\_ral\_field::get\_access()

Returns the access mode of the field.

# **SystemVerilog**

```
virtual function vmm_ral::access_e get_access(string domain
= "")
```

# **OpenVera**

```
virtual function vmm_ral::access_e get_access(string domain
= "")
```

# **Description**

Returns the specification of the behavior of the field when written and read through the optionally specified domain.

If the register containing the field is shared across multiple domains, a domain must be specified. The access mode of a field in a specific domain may be restricted. For example, a RW field may only be writable through one of the domains and read-only through all of the other domains

### **Example**

endclass

### vmm\_ral\_field::set\_access()

Set the access mode of the field.

### **SystemVerilog**

```
virtual function vmm_ral::access_e
set_access(vmm_ral::access_e mode)
```

# **OpenVera**

```
virtual function vmm_ral::access_e
set_access(vmm_ral::access_e mode)
```

### **Description**

Set the access mode of the field to the specified mode and return the previous access mode.

**WARNING!** Using this method will modify the behavior of the RAL model from the behavior specified in the original specification.

### **Example**

```
class my_ral_reg extends vmm_ral_reg;
...
rand vmm_ral_field my_ral_field;
...
function new(vmm_ral_block blk);
    super.new("VMM RAL BLOCK",blk);
    log = new("VMM RAL BLOCK","Log");
endfunction
...
my_ral_field my;
...
```

# vmm\_ral\_field::display()

Displays a description of the field to stdout.

# **SystemVerilog**

```
virtual function void display(string prefix = "")
```

# **OpenVera**

```
virtual task display(string prefix = "")
```

# **Description**

Displays the image created by the

"vmm\_ral\_field::psdisplay()" method on the standard output.

# **Example**

```
vmm_ral_field fields[];
ral_model.block_name.reg1.get_fields(fields);
foreach (fields[i]) begin
    fields[i].display();
end
```

# vmm\_ral\_field::psdisplay()

Creates a human-readable description of the field.

### **SystemVerilog**

```
virtual function string psdisplay(string prefix = "")
```

### **OpenVera**

```
virtual function string psdisplay(string prefix = "")
```

# **Description**

Creates a human-readable description of the field and its current mirrored value. Each line of the description is prefixed with the specified prefix.

# **Example**

```
vmm_ral_field fields[];
ral_model.block_name.reg1.get_fields(fields);
foreach (fields[i]) begin
   `vmm_note(log, $psprintf("psdisplay of the field: %s\n", fields[i].psdisplay()));
end
```

### vmm\_ral\_field::set()

Sets the mirror value of the field.

### **SystemVerilog**

virtual function void set(bit [63:0] value)

### **OpenVera**

virtual task set(bit [63:0] value)

### **Description**

Sets the mirror value of the field to the specified value. Does not actually set the value of the field in the design, only the value mirrored in its corresponding descriptor in the RAL model. Use the "vmm\_ral\_reg::update()" method to update the actual register with the mirrored value or the "vmm\_ral\_field::write()" method to set the actual field and its mirrored value.

The final value in the mirror is a function of the field access mode and the set value, just like a normal physical write operation to the corresponding bits in the hardware. As such, this method (when eventually followed by a call to "vmm\_ral\_reg::update()") is a zero-time functional replacement for the

"vmm\_ral\_field::write()" method. For example, the mirrored value of a read-only field is not modified by this method, and the mirrored value of a write-once field can only be set if the field has not yet been written to using a physical (for example, front-door) write operation.

To modify the mirrored value to a specific value, regardless of the access mode, and thus use the RAL mirror as a scoreboard for the register values in the DUT, use the

```
"vmm_ral_field::predict()" method.
```

# **Example**

```
$write("Setting the mirrored value to the field to specified
value");
ral_model.fld.set(8'hff);
```

# vmm\_ral\_field::predict()

Force the mirror value of the field.

# **SystemVerilog**

virtual function bit predict(bit [63:0] value)

### **OpenVera**

virtual function bit predict(bit [63:0] value)

# **Description**

Force the mirror value of the field to the specified value. Does not actually force the value of the field in the design, only the value mirrored in its corresponding descriptor in the RAL model. Use the "vmm\_ral\_reg::update()" method to update the actual register with the mirrored value or the "vmm\_ral\_field::write()" method to set the actual field and its mirrored value.

The final value in the mirror is the specified value, regardless of the access mode. For example, the mirrored value of a read-only field is modified by this method, and the mirrored value of a read-update field can be updated to any value predicted to correspond to the value in the corresponding physical bits in the design.

Returns FALSE if this method is called while the register containing the field is being read or written, therefore, rendering the prediction unreliable. Returns TRUE otherwise.

# **Example**

# vmm\_ral\_field::get()

Returns the mirror value of the field.

# **SystemVerilog**

```
virtual function bit [63:0] get()
```

# **OpenVera**

```
virtual function bit [63:0] get()
```

# **Description**

Returns the mirror value of the field. Does not actually read the value of the field in the design, only the value mirrored in its corresponding descriptor in the RAL model.

The mirrored value of a write-only field is the value that was set or written and assumed to be stored in the bits implementing the field. Even though a physical read operation of a write-only field returns zeroes, this method returns the assumed content of the field.

Use the "vmm\_ral\_field::read()" method to read the actual field and update its mirrored value.

### **Example**

```
bit [63:0] data;
data = ral_model.block_name.reg1.field_1.get();
```

### vmm\_ral\_field::reset()

Resets the mirror values in the field.

### **SystemVerilog**

```
virtual function void reset(vmm_ral::reset_e kind =
vmm_ral::HARD)
```

# **OpenVera**

```
virtual task reset(vmm_ral::reset_e kind = vmm_ral::HARD)
```

### **Description**

Sets the mirror value of the field to the specified reset value. Does not actually reset the value of the field in the design, only the value mirrored in the descriptor in the RAL model.

The value of a write-once (vmm\_ral::W1) field can be subsequently modified each time a <u>hard</u> reset is applied.

# **Example**

```
ral_model.block_name.reg1.field_1.reset();
```

### vmm\_ral\_field::set\_reset()

Modify the reset value.

### **SystemVerilog**

```
virtual function logic [63:0] set_reset(
    logic [63:0] value,
    vmm_ral::reset_e kind = vmm_ral::HARD)
```

### **OpenVera**

```
virtual function bit [63:0] set_reset(
    bit [63:0] value,
    vmm_ral::reset_e kind = vmm_ral::HARD)
```

# **Description**

Modify the reset value of the field to the specified value and return the previously-defined reset value. A soft-reset value specified as all X's indicates no soft-reset value.

**WARNING!** Using this method will modify the behavior of the RAL model from the behavior specified in the original register specification.

### **Example**

```
bit [63:0] usr_rst;

this.ral_model.my_reg.my_field.reset();

`vmm_note(log,$psprintf("Default Field Reset Value ==>
%0h",

this.ral_model.my_reg.my_field.get()));
```

### vmm\_ral\_field::needs\_update()

Queries if the mirrored value for this field has been set.

# **SystemVerilog**

```
virtual function bit needs_update()
```

### **OpenVera**

```
virtual function bit needs_update()
```

# **Description**

If the mirror value has been modified in the RAL model without actually updating the actual register, the mirror and state of the registers are outdated. This method returns TRUE if the state of the field needs to be updated to match the mirrored values (or vice-versa).

The mirror value or actual content of the field are not modified. See "vmm\_ral\_reg::update()" or "vmm\_ral\_reg::mirror()".

### **Example**

```
bit update;
vmm_rw::status_e status;
update =
ral_model.block_name.reg1.field_1.needs_update();
```

# vmm\_ral\_field::read()

Reads a field value from the design.

# **SystemVerilog**

### **OpenVera**

### **Description**

Reads the current value of the field from the design using the specified access path. If a back-door access path is used, the effect of reading the field through a physical access is mimicked. For example, a write-only field will return zeroes.

If the field is located in a register shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method or used to set the corresponding vmm\_data/rvm\_data class properties in the "vmm\_rw\_access" transaction descriptors that are necessary to execute this read operation. This allows the physical and back-door read accesses to be traced back to the higher-level transaction that caused the access to occur.

The mirrored value of the field, and all other fields located in the same register, is updated with the value read from the design. The mirror value of write-only fields are never updated during a read operation.

### **Example**

```
fork
  begin
    wait(written);
    this.ral_model.my_reg.my_field.read(status,rd_data);
    `vmm_note(log,$psprintf("Read Value:: %0h with status
%0s", rd_data,status.name));
    written = 1'b0;
    end
join_none
    ...
```

# vmm\_ral\_field::write()

Sets a field value in the design.

# **SystemVerilog**

```
virtual task write(
  output vmm_rw::status_e status,
  input bit [63:0] value,
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "",
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

# **OpenVera**

### **Description**

Writes the specified field value in the design using the specified access path. If a back-door access path is used, the effect of writing the field through a physical access is mimicked. For example, a read-only field will not be written.

If the field is located in a register shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

```
data_id
scenario_id
stream id
```

...are passed to the back-door access method or used to set the corresponding vmm\_data/rvm\_data class properties in the "vmm\_rw\_access" transaction descriptors that are necessary to execute this write operation. This allows the physical and back-door write accesses to be traced back to the higher-level transaction that caused the access to occur.

If the register, where this field is physically located, contains other fields, the following values are used for the other bits in the register, based on each field access mode:

```
vmm_ral::RW
vmm_ral::RO
vmm_ral::WO
vmm_ral::W1
vmm_ral::RU
vmm_ral::OTHER
vmm_ral::USERn
```

The value for the other field is written using the mirrored content of the field.

```
vmm_ral::RC
vmm_ral::W1C
vmm_ral::A0
```

The value for the other field is written as all zeroes.

```
vmm_ral::A1
```

The value for the other field is written as all ones.

If the register containing this field contains other write-once fields, these other fields are written at the same time as this field. If a physical (for example, front-door) access is used, it is not possible to modify their content without first resetting the model. It may be preferable to use a set()/update() approach. Once write-once fields are written through a physical (for example, front-door) access, their value can no longer be modified.

The mirrored value of the fields are updated based on the written value and the specified behavior of the field contents after a write operation.

### **Example**

```
class my_ral_reg extends vmm_ral_reg;
   rand vmm ral field my field 1;
   rand vmm_ral_field my_field_2;
   function new(...);
      super.new(...);
     //Here vmm_ral::A1 is value for the access_e enum. You
can change it
      //to get the required value for perticular field.
      this.my field 1 = new(this, "my field 1", 1,
vmm_ral::RW, ...);
     this.my field 1 = new(this, "my field 1", 1,
vmm_ral::A1, ...);
   endfunction
endclass
. . .
fork
 begin
```

```
this.ral_model.my_reg.my_field_1.write(status,data,vmm_ral
::BACKDOOR);
  `vmm_note(log, $psprintf(" Written Value:: %0h with status
%0s",
              data,status.name);
   written = 1'b1;
  end
 begin
    wait(written);
    this.ral_model.my_reg.my_field_1.read(status,rd_data);
    `vmm_note(log, $psprintf("my_field_1 Value:: %0h with
status %0s",
              rd_data,status.name);
    this.ral_model.my_reg.my_field_2.read(status,rd_data);
    `vmm_note(log, $psprintf("my_field_2 Value:: %0h with
status %0s",
              rd_data,status.name);
    written = 1'b0;
  end
join none
. . .
```

# vmm\_ral\_field::peek()

Peek a field value from the design.

### **SystemVerilog**

```
virtual task peek(
  output vmm_rw::status_e status,
  output bit [63:0] value,
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

### **OpenVera**

```
virtual function vmm_rw::status_e peek_t(
  var bit [63:0] value,
  integer data_id = -1,
  integer scenario_id = -1,
  integer stream_id = -1)
```

### **Description**

Peek the current value of the field from the design using a back-door access. The value of the field in the design is not modified, regardless of the access mode.

The optional value of the data\_id, scenario\_id and stream\_id arguments are passed to the back-door access method. This allows the physical and back-door read accesses to be traced back to the higher-level transaction which caused the access to occur.

The mirrored value of the field, and all other fields located in the same register, is updated with the value peeked from the design.

# **Example**

```
vmm_ral_block b;
bit [63:0] value;
begin
b.register.fld.peek(status,value);
  `vmm_note(log, $psprintf("b.register.fld %h", value));
end
```

# vmm\_ral\_field::poke()

Poke a field value in the design.

### **SystemVerilog**

```
virtual task poke(
  output vmm_rw::status_e status,
  input bit [63:0] value,
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

### **OpenVera**

# **Description**

Deposit the specified field value in the design using a back-door access. The value of the field is updated, regardless of the access mode.

The optional value of the arguments:

```
data_id
scenario_id
stream id
```

...are passed to the back-door access method. This allows the physical and back-door write accesses to be traced back to the higher-level transaction that caused the access to occur.

If the register, where this field is physically located, contains other fields, the current value of the other fields are peeked first then poked back in.

# **Example**

```
vmm_ral_block b;
b.register.fld.poke(status, 8'hAB);
if (status != vmm_rw::IS_OK) begin
`vmm_error(log, $psprintf("Update status was %s",
status.name()));
end
```

# vmm\_ral\_field::mirror()

Updates the mirrored value of this field to match the design.

### **SystemVerilog**

```
virtual task mirror(
  output vmm_rw::status_e status,
  input vmm_ral::check_e check = vmm_ral::QUIET,
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "")
```

### **OpenVera**

# **Description**

Updates the content of the field mirror value for all the fields in the same register to match the current values in the design. The mirroring can be performed using the physical interfaces (frontdoor) or "vmm\_ral\_field::peek()" (backdoor). If the check argument is specified as vmm\_ral::VERB, an error message is issued if the current mirrored value of the entire register does not match the actual value in the design.

The content of a write-only field is mirrored and optionally checked only if a vmm\_ral::BACKDOOR access path is used to read the register containing the field.

If the field is located in a register shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

# **Example**

# vmm\_ral\_field::append\_callback()

Appends a callback extension instance.

### **SystemVerilog**

```
function void append_callback(vmm_ral_field callbacks cbs)
```

### **OpenVera**

```
task append_callback(vmm_ral_field_callbacks cbs)
```

# **Description**

Appends the specified callback extension instance to the registered callbacks for this field descriptor. Callbacks are invoked in the order of registration.

Note that field callback methods will be invoked before their corresponding "vmm\_ral\_reg" callback methods.

# **Example**

```
program test;
...
class my_ral_field_callbacks extends
vmm_ral_field_callbacks;
...
endclass
my_ral_field_callbacks cb;
...
initial
begin
```

```
cb = new();
env.ral_model.my_field.append_callback(cb);
...
end
...
endprogram
```

# vmm\_ral\_field::prepend\_callback()

Prepends a callback extension instance.

#### **SystemVerilog**

```
function void prepend_callback(vmm_ral_field_callbacks cbs)
```

#### **OpenVera**

```
task prepend_callback(vmm_ral_field_callbacks cbs)
```

# **Description**

Prepends the specified callback extension instance to the registered callbacks for this field descriptor. Callbacks are invoked in the reverse order of registration.

Note that field callback methods will be invoked before their corresponding "vmm\_ral\_reg" callback methods.

# **Example**

```
program test;
...
class my_ral_field_callbacks extends
vmm_ral_field_callbacks;
...
endclass
my_ral_field_callbacks cb;
...
initial
begin
```

```
cb = new();
env.ral_model.my_field.prepend_callback(cb);
...
end
...
endprogram
```

# vmm\_ral\_field::unregister\_callback()

Removes a callback extension instance.

# **SystemVerilog**

function void unregister\_callback(vmm\_ral\_field\_callbacks
cbs)

# **OpenVera**

task unregister\_callback(vmm\_ral\_field\_callbacks cbs)

### **Description**

Removes the specified callback extension instance from the registered callbacks for this field descriptor. A warning message is issued if the callback instance has not been previously registered.

# **Example**

```
program test;
...

class my_ral_field_callbacks extends
vmm_ral_field_callbacks;
...
endclass

my_ral_field_callbacks cb;
...
initial
  begin
    ...
  cb = new();
  env.ral_model.my_field.append_callback(cb);
```

```
//Can't call second time for same instance.
env.ral_model.my_field.append_callback(cb); //Wrong
Way
...
env.ral_model.my_field.unregister_callback(cb);
...
end
...
endprogram
```

# vmm\_ral\_field\_callbacks

Field descriptors.

# Summary

| • | <pre>vmm_ral_field_callbacks::pre_write()</pre>  | B-205   |
|---|--------------------------------------------------|---------|
| • | <pre>vmm_ral_field_callbacks::post_write()</pre> | B-207   |
| • | <pre>vmm_ral_field_callbacks::pre_read()</pre>   | B-209   |
| • | vmm ral field callbacks::post read()             | B - 211 |

#### vmm\_ral\_field\_callbacks::pre\_write()

OOP callback invoked before writing a field.

#### **SystemVerilog**

#### **OpenVera**

# **Description**

This callback method is invoked before a value is written to a field in the DUT. The written value, if modified, modifies the actual value that will be written. The path and domain used to write to the field can also be modified.

This callback method is only invoked when the

```
"vmm_ral_field::write()" or the
"vmm_ral_reg::write()" method is used to write to the field
inside the DUT. This callback method is not invoked when only the
mirrored value is written to using the "vmm_ral_field::set()"
method.
```

Because writing a field causes the register to be written, and therefore all of the other fields it contains to also be written, all registered "vmm ral field callbacks::pre write()"

methods with the fields contained in the register will also be invoked, then all registered "vmm\_ral\_reg\_callbacks::pre\_write()" methods with the register containing the field will also be invoked.

# **Example**

Example B-135

TBD

#### vmm\_ral\_field\_callbacks::post\_write()

OOP callback invoked after writing a field.

# **SystemVerilog**

# **OpenVera**

# **Description**

This callback method is invoked after a value is written to a field in the DUT. The wdat value is the final mirrored value in the register as reported by the "vmm\_ral\_field::get()" method.

This callback method is only invoked when the

```
"vmm_ral_field::write()" or the
"vmm_ral_reg::write()" method is used to write to the field
inside the DUT. This callback method is not invoked when only the
mirrored value is written to using the "vmm_ral_field::set()"
method.
```

Because writing a field causes the register to be written and, therefore, all of the other fields it contains to also be written, all registered "vmm\_ral\_field\_callbacks::post\_write()"

methods with the fields contained in the register will also be invoked. At this point, all registered

"vmm\_ral\_reg\_callbacks::post\_write()" methods with the register containing the field will also be invoked.

# **Example**

Example B-136

TBD

#### vmm\_ral\_field\_callbacks::pre\_read()

OOP callback invoked before reading a field.

#### **SystemVerilog**

# **OpenVera**

# **Description**

This callback method is invoked before a value is read from a field in the DUT. The path and domain used to read from the field can be modified.

This callback method is only invoked when the

"vmm\_ral\_field::read()" or the "vmm\_ral\_reg::read()" method is used to read from the field inside the DUT. This callback method is not invoked when only the mirrored value is read using the "vmm\_ral\_field::get()" method.

Because reading a field causes the register to be read and, therefore, all of the other fields it contains to also be read, all registered "vmm\_ral\_field\_callbacks::pre\_read()" methods with the fields contained in the register will also be invoked. At this point, all registered

"vmm\_ral\_reg\_callbacks::pre\_read()" methods with the register containing the field will also be invoked.

# Example

Example B-137

TBD

#### vmm\_ral\_field\_callbacks::post\_read()

OOP callback invoked after reading a field.

#### **SystemVerilog**

#### **OpenVera**

# **Description**

This callback method is invoked after a value is read from a field in the DUT. The rdat and status values are the values that are ultimately returned by the "vmm\_ral\_field::read()" method and can be modified.

This callback method is only invoked when the "vmm\_ral\_field::read()" or the "vmm\_ral\_reg::read()" method is used to read from the field inside the DUT. This callback method is not invoked when only the mirrored value is read from using the "vmm\_ral\_field::get()" method.

Because reading a field causes the register to be read and, therefore, all of the other fields it contains to also be read, all registered "vmm\_ral\_field\_callbacks::post\_read()"

methods with the fields contained in the register will also be invoked. At this point, all registered

"vmm\_ral\_reg\_callbacks::post\_read()" methods with the register containing the field will also be invoked.

# **Example**

Example B-138

TBD

# vmm\_ral\_mem

Memory descriptors.

# **Summary**

| • | vmm_ral_mem::log                                                | B-214   |
|---|-----------------------------------------------------------------|---------|
| • | vmm_ral_mem::mam                                                | B-215   |
| • | <pre>vmm_ral_mem::get_name()</pre>                              | B-217   |
| • | <pre>vmm_ral_mem::get_fullname()</pre>                          | B-218   |
| • | <pre>vmm_ral_mem::get_domains()</pre>                           | B-219   |
| • | <pre>vmm_ral_mem::get_block()</pre>                             | B-220   |
| • | <pre>vmm_ral_mem::get_offset_in_block()</pre>                   | B-221   |
| • | <pre>vmm_ral_mem::get_address_in_system()</pre>                 | B-222   |
| • | <pre>vmm_ral_mem::get_size()</pre>                              | B-223   |
| • | <pre>vmm_ral_mem::get_n_bits()</pre>                            | B-224   |
| • | <pre>vmm_ral_mem::get_n_bytes()</pre>                           | B-225   |
| • | <pre>vmm_ral_mem::get_access()</pre>                            | B-226   |
| • | <pre>vmm_ral_mem::get_rights()</pre>                            | B-228   |
| • | <pre>vmm_ral_mem::get_virtual_fields()</pre>                    | B-229   |
| • | <pre>vmm_ral_mem::get_virtual_field_by_name()</pre>             | B-230   |
| • | <pre>vmm_ral_mem::get_virtual_registers()</pre>                 | B-231   |
| • | <pre>vmm_ral_mem::get_vreg_by_name()</pre>                      | B-232   |
| • | <pre>vmm_ral_mem::display() B-233vmm_ral_mem::psdisplay()</pre> | B-234   |
| • | <pre>vmm_ral_mem::set_frontdoor()</pre>                         | B-235   |
| • | <pre>vmm_ral_mem::get_frontdoor()</pre>                         | B-236   |
| • | <pre>vmm_ral_mem::set_backdoor()</pre>                          | B-237   |
| • | <pre>vmm_ral_mem::get_backdoor()</pre>                          | B-239   |
| • | vmm_ral_mem::init()                                             | B-240   |
| • | vmm_ral_mem::init_e                                             | B-241   |
| • | vmm_ral_mem::read()                                             | B-243   |
| • | <pre>vmm_ral_mem::write()</pre>                                 | B-245   |
| • | <pre>vmm_ral_mem::burst_read()</pre>                            | B-247   |
| • | <pre>vmm_ral_mem::burst_write()</pre>                           | B-249   |
| • | vmm_ral_mem::peek()                                             | B-251   |
| • | vmm_ral_mem::poke()                                             | B-253   |
| • | vmm_ral_mem::readmemh()                                         | B-255   |
| • | vmm_ral_mem::writememh()                                        | B-256   |
| • | <pre>vmm_ral_mem::append_callback()</pre>                       | B-257   |
| • | <pre>vmm_ral_mem::prepend_callbacks()</pre>                     | B-259   |
| • | <pre>vmm ral mem::unregister callbacks()</pre>                  | B - 261 |

#### vmm\_ral\_mem::log

Message service interface.

# **SystemVerilog**

```
vmm_log log
```

#### **OpenVera**

```
rvm_log log
```

# **Description**

Message service interface instance for the memory descriptor. A single message service interface instance is shared by all memory abstraction class instances.

# **Example**

```
class my_mem extends vmm_ral_mem;
  vmm_log log;
  ...
  function new(...);
    super.new(...);
    log = new("my_ral_mem","log");
       `vmm_note(log,"Log instance is successfully created
for vmm_ral_mem.");
       ...
  endfunction
  ...
endclass
```

#### vmm\_ral\_mem::mam

Default allocation manager.

#### **SystemVerilog**

```
const vmm_mam mam
```

#### **Description**

Default memory allocation manager that can be used to dynamically allocate or reserve regions of consecutive locations. All regions allocated by this allocation manager instance are associated with this memory. By default, the entire memory address space is available for allocation.

This allocation manager must not be replaced with another allocation manager. Instead, it should be reconfigured to match the application requirements.

See the VMM Environment Composition User Guide (subenv\_user\_guide.pdf) for more information and detailed documentation on the memory allocation manager.

#### **Example**

```
class my_mem extends vmm_ral_mem;
    ...
    if(this.mam == null)
        `vmm_error(log, "Failed to create vmm_mam class instant
in vmm_ral_mem.");
    else
        `vmm_note(log, "vmm_mam class instant is created
successfully.");
```

endclass

# vmm\_ral\_mem::get\_name()

Returns the name of the memory.

# **SystemVerilog**

```
virtual function string get_name()
```

# **OpenVera**

```
virtual function string get_name()
```

# **Description**

Returns the name of the memory corresponding to the instance of the descriptor.

# **Example**

```
vmm_ral_mem mems[];
ral_model.block_name.get_memories(mems);
foreach (mems[i]) begin
   `vmm_note(log, $psprintf("Memory Name: %s\n",
mems[i].get_name()));
end
```

#### vmm\_ral\_mem::get\_fullname()

Returns the fully-qualified name of the memory.

#### **SystemVerilog**

```
virtual function string get_fullname()
```

# **OpenVera**

```
virtual function string get_fullname()
```

#### **Description**

Returns the hierarchical name of the memory corresponding to the instance of the descriptor. The name of the top-level block or system is not included in the fully-qualified name as it is implicit for every RAL model.

#### **Example**

```
vmm_ral_mem mems[];
ral_model.block_name.get_memories(mems);
foreach (mems[i]) begin
    `vmm_note(log, $psprintf("Memory Name: %s\n",
mems[i].get_fullname()));
end
```

# vmm\_ral\_mem::get\_domains()

Returns the name of the domains sharing this memory.

#### **SystemVerilog**

```
function void get_domains(ref string names[])
```

# **OpenVera**

```
task get_domains(var string names[*])
```

# **Description**

Fills the specified dynamic array with the names of all the block-level domains that can access this memory. The order of the domain names is not specified.

# **Example**

```
string domains[];
ral_model.block_name.mem1.get_domains(domains)
foreach (domains[i]) begin
    $\display("Domain Name: \%s\n", domains[i]);
end
```

# vmm\_ral\_mem::get\_block()

Returns the block that instantiates this memory.

# **SystemVerilog**

```
virtual function vmm_ral_block get_block()
```

#### **OpenVera**

```
virtual function ram_ral_block get_block()
```

# **Description**

Returns a reference to the descriptor of the block that includes the memory corresponding to the descriptor instance.

#### **Example**

```
vmm_ral_block blk;
blk = ral_model.block_name.mem1.get_block();
blk.display();
```

#### vmm\_ral\_mem::get\_offset\_in\_block()

Returns the address of a memory location within the block address space.

# **SystemVerilog**

```
virtual function bit [63:0] get_offset_in_block(
  input bit [63:0] mem_addr = 0,
  input string    domain = "")
```

# **OpenVera**

```
virtual function bit [63:0] get_offset_in_block(
  bit [63:0] mem_addr = 0,
  string    domain = "")
```

# **Description**

Returns the address of the specified location in the memory within the overall address space of the block that instantiates it. By default, returns the base address of the memory. If the memory is shared between multiple physical interfaces, a domain must be specified.

If the memory location is wider than the physical interface of the block, the lowest address value is returned.

#### **Example**

```
bit [`VMM_RAL_ADDR_WIDTH-1:0] addr;
addr = ral_model.block_name.mem1.get_offset_in_block();
addr =
ral_model.block_name_shared.mem2.get_offset_in_block("d1")
; //multiple domain block
```

# vmm\_ral\_mem::get\_address\_in\_system()

Returns the address of a memory location within the design address space.

# **SystemVerilog**

```
virtual function bit [63:0] get_address_in_system(
  input bit [63:0] mem_addr = 0,
  input string     domain = "")
```

#### **OpenVera**

```
virtual function bit [63:0] get_address_in_system(
  bit [63:0] mem_addr = 0,
  string    domain = "")
```

# **Description**

Returns the address of the specified location in the memory within the overall address space of the design. By default, returns the base address of the memory. If the memory is shared between multiple physical interfaces, a domain must be specified.

If the memory location is wider than the physical interface used to access it, the lowest address value is returned.

#### **Example**

```
bit [`VMM_RAL_ADDR_WIDTH-1:0] addr;
addr = ral_model.block_name.mem1.get_address_in_system();
addr =
ral_model.block_name_shared.mem2.get_address_in_system("d1"); //multiple domain block
```

# vmm\_ral\_mem::get\_size()

Returns the number of unique locations in this memory.

# **SystemVerilog**

```
virtual function int unsigned get_size()
```

# **OpenVera**

```
virtual function integer get_size()
```

# **Description**

Returns the number of unique memory locations in this memory.

# **Example**

```
int size;
size = ral_model.block_name.mem1.get_size();
```

# vmm\_ral\_mem::get\_n\_bits()

Returns the number of bits in each memory location.

# **SystemVerilog**

```
virtual function int unsigned get_n_bits()
```

#### **OpenVera**

```
virtual function integer get_n_bits()
```

# **Description**

Returns the width, in number of bits, of each memory location in the memory.

# **Example**

```
int width;
width = ral_model.block_name.mem1.get_n_bits();
```

### vmm\_ral\_mem::get\_n\_bytes()

Returns the number of bits in each memory location.

# **SystemVerilog**

```
virtual function int unsigned get_n_bytes()
```

#### **Description**

Returns the width, in number of bits, of each memory location within the memory. If the number of bits is not a multiple of eight, some bits in the most significant byte are not implemented.

# **Example**

```
int size;
size = ral_model.block_name.mem1.get_n_bytes();
```

#### vmm\_ral\_mem::get\_access()

Returns the access mode of the memory.

#### **SystemVerilog**

```
virtual function vmm_ral::access_e get_access(string domain
= "")
```

# **OpenVera**

```
virtual function vmm_ral::access_e get_access(strong domain
= "")
```

# **Description**

Returns the specification of the behavior of the memory when written and read. If the memory is shared in more than one domain, a domain name must be specified.

If access restrictions are present when accessing a memory through the specified domain, the access mode returned takes the access restrictions into account. For example, a read-write memory accessed through a domain with read-only restrictions would return vmm ral::RO.

### **Example**

```
class my_mem extends vmm_ral_mem;
...
  vmm_ral::access_e access;
  access = this.get_access();
  `vmm_log(log,$psprintf("Memory Access is %0s",access.name);
```

endclass

#### vmm\_ral\_mem::get\_rights()

Returns the access rights of the memory.

#### **SystemVerilog**

```
virtual function vmm_ral::access_e get_rights(string domain
= "")
```

# **OpenVera**

```
virtual function vmm_ral::access_e get_rights(string domain
= "")
```

# **Description**

Returns the access rights of a memory. Returns vmm\_ral::RW, vmm\_ral::RO, or vmm\_ral::WO. The access rights of a memory is always vmm\_ral::RW, unless it is a shared memory with access restrictions in a particular domain.

If the memory is shared in more than one domain, a domain name must be specified. If the memory is not shared in the specified domain, an error message is issued and <code>vmm\_ral::RW</code> is returned.

#### **Example**

```
vmm_ral::access_e rights;
rights = ral_model.block_name.mem1.get_rights();
rights =
ral_model.block_name_shared.mem2.get_rights("d1"); //
rights of shared memory mem1 in domain "d1"
```

### vmm\_ral\_mem::get\_virtual\_fields()

Returns all virtual fields implemented in this memory.

#### **SystemVerilog**

```
virtual function void get_virtual_fields(
  ref vmm_ral_vfield fields[])
```

# **Description**

Fills the specified dynamic array with the descriptor for all of the virtual fields implemented in this memory. The order in which the fields are located in the array is not specified.

#### **Example**

```
vmm_ral_mem::get_virtual_fields() [page 351]

vmm_ral_vfield vfields[];
ral_model.memory_name.get_virtual_fields(vfields);
foreach (vfields[i]) begin
    vfields[i].display();
end
```

# vmm\_ral\_mem::get\_virtual\_field\_by\_name()

Returns the virtual field with the specified name in this memory.

#### **SystemVerilog**

```
virtual function vmm_ral_vfield get_virtual_field_by_name(
    string name)
```

# **Description**

Finds a virtual field with the specified name implemented in this memory and returns its descriptor. If no fields are found, returns null.

Field name uniqueness is guaranteed only within virtual registers. Therefore, if used on a memory implementing more than one field having the same name, this method returns the first field found.

#### **Example**

```
vmm_ral_mem::get_virtual_field_by_name() [page 352]

vmm_ral_vfield vfield;
 vfield =
ral_model.memory_name.get_virtual_field_by_name("virtual_field_name");
 if (vfield == null) `vmm_error(log, "specified field doesn't exists");
```

#### vmm\_ral\_mem::get\_virtual\_registers()

Returns all virtual registers in this memory.

# **SystemVerilog**

```
virtual function void get_virtual_registers(
   ref vmm_ral_vreg regs[])
```

# **Description**

Fills the specified dynamic array with the descriptor for all of the virtual registers implemented in this memory. The order in which the registers are located in the array is not specified.

#### **Example**

```
vmm_ral_mem::get_virtual_registers() [page 353]

vmm_ral_vreg vregs[];
ral_model.memory_name.get_virtual_registers(vregs);
foreach (vregs[i]) begin
    vregs[i].display();
end
```

# vmm\_ral\_mem::get\_vreg\_by\_name()

Returns the virtual register with the specified name in this memory.

#### **SystemVerilog**

```
virtual function vmm_ral_vreg get_vreg_by_name(
    string name)
```

# **Description**

Finds a virtual register with the specified name implemented in this memory and returns its descriptor. If no registers are found, returns null.

#### **Example**

```
vmm_ral_mem::get_vreg_by_name() [page 354]

vmm_ral_vreg vreg;
vreg =
ral_model.memory_name.get_vreg_by_name("virtual_reg_name");
if (vreg == null) `vmm_error(log, "specified virtual register doesn't exists");
```

# vmm\_ral\_mem::display()

Displays a description of the memory to stdout.

# **SystemVerilog**

# **OpenVera**

# **Description**

Displays the image created by the

"vmm\_ral\_mem::psdisplay()" method to the standard output.

#### **Example**

```
ral_model.block_name.mem1.display();
```

# vmm\_ral\_mem::psdisplay()

Creates a human-readable description of the memory.

# **SystemVerilog**

# **OpenVera**

# **Description**

Creates a human-readable description of the memory. Each line of the description is prefixed with the specified prefix.

If a domain is specified, the base address of the memory within that domain is used.

The content of the memory is not displayed.

#### **Example**

```
`vmm_note(log, $psprintf("Register description = %s\n",
ral_model.block_name.mem1.psdisplay()));
```

### vmm\_ral\_mem::set\_frontdoor()

Defines a user-defined access mechanism for this memory.

## **SystemVerilog**

## **OpenVera**

## **Description**

By default, memories are mapped linearly into the address space of the block that instantiates them. If memories are accessed using a different mechanism, a user-defined access mechanism must be defined and associated with the corresponding memory abstraction class.

See "User-Defined Memory Access" on page 116 for an example.

## vmm\_ral\_mem::get\_frontdoor()

Returns the user-defined access mechanism for this memory.

## **SystemVerilog**

```
function vmm_ral_mem_frontdoor get_frontdoor(
    string domain = "")
```

## **OpenVera**

```
function vmm_ral_mem_frontdoor get_frontdoor(
    string domain = "")
```

## **Description**

Returns the current user-defined mechanism for this memory for the specified domain. If null, no user-defined mechanism has been defined. A user-defined mechanism is defined by using the

```
"vmm_ral_mem::set_frontdoor()" method.
```

## **Example**

```
class my_mem extends vmm_ral_mem;
    ...
    if(this.get_frontdoor == null);
        `vmm_note(log, "set_frontdoor method is not called for this memory.");
    ...
endclass
```

## vmm\_ral\_mem::set\_backdoor()

Defines the back-door access mechanism for this memory.

### **SystemVerilog**

```
function void set_backdoor(vmm_ral_mem_backdoor bkdr)
```

### **OpenVera**

```
task set_backdoor(vmm_ral_mem_backdoor bkdr)
```

## **Description**

Memories implemented using SystemVerilog unpacked arrays can be accessed using a hierarchical path. This direct back-door access is automatically generated if the necessary hdl\_path properties are specified in the RALF description.

However, memories can be modeled using other methods, such as using DesignWare models. These memory models come with their own back-door mechanism. This method is used to associate a back-door access mechanism with a memory descriptor to enable back-door access.

A class extension implementing the back-door mechanism for DesignWare memory models has already been defined and is included in RAL.

### **Example**

```
class my_block extends vmm_ral_block;
...
```

```
rand my_mem mem;
function new(...);
  super.new(...);
  mem.new(...);
  begin
    ral_mem_bkdr bkdr = new;
    this.mem.set_backdoor(bkdr);
  end
  endfunction
  ...
endclass
```

### vmm\_ral\_mem::get\_backdoor()

Returns the back-door access mechanism for this memory.

### **SystemVerilog**

```
function vmm_ral_mem_backdoor get_backdoor()
```

### **OpenVera**

```
function vmm_ral_mem_backdoor get_backdoor()
```

## **Description**

Returns the current back-door mechanism for this memory. If null, no back-door mechanism has been defined. A back-door mechanism can be automatically defined by using the hdl\_path properties in the RALF definition or user-defined using the "vmm\_ral\_mem::set\_backdoor()" method.

### **Example**

### vmm\_ral\_mem::init()

Initializes the memory.

### **SystemVerilog**

### **OpenVera**

## **Description**

Not yet implemented.

Initializes the memory and its mirrored content with the specified pattern. Requires that a back-door access to the memory be available. See "vmm\_ral\_mem::init\_e" for a description of the available initialization patterns.

Returns TRUE if the initialization was successful. Returns FALSE otherwise.

## **Example**

Example B-161

TBD

#### vmm\_ral\_mem::init\_e

Symbolic values identifying the pattern with which to initialize a memory.

## **SystemVerilog**

```
vmm_ral_mem::UNKNOWNS
vmm_ral_mem::ZEROES
vmm_ral_mem::ONES
vmm_ral_mem::VALUE
vmm_ral_mem::INCR
vmm_ral_mem::DECR
```

### **OpenVera**

```
vmm_ral_mem::UNKNOWNS
vmm_ral_mem::ZEROES
vmm_ral_mem::ONES
vmm_ral_mem::VALUE
vmm_ral_mem::INCR
vmm_ral_mem::DECR
```

### **Description**

See "vmm\_ral\_mem::init()" for the method that uses these symbolic values. Each symbolic value is used to define a specific memory initialization pattern as follows:

```
vmm_ral_mem::UNKNOWNS
Initializes the memory with all unknowns ('bx).
vmm_ral_mem::ZEROES
Initializes the memory with all zeroes ('b0).
vmm_ral_mem::ONES
```

Initializes the memory with all ones ('b1).

vmm\_ral\_mem::VALUE

Initializes the memory with a specified value.

vmm\_ral\_mem::INCR

Initializes the memory, starting with a specified value and increasing it for each location toward higher addresses.

vmm\_ral\_mem::DECR

Initializes the memory, starting with a specified value and decreasing it for each location toward lower addresses.

## **Example**

Example B-162

TBD

### vmm\_ral\_mem::read()

Reads a memory location from the design.

## **SystemVerilog**

### **OpenVera**

## **Description**

Reads the current value of the memory location from the design using the specified access path. If the memory is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

```
data_id
scenario_id
stream id
```

...are passed to the back-door access method or used to set the corresponding vmm\_data/rvm\_data class properties in the
"vmm\_rw\_access" transaction descriptors that are necessary to
execute this read operation. This allows the physical and back-door
read access to be traced back to the higher-level transaction that
caused the access to occur.

```
Memories are not mirrored. Instead, use the "vmm_ral_mem::peek()" method.
```

### **Example**

```
vmm_rw::status_e status;
bit [`VMM_RAL_DATA_WIDTH-1:0] data;
ral_model.block_name.mem1.read(status,0,data);
```

### vmm\_ral\_mem::write()

Sets a memory location in the design.

## **SystemVerilog**

### **OpenVera**

### **Description**

Writes the specified value at the specified memory location in the design using the specified access path. If the memory is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

```
data_id
scenario_id
stream id
```

...are passed to the back-door access method or used to set the corresponding vmm\_data/rvm\_data class properties in the
"vmm\_rw\_access" transaction descriptors that are necessary to
execute this write operation. This allows the physical and back-door
write access to be traced back to the higher-level transaction that
caused the access to occur.

```
Memories are not mirrored. Instead, use the "vmm_ral_mem::poke()" method.
```

### **Example**

```
vmm_rw::status_e status;
ral_model.block_name.mem1.write(status,0,'hABCD);
```

### vmm\_ral\_mem::burst\_read()

Perform a burst-read operation on the memory.

### **SystemVerilog**

```
virtual task burst_read(
  output vmm_rw::status_e status,
  input vmm_ral_mem_burst burst,
  output bit [63:0] value[],
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "",
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

## **OpenVera**

## **Description**

Burst-read the current values of the memory locations specified by the burst descriptor. If the memory is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method or the "vmm\_ral\_access::burst\_read()" method. This allows the physical and back-door read access to be traced back to the higher-level transaction that caused the access to occur.

It is not possible to perform a burst-read operation on a memory instantiated in a block or system with a narrower data path.

Memories are not mirrored. Instead, use the "vmm\_ral\_mem::peek()" method.

#### **Example**

Example B-165

TBD

### vmm\_ral\_mem::burst\_write()

Perform a burst-write operation on the memory.

## **SystemVerilog**

```
virtual task burst_write(
  output vmm_rw::status_e status,
  input vmm_ral_mem_burst burst,
  input bit [63:0] value[],
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "",
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

### **OpenVera**

## **Description**

Burst-write the specified values in the memory locations specified by burst descriptor. If the memory is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

```
data_id
scenario_id
stream id
```

...are passed to the back-door access method or the "vmm\_ral\_access::burst\_write()" method. This allows the physical and back-door write access to be traced back to the higher-level transaction that caused the access to occur.

It is not possible to perform a burst-write operation on a memory instantiated in a block or system with a narrower data path.

Memories are not mirrored. Instead, use the "vmm\_ral\_mem::poke()" method.

#### **Example**

Example B-166

TBD

### vmm\_ral\_mem::peek()

Peek a memory location from the design.

### **SystemVerilog**

```
virtual task peek(
  output vmm_rw::status_e status,
  input bit [63:0] mem_addr,
  output bit [63:0] value,
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

## **OpenVera**

## **Description**

Reads the current value of the memory location from the design using a back-door access.

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method. This allows the physical and back-door read access to be traced back to the higher-level transaction that caused the access to occur.

# **Example**

```
vmm_rw::status_e status;
bit [`VMM_RAL_DATA_WIDTH-1:0] data;
ral_model.block_name.mem1.peek(status,0,data);
```

## vmm\_ral\_mem::poke()

Poke a memory location in the design.

## **SystemVerilog**

## **OpenVera**

## **Description**

Deposit the specified value at the specified memory location in the design using a back-door access. Depending on the design model implementation, it may be possible to modify the content of a read-only memory.

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method. This allows the physical and back-door write access to be traced back to the higher-level transaction that caused the access to occur.

## **Example**

```
vmm_rw::status_e status;
ral_model.block_name.mem1.poke(status,0,'hABCD);
```

## vmm\_ral\_mem::readmemh()

Initializes the memory.

## **SystemVerilog**

virtual task readmemh(string filename)

## **OpenVera**

virtual task readmemh\_t(string filename)

## **Description**

Not yet implemented.

Initializes the content of all memory locations using the values in the specified file. The values are updated using the default access path. See "vmm\_ral\_mem::writememh()" for details.

The format of the file is the same as the one used by the \$readmemh task.

### **Example**

Example B-169

TBD

## vmm\_ral\_mem::writememh()

Dumps the value of the memory.

### **SystemVerilog**

virtual task writememh(string filename)

### **OpenVera**

virtual task writememh\_t(string filename)

## **Description**

Not yet implemented.

Dumps the content of all memory locations to the specified file. The file can then be used as an input for the

"vmm\_ral\_mem::readmemh()" method. The values are obtained using the default access path.

The format of the file is the same as the one used by the \$readmemh task.

## **Example**

Example B-170

TBD

### vmm\_ral\_mem::append\_callback()

Appends a callback extension instance.

### **SystemVerilog**

```
function void append_callback(
   vmm_ral_mem_callbacks cbs)
```

## **OpenVera**

```
task append_callback(
    vmm_ral_mem_callbacks cbs)
```

## **Description**

Appends the specified callback extension instance to the registered callbacks for this memory descriptor. Callbacks are invoked in the order of registration.

## **Example**

```
program test;
...
class my_ral_mem_callbacks extends vmm_ral_mem_callbacks;
...
endclass

my_ral_mem_callbacks cb;
...
initial
  begin
    ...
  cb = new();
  env.ral_model.my_mem.append_callback(cb);
```

end
...
endprogram

### vmm\_ral\_mem::prepend\_callbacks()

Prepends a callback extension instance.

### **SystemVerilog**

```
function void prepend_callbacks(
   vmm_ral_mem_callbacks cbs)
```

### **OpenVera**

```
task prepend_callbacks(
    vmm_ral_mem_callbacks cbs)
```

## **Description**

Prepends the specified callback extension instance to the registered callbacks for this memory descriptor. Callbacks are invoked in the reverse order of registration.

## **Example**

```
program test;
...
class my_ral_mem_callbacks extends vmm_ral_mem_callbacks;
...
endclass

my_ral_mem_callbacks cb;
...
initial
  begin
    ...
  cb = new();
  env.ral_model.my_mem.prepend_callback(cb);
```

end
...
endprogram

## vmm\_ral\_mem::unregister\_callbacks()

Removes a callback extension instance.

## **SystemVerilog**

```
function void unregister_callbacks(
   vmm_ral_mem_callbacks cbs)
```

## **OpenVera**

```
task unregister_callbacks(
    vmm_ral_mem_callbacks cbs)
```

## **Description**

Removes the specified callback extension instance from the registered callbacks for this memory descriptor. A warning message is issued if the callback instance has not been previously registered.

## **Example**

```
program test;
...
class my_ral_mem_callbacks extends vmm_ral_mem_callbacks;
...
endclass

my_ral_mem_callbacks cb;
...
initial
  begin
    ...
  cb = new();
  env.ral_model.my_mem.append_callback(cb);
```

```
//Can't call second time for same instance.
env.ral_model.my_mem.append_callback(cb); //Wrong Way
...
env.ral_model.my_mem.unregister_callback(cb);
...
end
...
endprogram
```

## vmm\_ral\_mem\_backdoor

Virtual base class for back-door access to memories. Extensions of this class are automatically generated by RAL if full hierarchical paths to memories are specified through the hdl\_path properties in RALF descriptions.

Can be extended by users to provide user-specific back-door access to memories that are not implemented in pure SystemVerilog.

## **Summary**

| • | vmm_ral_mem | _backdoor::read() | B-264 |
|---|-------------|-------------------|-------|
| • | vmm ral mem | backdoor::write() | B-266 |

### vmm\_ral\_mem\_backdoor::read()

Peek a memory location.

### **SystemVerilog**

### **OpenVera**

```
virtual function vmm_rw::status_e read_t(
  bit [63:0]     offset,
  var bit [63:0] data,
  integer          data_id,
  integer          scenario_id,
  integer          stream_id)
```

## **Description**

Peek the current value at the specified offset in the memory corresponding to the instance of this class. Returns the content of the memory location and an indication of the success of the operation.

The values of the arguments:

```
data_id
scenario_id
stream_id
```

...are the values that were optionally specified to the "vmm\_ral\_mem::read()" method call that requires the back-door access. This allows the read access to be traced back to the higher-level transaction that caused the access to occur.

Ideally, the execution of this method should be non-blocking.

See "Implementing a Memory Backdoor in SystemVerilog" on page 100 for an example.

### vmm\_ral\_mem\_backdoor::write()

Poke a memory location.

### **SystemVerilog**

### **OpenVera**

```
virtual function vmm_rw::status_e write_t(
  bit [63:0] offset,
  bit [63:0] data,
  integer data_id,
  integer scenario_id,
  integer stream_id)
```

### Description

Deposit the specified value at the specified offset of the memory corresponding to the instance of this class. Returns an indication of the success of the operation.

The values of the arguments:

```
data_id
scenario_id
stream_id
```

...are the values that were optionally specified to the "vmm\_ral\_mem::write()" method call that requires the back-door access. This allows the read access to be traced back to the higher-level transaction that caused the access to occur.

Ideally, the execution of this method should be non-blocking.

If it is not possible to deposit the specified value, for example, a ROM is implemented using constants, a vmm\_rw::ERROR status should be returned.

See "Implementing a Memory Backdoor in SystemVerilog" on page 100 for an example.

# vmm\_ral\_mem\_burst

Descriptor for memory burst read/write operation.

# Summary

| • | vmm_ral_mem_burst::n_beats                 | B-269   |
|---|--------------------------------------------|---------|
| • | <pre>vmm_ral_mem_burst::start_offset</pre> | B-271   |
| • | <pre>vmm_ral_mem_burst::incr_offset</pre>  | B-272   |
| • | <pre>vmm_ral_mem_burst::max_offset</pre>   | B-273   |
| • | wmm ral mem burst::user data               | B - 274 |

#### vmm ral mem burst::n beats

Length of the burst.

## **SystemVerilog**

```
rand int n_beats
```

## **OpenVera**

```
rand integer n_beats
```

## **Description**

Specifies the number of beats or transfers in a memory burst operation.

### **Example**

```
endfunction
    `vmm_note(log,$psprintf("vmm_ral_mem_burst::n_beats
==> %0d",cfg.n_beats));
    ...
endclass
```

### vmm\_ral\_mem\_burst::start\_offset

Starting memory offset.

# **SystemVerilog**

```
rand bit [63:0] start_offset
```

# **OpenVera**

```
rand bit [63:0] start_offset
```

# **Description**

Specifies the first offset that is the target of a memory burst read or write operation.

# **Example**

### vmm ral mem burst::incr offset

Offset increment between beats.

# **SystemVerilog**

```
rand bit [63:0] incr_offset
```

# **OpenVera**

```
rand bit [63:0] incr_offset
```

### **Description**

Memory location offset increment between individual beats of a burst read or write operation. The first beat reads or writes the memory location specified by "vmm\_ral\_mem\_burst::start\_offset". The *n*<sup>th</sup> beat reads or writes the memory location specified by

```
"vmm_ral_mem_burst::start_offset" + (n-1)
"vmm_ral_mem_burst::incr_offset".
```

A value of 0 implies a burst operation that repeatedly accesses the same memory location.

### **Example**

### vmm\_ral\_mem\_burst::max\_offset

Maximum offset for the burst.

# **SystemVerilog**

```
rand bit [63:0] max_offset
```

# **OpenVera**

```
rand bit [63:0] max_offset
```

# **Description**

Limits the memory location offset range of a burst operation. Causes wrapping if subsequent beats would access a location past the specified offset.

The specified maximum offset must be a valid memory offset.

# **Example**

### vmm\_ral\_mem\_burst::user\_data

Additional burst configuration information.

### **SystemVerilog**

```
vmm_data user_data
```

# **OpenVera**

```
rvm_data user_data
```

# **Description**

Provides a mechanism for passing additional burst configuration information to the "vmm\_rw\_xactor::execute\_burst()" method that will ultimately execute the physical burst operation. Any reference to additional user information is passed through transparently through "vmm\_rw\_burst::user\_data". The additional information can be recovered by using \$cast() or cast\_assign().

### **Example**

```
class my_ral_mem_burst extends vmm_ral_mem_burst;
    ...
    vmm_data user_data;
    ...
endclass
...
my_ral_mem_burst br;
...
```

# vmm\_ral\_mem\_callbacks

Memory descriptors.

# **Summary**

| • | <pre>vmm_ral_mem_callbacks::pre_write()</pre>  | B-276 |
|---|------------------------------------------------|-------|
| • | <pre>vmm_ral_mem_callbacks::post_write()</pre> | B-278 |
| • | <pre>vmm_ral_mem_callbacks::pre_read()</pre>   | B-280 |
| • | <pre>vmm_ral_mem_callbacks::post_read()</pre>  | B-282 |
| • | <pre>vmm_ral_mem_callbacks::pre_burst()</pre>  | B-284 |
| • | vmm ral mem callbacks::post burst()            | B-285 |

### vmm\_ral\_mem\_callbacks::pre\_write()

OOP callback invoked before writing a memory location.

# **SystemVerilog**

# **OpenVera**

# **Description**

This callback method is invoked before a value is written to a memory location in the DUT. The written value, if modified, modifies the actual value that will be written. The address of the location within the memory, as well as the path and domain used to write to it can also be modified.

### **Example**

```
fork
  //It will call pre_write() and post_write() callback
methods if status IS_OK.
  this.ral_model.my_mem.write(status,addr,data);
join none
```

```
program test;
  class my_ral_mem_callbacks extends vmm_ral_mem_callbacks;
     virtual task pre_write(vmm_ral_mem
                                                        mem,
                  ref bit [`VMM_RAL_ADDR_WIDTH-1:0] offset,
                    ref bit [`VMM_RAL_DATA_WIDTH-1:0] wdat,
                      ref vmm_ral::path_e
                                                      path,
                      ref string
                                                      domain
         `vmm_note(log,{"pre_write method is called for
vmm_ral_mem_callbacks",
                    " class"});
      endtask: pre_write
   endclass
   env.ral_model.my_mem.append_callback(cb);
endprogram
```

### vmm\_ral\_mem\_callbacks::post\_write()

OOP callback invoked after writing a memory location.

# **SystemVerilog**

### **OpenVera**

# **Description**

This callback method is invoked after a value is successfully written to a memory location in the DUT. The wdat value is the value that was attempted to be written to the memory location, not necessarily the current value of that memory location. If a physical write access did not return vmm\_rw::IS\_OK, this method is not called.

### **Example**

```
program test;
...
  class my_ral_mem_callbacks extends vmm_ral_mem_callbacks;
...
```

```
virtual task post_write(vmm_ral_mem
                                                       mem,
                     bit [`VMM_RAL_ADDR_WIDTH-1:0] offset,
                       bit [`VMM_RAL_DATA_WIDTH-1:0] wdat,
                         vmm_ral::path_e
                                                      path,
                         string
                                                    domain,
                       ref vmm_rw::status_e
                                                   status);
         `vmm_note(log,{"post_write method is called for
vmm_ral_mem_callbacks",
                   " class"});
      endtask
  endclass
   env.ral_model.my_mem.append_callback(cb);
endprogram
```

### vmm\_ral\_mem\_callbacks::pre\_read()

OOP callback invoked before reading a memory location.

# **SystemVerilog**

### **OpenVera**

# **Description**

This callback method is invoked before a value is read from a memory location in the DUT. The address of the location in the memory, as well as the path and domain used to read from it, can be modified.

# **Example**

```
fork
  begin
    //It will call pre_write() and post_write() callback
methods if status IS_OK.
    this.ral_model.my_mem.write(status,addr,data);
    write_done = 1'b1;
end
```

```
begin
    wait(write_done);
  //It will call pre_read() and post_read() callback methods
if status IS_OK.
    this.ral_model.my_mem.read(status,addr,read_data);
    `vmm_note(log, $psprintf({ "Read Data ==> %0h and Status
==> %0s",
              read_data,status.name));
    write_done = 1'b0;
  end
join_none
program test;
  class my_ral_mem_callbacks extends vmm_ral_mem_callbacks;
    virtual task pre_read(vmm_ral_mem
                                                        mem,
                  ref bit [`VMM_RAL_ADDR_WIDTH-1:0] offset,
                       ref vmm_ral::path_e
                                                       path,
                         ref string
                                                         dom
         `vmm_note(log,{"pre_read method is called for
vmm_mem_reg_callbacks",
                   " class"});
      endtask
   endclass
   env.ral_model.my_mem.append_callback(cb);
endprogram
```

### vmm\_ral\_mem\_callbacks::post\_read()

OOP callback invoked after reading a memory location.

# **SystemVerilog**

# **OpenVera**

# **Description**

This callback method is invoked after a value is successfully read from a memory location in the DUT. The rdat and status values are the values that are ultimately returned by the

"vmm\_ral\_mem::read()" method and can be modified. If a physical read access did not return vmm\_rw::IS\_OK, this method is not called.

### **Example**

```
program test;
...
class my_ral_mem_callbacks extends vmm_ral_mem_callbacks;
```

```
virtual task post_read(input vmm_ral_mem
                                                       mem,
                input bit [`VMM_RAL_ADDR_WIDTH-1:0] offset,
                   ref bit [`VMM_RAL_DATA_WIDTH-1:0] rdat,
                     input vmm_ral::path_e
                                                      path,
                      input string
                                                    domain,
                    ref vmm_rw::status_e
                                                   status);
         `vmm_note(log,{"post_read method is called for
vmm_ral_mem_callbacks",
                   " class"});
      endtask
      . . .
   endclass
   env.ral_model.my_mem.append_callback(cb);
endprogram
```

# vmm\_ral\_mem\_callbacks::pre\_burst()

OOP callback invoked before a burst operation.

# **SystemVerilog**

# **OpenVera**

# **Description**

This callback method is invoked before a burst operation is performed. The description of the burst area, any value to be written (if it is a burst-write operation), as well as the path and domain used to perform the operation, can be modified.

# **Example**

Example B-183

TBD

### vmm\_ral\_mem\_callbacks::post\_burst()

OOP callback invoked after a burst operation.

### **SystemVerilog**

# **OpenVera**

# **Description**

This callback method is invoked after a burst operation is performed. The values read (if it is a burst-read operation), as well as the status the operation, can be modified.

### **Example**

Example B-184

TBD

# vmm\_ral\_mem\_frontdoor

Virtual base class for user-defined access to memories through a physical interface.

By default, the entire address space of a memory is mapped within the address space of the block instantiating it. Different memory locations are accessed using different addresses. If the memory is physically accessed using a non-linear, non-mapped mechanism, this base class must be user-extended to provide the physical access to the memory. See "User-Defined Register Access" on page 114 for an example.

# **Summary**

| • | <pre>vmm_ral_mem_frontdoor::read()</pre>        | B-287 |
|---|-------------------------------------------------|-------|
| • | <pre>vmm_ral_mem_frontdoor::write()</pre>       | B-289 |
| • | <pre>vmm_ral_mem_frontdoor::burst_read()</pre>  | B-291 |
| • | <pre>vmm ral mem frontdoor::burst write()</pre> | B-293 |

### vmm\_ral\_mem\_frontdoor::read()

Performs a physical read to a memory location.

# **SystemVerilog**

### **OpenVera**

### **Description**

Performs a physical read access to the specified offset in the memory corresponding to the instance of this class. Returns the content of the memory location and an indication of the success of the operation.

The values of the arguments:

```
data_id
scenario_id
stream id
```

...are the values that were optionally specified to the "vmm\_ral\_mem::read()" method call that requires the front-door access. This allows the read access to be traced back to the higher-level transaction that caused the access to occur.

See "User-Defined Register Access" on page 114 for an example.

### vmm\_ral\_mem\_frontdoor::write()

Performs a physical write to a memory location.

# **SystemVerilog**

### **OpenVera**

```
virtual function vmm_rw::status_e write_t(
  bit [63:0] offset,
  bit [63:0] data,
  integer data_id,
  integer scenario_id,
  integer stream_id)
```

# **Description**

Performs a physical write access to the specified offset of the memory corresponding to the instance of this class. Returns an indication of the success of the operation.

The values of the arguments:

```
data_id
scenario_id
stream_id
```

...are the values that were optionally specified to the "vmm\_ral\_mem::write()" method call that requires the front-door access. This allows the write access to be traced back to the higher-level transaction that caused the access to occur.

See "User-Defined Register Access" on page 114 for an example.

### vmm\_ral\_mem\_frontdoor::burst\_read()

Performs a physical burst-read operation to a memory.

# **SystemVerilog**

### **OpenVera**

# **Description**

Performs a physical burst-read access on the specified locations defined by the burst descriptor in the memory corresponding to the instance of this class. Returns the content of the memory locations and an indication of the success of the operation.

The values of the arguments:

```
data_id
scenario_id
stream id
```

...are the values that were optionally specified to the "vmm\_ral\_mem::burst\_read()" method call that requires the front-door access. This allows the read access to be traced back to the higher-level transaction that caused the access to occur.

# **Example**

Example B-185

TBD

### vmm\_ral\_mem\_frontdoor::burst\_write()

Performs a physical burst-write operation to a memory.

# **SystemVerilog**

### **OpenVera**

### **Description**

Performs a physical burst-write access on the specified locations defined by the burst descriptor in the memory corresponding to the instance of this class. Returns an indication of the success of the operation.

The values of the arguments:

```
data_id
scenario_id
stream id
```

...are the values that were optionally specified to the "vmm\_ral\_mem::burst\_write()" method call that requires the front-door access. This allows the write access to be traced back to the higher-level transaction that caused the access to occur.

See "User-Defined Register Access" on page 114 for an example.

# vmm\_ral\_reg

Base class for register descriptors.

# Summary

| • | vmm_ral_reg::log                                | B-296   |
|---|-------------------------------------------------|---------|
| • | <pre>vmm_ral_reg::get_name()</pre>              | B-297   |
| • | <pre>vmm_ral_reg::get_fullname()</pre>          | B-298   |
| • | <pre>vmm_ral_reg::get_n_domains()</pre>         | B-299   |
| • | <pre>vmm_ral_reg::get_domains()</pre>           | B-300   |
| • | <pre>vmm_ral_reg::get_rights()</pre>            | B-301   |
| • | <pre>vmm_ral_reg::get_block()</pre>             | B-302   |
| • | <pre>vmm_ral_reg::get_offset_in_block()</pre>   | B-303   |
| • | <pre>vmm_ral_reg::get_address_in_system()</pre> | B - 304 |
| • | <pre>vmm_ral_reg::get_n_bytes()</pre>           | B-305   |
| • | <pre>vmm_ral_reg::get_constraints()</pre>       | B-306   |
| • | <pre>vmm_ral_reg::display()</pre>               | B-308   |
| • | <pre>vmm_ral_reg::psdisplay()</pre>             | B-309   |
| • | <pre>vmm_ral_reg::get_fields()</pre>            | B-310   |
| • | <pre>vmm_ral_reg::get_field_by_name()</pre>     | B-311   |
| • | <pre>vmm_ral_reg::set_frontdoor()</pre>         | B-312   |
| • | <pre>vmm_ral_reg::get_frontdoor()</pre>         | B-313   |
| • | <pre>vmm_ral_reg::set_backdoor()</pre>          | B-314   |
| • | <pre>vmm_ral_reg::get_backdoor()</pre>          | B-315   |
| • | vmm_ral_reg::set()                              | B-316   |
| • | <pre>vmm_ral_reg::predict()</pre>               | B-318   |
| • | <pre>vmm_ral_reg::get()</pre>                   | B-320   |
| • | vmm_ral_reg::reset()                            | B-321   |
| • | <pre>vmm_ral_reg::needs_update()</pre>          | B-322   |
| • | <pre>vmm_ral_reg::update()</pre>                | B-323   |
| • | vmm_ral_reg::mirror()                           | B-325   |
| • | <pre>vmm_ral_reg::read()</pre>                  | B-327   |
| • | <pre>vmm_ral_reg::write()</pre>                 | B-329   |
| • | vmm_ral_reg::peek()                             | B-331   |
| • | vmm_ral_reg::poke()                             | B-333   |
| • | <pre>vmm_ral_reg::append_callback()</pre>       | B-335   |
| • | <pre>vmm_ral_reg::prepend_callbacks()</pre>     | B-337   |
| • | vmm ral reg::unregister callbacks()             | B-339   |

### vmm\_ral\_reg::log

Message service interface.

# **SystemVerilog**

```
vmm_log log
```

### **OpenVera**

```
rvm_log log
```

# **Description**

Message service interface instance for the register descriptor. A single message service interface instance is shared by all register abstraction class instances.

# **Example**

```
class my_ral_reg extends vmm_ral_reg;
    ...
    vmm_log log;
    function new(...);
        ...
        log = new("ral_reg","log");
        `vmm_note(log,"vmm_log instance is successfully created for vmm_ral_reg");
        endfunction
        ...
endclass
```

# vmm\_ral\_reg::get\_name()

Returns the name of the register.

# **SystemVerilog**

```
virtual function string get_name()
```

### **OpenVera**

```
virtual function string get_name()
```

# **Description**

Returns the name of the register corresponding to the instance of the descriptor.

### **Example**

# vmm\_ral\_reg::get\_fullname()

Returns the fully-qualified name of the register.

### **SystemVerilog**

```
virtual function string get_fullname()
```

# **OpenVera**

```
virtual function string get_fullname()
```

### **Description**

Returns the hierarchical name of the register corresponding to the instance of the descriptor. The name of the top-level block or system is not included in the fully-qualified name as it is implicit for every RAL model.

### **Example**

# vmm\_ral\_reg::get\_n\_domains()

Returns the number of domains sharing this register.

# **SystemVerilog**

```
function int get_n_domains()
```

# **OpenVera**

```
function integer get_n_domains()
```

# **Description**

Returns the number of domains that share this register. You can obtain the name of the domains with the

```
"vmm_ral_reg::get_domains()" method.
```

# **Example**

```
int domain_number;
  domain_number =
ral_model.block_name.reg1.get_n_domains();
```

# vmm\_ral\_reg::get\_domains()

Returns the name of the domains sharing this register.

# **SystemVerilog**

```
function void get_domains(ref string names[])
```

### **OpenVera**

```
task get_domains(var string names[*])
```

# **Description**

Fills the specified dynamic array with the names of all the block-level domains that can access this register. The order of the domain names is not specified.

# **Example**

# vmm\_ral\_reg::get\_rights()

Returns the access rights of this register.

### **SystemVerilog**

```
function vmm_ral::access_e get_rights(string domain = "")
```

# **OpenVera**

```
function vmm_ral::access_e get_rights(string domain = "")
```

# **Description**

Returns the access rights of a register. Returns vmm\_ral::RW, vmm\_ral::RO, or vmm\_ral::WO. The access rights of a register is always vmm\_ral::RW, unless it is a shared register with access restriction in a particular domain.

If the register is shared in more than one domain, a domain name must be specified. If the register is not shared in the specified domain, an error message is issued and <code>vmm\_ral::RW</code> is returned.

# **Example**

```
vmm_ral::access_e rights;
rights = ral_model.block_name.reg1.get_rights();
rights =
ral_model.block_name_shared.reg2.get_rights("d1"); //
rights of shared register reg1 in domain "d1"
```

# vmm\_ral\_reg::get\_block()

Returns the block that instantiates this register.

# **SystemVerilog**

```
virtual function vmm_ral_block get_block()
```

# **OpenVera**

```
virtual function vmm_ral_block get_block()
```

# **Description**

Returns a reference to the descriptor of the block that includes the register corresponding to the descriptor instance.

# **Example**

```
vmm_ral_block blk;
blk = ral_model.block_name.reg1.get_block();
blk.display();
```

# vmm\_ral\_reg::get\_offset\_in\_block()

Returns the address of the register within the block address space.

### **SystemVerilog**

```
virtual function bit [63:0] get_offset_in_block(
  input string    domain = "")
```

# **OpenVera**

```
virtual function bit [63:0] get_offset_in_block(
   string    domain = "")
```

# **Description**

Returns the address of the register in the overall address space of the block that instantiates it. If the register is shared between multiple physical interfaces, a domain must be specified.

If the register is wider than the physical interface of the block, the lowest address value is returned.

# **Example**

```
bit [`VMM_RAL_ADDR_WIDTH-1:0] addr;
addr = ral_model.block_name.reg1.get_offset_in_block();
addr =
ral_model.block_name_shared.reg2.get_offset_in_block("d1")
; //multiple domain block
```

# vmm\_ral\_reg::get\_address\_in\_system()

Returns the address of the register within the design address space.

### **SystemVerilog**

```
virtual function bit [63:0] get_address_in_system(
  input string    domain = "")
```

# **OpenVera**

```
virtual function bit [63:0] get_address_in_system(
   string    domain = "")
```

### **Description**

Returns the address of the register in the overall address space of the design. If the register is shared between multiple physical interfaces, you must specify a domain.

If the register is wider than the physical interface used to access it, the lowest address value is returned.

# **Example**

```
bit [`VMM_RAL_ADDR_WIDTH-1:0] addr;
addr = ral_model.block_name.reg1.get_address_in_system();
addr =
ral_model.block_name_shared.reg2.get_address_in_system("d1"); //multiple domain block
```

# vmm\_ral\_reg::get\_n\_bytes()

Returns the width of the register.

# **SystemVerilog**

```
virtual function int unsigned get_n_bytes()
```

### **OpenVera**

```
virtual function integer get_n_bytes()
```

# **Description**

Returns the width, in number of bytes, of the register.

# **Example**

```
integer bytes;
bytes = ral_model.block_name.reg1.get_n_bytes();
```

### vmm\_ral\_reg::get\_constraints()

Returns the constraint blocks in this register.

### **SystemVerilog**

```
virtual function void get_constraints(
   ref string names[])
```

# **OpenVera**

```
virtual task get_constraints(
   var string names[*])
```

# **Description**

Fills the specified dynamic array with the names of the constraint blocks in this register. The constraint blocks in the fields within this register are specified in constraint blocks with the same name as the field name. The location of each constraint block name in the array is not defined.

### **Example**

```
class my_ral_reg extends vmm_ral_reg;
...
rand vmm_ral_field MINFL;
...
constraint MINFL_spec {
   MINFL.value == 'h40;
}
...
function new(vmm_ral_block blk);
...
Xadd_constraintsX("MINFL_spec");
```

```
endfunction
...
endclass
...
my_ral_reg my_reg;
...
string str[];
...
this.ral_model.my_reg.get_constraints(str);
foreach (str[i])
   `vmm_note(log,$psprintf("Constraint Name is %0s",str[i]));
...
```

# vmm\_ral\_reg::display()

Displays a description of the register to stdout.

## **SystemVerilog**

# **OpenVera**

## **Description**

Displays the image created by the

"vmm\_ral\_reg::psdisplay()" method to the standard output.

### **Example**

```
ral_model.block_name.reg1.display();
```

## vmm\_ral\_reg::psdisplay()

Creates a human-readable description of the register.

### **SystemVerilog**

# **OpenVera**

### **Description**

Creates a human-readable description of the register and the fields it contains. Each line of the description is prefixed with the specified prefix.

If a domain is specified, the address of the register within that domain is used.

## **Example**

```
`vmm_note(log, $psprintf("Register description = %s\n",
ral_model.block_name.reg1.psdisplay()));
```

## vmm\_ral\_reg::get\_fields()

Returns all fields in this register.

### **SystemVerilog**

```
virtual function void get_fields(
   ref vmm_ral_field fields[])
```

## **OpenVera**

```
virtual task get_fields(
   var vmm_ral_field fields[*])
```

## **Description**

Fills the specified dynamic array with the descriptor for all of the fields contained in the register. Fields are ordered from least-significant position to most-significant position within the register.

# **Example**

```
vmm_ral_field fields[];
ral_model.block_name.reg1.get_fields(fields);
```

### vmm\_ral\_reg::get\_field\_by\_name()

Returns the field with the specified name in this register.

### **SystemVerilog**

```
virtual function vmm_ral_field get_field_by_name(
    string name)
```

## **OpenVera**

```
virtual function vmm_ral_field get_field_by_name(
    string name)
```

## **Description**

Finds a field with the specified name in the register and returns its descriptor. If no fields are found, returns null.

### **Example**

```
vmm_ral_field field;
field =
ral_model.block_name.reg1.get_field_by_name("field_f1");
if (field == null) `vmm_error(log, "specified field doesn't
exists");
```

### vmm\_ral\_reg::set\_frontdoor()

Defines a user-defined access mechanism for this register.

### **SystemVerilog**

## **OpenVera**

## **Description**

By default, registers are mapped linearly into the address space of the block that instantiates them. If registers are accessed using a different mechanism, a user-defined access mechanism must be defined and associated with the corresponding register abstraction class.

See "User-Defined Register Access" on page 114 for an example.

### vmm\_ral\_reg::get\_frontdoor()

Returns the user-defined access mechanism for this register.

### **SystemVerilog**

```
function vmm_ral_reg_frontdoor get_frontdoor(
    string domain = "")
```

## **OpenVera**

```
function vmm_ral_reg_frontdoor get_frontdoor(
    string domain = "")
```

## **Description**

Returns the current user-defined mechanism for this register for the specified domain. If  $\mathtt{null}$ , no user-defined mechanism has been defined. A user-defined mechanism is defined by using the

```
"vmm ral req::set frontdoor()" method.
```

## **Example**

```
my_ral_reg my_reg;
...
vmm_ral::path_e path;
...
my_ral_reg_frontdoor ftdr = new();
this.my_reg.set_frontdoor(ftdr);
...
if(my_reg.get_frontdoor() == null)
   `vmm_note(log, "Register FrontDoor is not set.");
...
```

### vmm\_ral\_reg::set\_backdoor()

Defines the back-door access mechanism for this register.

### **SystemVerilog**

```
virtual function void set_backdoor(
   vmm_ral_reg_backdoor bkdr)
```

## **OpenVera**

```
virtual task set_backdoor(
   vmm_ral_reg_backdoor bkdr)
```

### **Description**

Registers implemented using SystemVerilog variables can be accessed using a hierarchical path. This direct back-door access is automatically generated if the necessary hdl\_path properties are specified in the RALF description.

However, registers can be modeled using other methods, or be included in imported models written in different languages. This method is used to associate a back-door access mechanism with a register descriptor to enable back-door accesses.

## **Example**

Example B-202

TBD

### vmm\_ral\_reg::get\_backdoor()

Returns the back-door access mechanism for this register.

## **SystemVerilog**

```
virtual function vmm_ral_reg_backdoor get_backdoor()
```

### **OpenVera**

```
virtual function vmm_ral_reg_backdoor get_backdoor()
```

# **Description**

Returns the current back-door mechanism for this register. If null, no back-door mechanism has been defined. A back-door mechanism can be automatically defined by using the hdl\_path properties in the RALF definition or user-defined using the "vmm\_ral\_reg::set\_backdoor()" method.

### **Example**

### vmm\_ral\_reg::set()

Sets the mirror value of a register.

### **SystemVerilog**

```
virtual function void set(
   bit [63:0] value)
```

## **OpenVera**

```
virtual task set(
   bit [63:0] value)
```

### **Description**

Sets the mirror value of the fields in the register to the specified value. Does not actually set the value of the register in the design, only the value mirrored in its corresponding descriptor in the RAL model. Use the "vmm\_ral\_reg::update()" method to update the actual register with the mirrored value or the "vmm\_ral\_reg::write()" method to set the actual register and its mirrored value.

See "vmm\_ral\_field::set()" on page 144 for more information on the effect of setting mirror values on fields with different access modes.

To modify the mirrored field values to a specific value, regardless of the access modes—and thus use the RAL mirror as a scoreboard for the register values in the DUT—use the

```
"vmm_ral_req::predict()" method.
```

# **Example**

Example B-204

ral\_model.block\_name.reg1.set(0);

### vmm\_ral\_reg::predict()

Force the mirror value of the register.

### **SystemVerilog**

virtual function bit predict(bit [63:0] value)

### **OpenVera**

virtual function bit predict(bit [63:0] value)

### **Description**

Force the mirror value of the fields in the register to the specified value. Does not actually force the value of the fields in the design, only the value mirrored in their corresponding descriptor in the RAL model. Use the "vmm\_ral\_reg::update()" method to update the actual register with the mirrored value or the "vmm\_ral\_reg::write()" method to set the register and its mirrored value.

The final value in the mirror is the specified value, regardless of the access mode of the fields in the register. For example, the mirrored value of a read-only field **is** modified by this method, and the mirrored value of a read-update field can be updated to any value predicted to correspond to the value in the corresponding physical bits in the design.

Returns FALSE if this method is called while the register is being read or written, thus rendering the prediction unreliable. Returns TRUE otherwise.

## **Example**

```
this.ral_model.my_reg.predict(data);
  `vmm_note(log,$psprintf("Forced Value ==> %0h",data));
  `vmm_note(log,$psprintf("Previous Value==>
%h",this.ral_model.my_reg.get()));

this.ral_model.my_reg.update();
  `vmm_note(log,$psprintf("Updated Value==>
%h",this.ral_model.my_reg.get()));
...
```

## vmm\_ral\_reg::get()

Returns the mirror value of a register.

## **SystemVerilog**

```
virtual function bit [63:0] get()
```

### **OpenVera**

```
virtual function bit [63:0] get()
```

## **Description**

Returns the mirror value of the fields in the register. Does not actually read the value of the register in the design, only the value mirrored in its corresponding descriptor in the RAL model.

If the register contains write-only fields, the mirrored value for those fields are the value last written and assumed to reside in the bits implementing these fields. Although a physical read operation would return zeroes for these fields, the returned mirrored value is the actual content.

Use the "vmm\_ral\_reg::read()" method to get the actual register value.

## **Example**

```
bit [63:0] data;
data = ral_model.block_name.reg1.get();
```

### vmm\_ral\_reg::reset()

Resets the mirror value of the register.

## **SystemVerilog**

```
virtual function void reset(vmm_ral::reset_e kind =
vmm_ral::HARD)
```

## **OpenVera**

```
virtual task reset(vmm ral::reset e kind = vmm ral::HARD)
```

## **Description**

Sets the mirror value of the fields in the register to the specified reset value. Does not actually reset the value of the register in the design, only the value mirrored in the descriptor in the RAL model.

Write-once fields in the register can be modified after a <u>hard</u> reset operation.

# **Example**

```
ral_model.block_name.reg1.reset();
```

### vmm\_ral\_reg::needs\_update()

Queries if a mirrored value in this register has been set.

### **SystemVerilog**

```
virtual function bit needs_update()
```

### **OpenVera**

```
virtual function bit needs_update()
```

## **Description**

If a mirror value has been modified in the RAL model without actually updating the actual register, the mirror and state of the register is outdated. This method returns TRUE if the state of the register needs to be updated to match the mirrored values (or vice-versa).

The mirror values or actual content of registers are not modified.

```
See "vmm_ral_reg::update()" on page 271 or "vmm_ral_reg::mirror()" on page 272 for more details.
```

#### **Example**

```
bit update;
vmm_rw::status_e status;
update = ral_model.block_name.reg1.needs_update();
if (update == 1) begin
    ral_model.block_name.reg1.update(status);
end
```

## vmm\_ral\_reg::update()

Updates the physical register to match mirrored values in this register descriptor.

## **SystemVerilog**

```
virtual task update(
  output vmm_rw::status_e status,
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "")
```

## **OpenVera**

## **Description**

Updates the content of the register in the design to match the mirrored value, if it has been modified using one of the set() methods to a different value. The update can be performed using the physical interfaces (frontdoor) or "vmm\_ral\_reg::poke()" (backdoor). If the register is shared across multiple physical interfaces and physical access is used (front-door access), a domain must be specified.

This method performs the reverse operation of "vmm\_ral\_reg::mirror()" on page 272.

```
Example
```

```
bit update;
```

```
vmm_rw::status_e status;
update = ral_model.block_name.reg1.needs_update();
if (update == 1) begin
    ral_model.block_name.reg1.update(status);
end
```

## vmm\_ral\_reg::mirror()

Updates the mirrored value of the register descriptor to match the design.

## **SystemVerilog**

```
virtual task mirror(
  output vmm_rw::status_e    status,
  input vmm_ral::check_e    check = vmm_ral::QUIET,
  input vmm_ral::path_e    path = vmm_ral::DEFAULT,
  input string    domain = "")
```

### **OpenVera**

### **Description**

Updates the content of the register mirror value to match the corresponding value in the design. The mirroring can be performed using the physical interfaces (frontdoor) or

"vmm\_ral\_reg::peek()" (backdoor). If the check argument is specified as vmm\_ral::VERB, an error message is issued if the current mirrored value does not match the actual value in the design. If the register is shared across multiple physical interfaces and physical access is used (front-door access), a domain must be specified.

If the register contains write-only fields, their content is mirrored and optionally checked only if a vmm\_ral::BACKDOOR access path is used to read the register.

## This method performs the reverse operation of

```
"vmm_ral_reg::update()".
```

# **Example**

```
vmm_rw::status_e status;
ral_model.block_name.reg1.mirror(status);
```

## vmm\_ral\_reg::read()

Reads a register from the design.

## **SystemVerilog**

## **OpenVera**

### **Description**

Reads the current value of the register from the design using the specified access path. If the register is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access). If a back-door access path is used, the effect of reading the register through a physical access is mimicked. For example, clear-on-read bits in the registers will be cleared.

The optional value of the arguments:

```
data_id
scenario_id
stream id
```

...are passed to the back-door access method or used to set the corresponding vmm\_data/rvm\_data class properties in the
"vmm\_rw\_access" transaction descriptors that are necessary to
execute this read operation. This allows the physical and back-door
read access to be traced back to the higher-level transaction that
caused the access to occur.

The mirrored value of the register is updated with the value read from the design. The mirrored value of any write-only field in the register is updated only if an vmm\_ral::BACKDOOR access path is used.

### **Example**

```
vmm_rw::status_e status;
bit [`VMM_RAL_DATA_WIDTH-1:0] data;
ral_model.block_name.reg1.read(status,data);
```

### vmm\_ral\_reg::write()

Sets a register in the design.

## **SystemVerilog**

```
virtual task write(
  output vmm_rw::status_e status,
  input bit [63:0] value,
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "",
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

## **OpenVera**

### **Description**

Writes the specified value in the register in the design using the specified access path. If the register is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access). If a back-door access path is used, the effect of writing the register through a physical access is mimicked. For example, read-only bits in the registers will not be written.

The optional value of the arguments:

```
data_id
scenario_id
stream id
```

...are passed to the back-door access method or used to set the corresponding vmm\_data/rvm\_data class properties in the
"vmm\_rw\_access" transaction descriptors that are necessary to
execute this write operation. This allows the physical and back-door
write access to be traced back to the higher-level transaction that
caused the access to occur.

If the register is written using a physical (front-door) path and it contains write-once fields, it is not possible to modify the content of these fields, either through a physical or back-door access.

The mirrored value of the register location is updated based on the written value and the specified behavior of the various fields after a write operation.

# **Example**

```
vmm_rw::status_e status;
ral_model.block_name.reg1.write(status,'hABCD);
```

### vmm\_ral\_reg::peek()

Peek a register from the design.

## **SystemVerilog**

```
virtual task peek(
  output vmm_rw::status_e status,
  output bit [63:0] value,
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

### **OpenVera**

## **Description**

Reads the current value of the register from the design using a back-door access.

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method. This allows the physical and back-door read access to be traced back to the higher-level transaction that caused the access to occur.

The mirrored value of the register is updated with the value read from the design.

# **Example**

```
vmm_rw::status_e status;
bit [`VMM_RAL_DATA_WIDTH-1:0] data;
ral_model.block_name.reg1.peek(status,data);
```

### vmm\_ral\_reg::poke()

Poke a register in the design.

### **SystemVerilog**

```
virtual task poke(
  output vmm_rw::status_e status,
  input bit [63:0] value,
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

### **OpenVera**

## **Description**

Deposit the specified value in the register in the design, as-is, using a back-door access. See "vmm\_ral\_field::poke()" for a description of the effect on field values.

The optional value of the arguments:

```
data_id
scenario_id
stream id
```

...are passed to the back-door access method. This allows the physical and back-door write access to be traced back to the higher-level transaction that caused the access to occur.

The mirrored value of the register location is updated based on the written value.

# **Example**

```
vmm_rw::status_e status;
ral_model.block_name.reg1.poke(status,'hABCD);
```

## vmm\_ral\_reg::append\_callback()

Appends a callback extension instance.

### **SystemVerilog**

```
function void append_callback(
   vmm_ral_reg_callbacks cbs)
```

### **OpenVera**

```
task append_callback(
    vmm_ral_reg_callbacks cbs)
```

## **Description**

Appends the specified callback extension instance to the registered callbacks for this register descriptor. Callbacks are invoked in the order of registration.

Note that the corresponding "vmm\_ral\_field" callback methods will be invoked before the register callback methods.

## **Example**

```
program test;
...
class my_ral_reg_callbacks extends vmm_ral_reg_callbacks;
...
endclass

my_ral_reg_callbacks cb;
...
initial
```

```
begin
    ...
    cb = new();
    env.ral_model.my_reg.append_callback(cb);
    ...
    end
...
endprogram
```

## vmm\_ral\_reg::prepend\_callbacks()

Prepends a callback extension instance.

### **SystemVerilog**

```
function void prepend_callbacks(
    vmm_ral_reg_callbacks cbs)
```

### **OpenVera**

```
task prepend_callbacks(
    vmm_ral_req_callbacks cbs)
```

### **Description**

Prepends the specified callback extension instance to the registered callbacks for this register descriptor. Callbacks are invoked in the reverse order of registration.

Note that the corresponding "vmm\_ral\_field" callback methods will be invoked before the register callback methods.

## **Example**

```
program test;
...
class my_ral_reg_callbacks extends vmm_ral_reg_callbacks;
...
endclass

my_ral_reg_callbacks cb;
...
initial
```

```
begin
    ...
    cb = new();
    env.ral_model.my_reg.prepend_callback(cb);
    ...
    end
...
endprogram
```

### vmm\_ral\_reg::unregister\_callbacks()

Removes a callback extension instance.

### **SystemVerilog**

```
function void unregister_callbacks(
    vmm_ral_reg_callbacks cbs)
```

### **OpenVera**

```
task unregister_callbacks(
    vmm_ral_reg_callbacks cbs)
```

## **Description**

Removes the specified callback extension instance from the registered callbacks for this register descriptor. A warning message is issued if the callback instance has not been previously registered.

## **Example**

```
program test;
...
class my_ral_reg_callbacks extends vmm_ral_reg_callbacks;
...
endclass

my_ral_reg_callbacks cb;
...
initial
  begin
    ...
    cb = new();
    env.ral_model.my_reg.append_callback(cb);
```

```
//Can't call second time for same instance.
env.ral_model.my_reg.append_callback(cb); //Wrong Way
...
env.ral_model.my_reg.unregister_callback(cb);
...
end
...
endprogram
```

# vmm\_ral\_reg\_backdoor

Virtual base class for back-door access to registers. Extensions of this class are automatically generated by RAL if full hierarchical paths to registers are specified through the hdl\_path properties in RALF descriptions.

Can be extended by users to provide user-specific back-door access to registers that are not implemented in pure SystemVerilog.

## **Summary**

| • | vmm_ral_: | reg_backdoor::read()  | B-342   |
|---|-----------|-----------------------|---------|
| • | vmm ral : | reg backdoor::write() | B - 344 |

### vmm\_ral\_reg\_backdoor::read()

Peek a register.

### **SystemVerilog**

## **OpenVera**

```
virtual function vmm_rw::status_e read_t(
  var bit [63:0] data,
  integer data_id,
  integer scenario_id,
  integer stream_id)
```

# **Description**

Peek the current value of the register corresponding to the instance of this class. Returns the content of the register and an indication of the success of the operation.

The value of the arguments:

```
data_id
scenario_id
stream_id
```

...are the values that were optionally specified to the "vmm\_ral\_reg::read()" or "vmm\_ral\_field::read()" method call that requires the back-door access. This allows the read access to be traced back to the higher-level transaction that caused the access to occur.

The execution of this method should ideally be non-blocking.

See "Implementing a Register Backdoor in SystemVerilog" on page 91 for an example.

#### vmm\_ral\_reg\_backdoor::write()

Poke a register.

## **SystemVerilog**

### **OpenVera**

```
virtual function vmm_rw::status_e write_t(
  bit [63:0] data,
  integer data_id,
  integer scenario_id,
  integer stream_id)
```

## **Description**

Deposit the specified value in the register corresponding to the instance of this class. Returns an indication of the success of the operation.

The values of the arguments:

```
data_id
scenario_id
stream_id
```

...are the values that were optionally specified to the "vmm\_ral\_reg::write()" or "vmm\_ral\_field::write()" method call that requires the back-door access. This allows the write access to be traced back to the higher-level transaction that caused the access to occur.

The execution of this method should ideally be non-blocking.

If the bits in the register cannot be forced to the specified value, for example, read-only bits are implemented as constants, a vmm\_rw::ERROR status should be returned.

See "Implementing a Register Backdoor in SystemVerilog" on page 91 for an example.

# vmm\_ral\_reg\_callbacks

Base class for register descriptors.

# **Summary**

| • | <pre>vmm_ral_reg_callbacks::pre_write()</pre>  | B-347   |
|---|------------------------------------------------|---------|
| • | <pre>vmm_ral_reg_callbacks::post_write()</pre> | B-349   |
| • | <pre>vmm_ral_reg_callbacks::pre_read()</pre>   | B-351   |
| • | <pre>vmm ral reg callbacks::post read()</pre>  | B - 354 |

## vmm\_ral\_reg\_callbacks::pre\_write()

OOP callback invoked before writing a register.

## **SystemVerilog**

## **OpenVera**

## **Description**

This callback method is invoked before a value is written to a register in the DUT. The written value, if modified, changes the actual value that is written. The path and domain used to write to the register can also be modified.

This callback method is only invoked when the

```
"vmm_ral_reg::write()" or "vmm_ral_field::write()" method is used to write to the register inside the DUT. This callback method is not invoked when only the mirrored value is written to using the "vmm_ral_reg::set()" method.
```

Because writing a register causes all of the fields it contains to be written, all registered

"vmm\_ral\_field\_callbacks::pre\_write()" methods with the fields contained in the register will also be invoked before all registered register callback methods.

## **Example**

```
. . .
fork
  //It will call pre_write() and post_write() callback
methods.
  this.ral_model.my_reg.write(status,data);
join_none
. . .
program test;
  class my_ral_reg_callbacks extends vmm_ral_reg_callbacks;
    virtual task pre_write(vmm_ral_reg
                                                         rg,
                     ref bit [`VMM_RAL_DATA_WIDTH-1:0] wdat,
                       ref vmm_ral::path_e
                                                       path,
                       ref string
                                                    domain);
         `vmm_note(log, { "pre_write method is called for
vmm_ral_reg_callbacks",
                    " class"});
      endtask: pre_write
   endclass
   env.ral_model.my_reg.append_callback(cb);
endprogram
```

## vmm\_ral\_reg\_callbacks::post\_write()

OOP callback invoked after writing a register.

#### **SystemVerilog**

## **OpenVera**

## **Description**

This callback method is invoked after a value is successfully written to a register in the DUT. The wdat value is the final mirrored value in the register as reported by the "vmm\_ral\_reg::get()" method. If a physical write access did not return vmm\_rw::IS\_OK, this method is not called.

```
This callback method is only invoked when the "vmm_ral_reg::write()" or "vmm_ral_field::write()" method is used to write to the register inside the DUT. This callback method is not invoked when only the mirrored value is written to using the "vmm_ral_reg::set()" method.
```

Because writing a register causes all of the fields it contains to be written, all registered

"vmm\_ral\_field\_callbacks::post\_write()" methods with the fields contained in the register will also be invoked before all registered register callback methods.

#### **Example**

```
program test;
  class my_ral_reg_callbacks extends vmm_ral_reg_callbacks;
     virtual task post_write(vmm_ral_reg
                                                        rg,
                       bit [`VMM_RAL_DATA_WIDTH-1:0] wdat,
                         vmm_ral::path_e
                        string
                                                    domain,
                                                  status);
                      ref vmm_rw::status_e
         `vmm_note(log, { "post_write method is called for
vmm_ral_reg_callbacks",
                   " class"});
      endtask
      . . .
   endclass
   env.ral_model.my_reg.append_callback(cb);
endprogram
```

#### vmm\_ral\_reg\_callbacks::pre\_read()

OOP callback invoked before reading a register.

## **SystemVerilog**

## **OpenVera**

## **Description**

This callback method is invoked before a value is read from a register in the DUT. You can modify the path and domain used to read the register.

This callback method is only invoked when the "vmm\_ral\_reg::read()" or the "vmm\_ral\_field::read()" method is used to read from the register inside the DUT. This callback method is not invoked when only the mirrored value is read using the "vmm\_ral\_reg::get()" method.

Because reading a register causes all of the fields it contains to be read, all registered

"vmm\_ral\_field\_callbacks::pre\_read()" methods with the fields contained in the register will also be invoked before all registered register callback methods.

#### **Example**

```
fork
  begin
    //It will call pre_write() and post_write() callback
methods.
    this.ral model.my req.write(status,data);
    write_done = 1'b1;
  end
  begin
    wait(write_done);
    //It will call pre_read() and post_read() callback
methods.
    this.ral_model.my_reg.read(status,read_data);
    `vmm_note(log, $psprintf({ "Read Data ==> %0h and Status
==> %0s",
              read_data,status.name));
    write done = 1'b0;
  end
join_none
program test;
  class my_ral_req_callbacks extends vmm_ral_req_callbacks;
      virtual task pre_read(vmm_ral_reg
                                               rg,
                          ref vmm_ral::path_e path,
                          ref string
                                               domain);
         `vmm_note(log,{"pre_read method is called for
vmm_ral_reg_callbacks",
                    " class"});
      endtask
   endclass
   env.ral_model.my_reg.append_callback(cb);
   . . .
endprogram
```

#### vmm\_ral\_reg\_callbacks::post\_read()

OOP callback invoked after reading a register.

## **SystemVerilog**

## **OpenVera**

## **Description**

This callback method is invoked after a value is successfully read from a register in the DUT. The rdat and status values are the values that will be ultimately returned by the

"vmm\_ral\_reg::read()" method and can be modified. If a physical read access did not return vmm\_rw::IS\_OK, this method is not called.

This callback method is invoked only when the "vmm\_ral\_reg::read()" or "vmm\_ral\_field::read()" method is used to read from the register inside the DUT. This callback method is not invoked when only the mirrored value is read from using the "vmm\_ral\_reg::get()" method.

Because reading a register causes all of the fields it contains to be read, all registered

"vmm\_ral\_field\_callbacks::post\_read()" methods with the fields contained in the register will also be invoked before all registered register callback methods.

#### **Example**

```
program test;
  class my_ral_reg_callbacks extends vmm_ral_reg_callbacks;
     virtual task post_read(vmm_ral_reg
                                                         rg,
                    ref bit [`VMM_RAL_DATA_WIDTH-1:0] rdat,
                      input vmm_ral::path_e
                      input string
                                                     domain,
                    ref vmm_rw::status_e
                                                   status);
         `vmm_note(log, { "post_read method is called for
vmm_ral_reg_callbacks",
                    " class"});
      endtask
      . . .
   endclass
   env.ral_model.my_reg.append_callback(cb);
endprogram
```

## vmm\_ral\_reg\_frontdoor

Virtual base class for user-defined access to registers through a physical interface.

By default, different registers are mapped to different addresses in the address space of the block instantiating them. If registers are physically accessed using a non-linear, non-mapped mechanism, this base class must be user-extended to provide the physical access to these registers. See "User-Defined Register Access" on page 114 for an example.

## **Summary**

| • | vmm_ral_reg | <pre>g_frontdoor::read()</pre> | B-357   |
|---|-------------|--------------------------------|---------|
| • | vmm ral rec | rfrontdoor::write()            | B - 359 |

## vmm\_ral\_reg\_frontdoor::read()

Performs a physical register read.

## **SystemVerilog**

#### **OpenVera**

```
virtual function vmm_rw::status_e read_t(
  var bit [63:0] data,
  integer data_id,
  integer scenario_id,
  integer stream_id)
```

## **Description**

Performs a physical read access of the register corresponding to the instance of this class. Returns the content of the register and an indication of the success of the operation.

The values of the arguments:

```
data_id
scenario_id
stream_id
```

...are the values that were optionally specified to the "vmm\_ral\_reg::read()" method call that requires the front-door access. This allows the read access to be traced back to the higher-level transaction that caused the access to occur.

See "User-Defined Register Access" on page 114 for an example.

## vmm\_ral\_reg\_frontdoor::write()

Performs a physical write to a register.

#### **SystemVerilog**

#### **OpenVera**

```
virtual function vmm_rw::status_e write_t(
  bit [63:0] data,
  integer data_id,
  integer scenario_id,
  integer stream_id)
```

## **Description**

Performs a physical write access to the register corresponding to the instance of this class. Returns an indication of the success of the operation.

The values of the arguments:

```
data_id
scenario_id
stream_id
```

...are the values that were optionally specified to the "vmm\_ral\_reg::write()" method call that requires the front-door access. This allows the write access to be traced back to the higher-level transaction that caused the access to occur.

See "User-Defined Register Access" on page 114 for an example.

## vmm\_ral\_sys

System descriptor class derived from "vmm\_ral\_block\_or\_sys".

## Summary

| • | vmm_ral_sys::new()                           | B-362 |
|---|----------------------------------------------|-------|
| • | <pre>vmm_ral_sys::get_blocks()</pre>         | B-364 |
| • | <pre>vmm_ral_sys::get_all_blocks()</pre>     | B-366 |
| • | <pre>vmm_ral_sys::get_block_by_name()</pre>  | B-368 |
| • | <pre>vmm_ral_sys::get_subsys()</pre>         | B-369 |
| • | <pre>vmm_ral_sys::get_all_subsys()</pre>     | B-371 |
| • | <pre>vmm ral sys::qet subsys by name()</pre> | B-373 |

#### vmm\_ral\_sys::new()

Creates an instance of a RAL model.

#### **SystemVerilog**

```
function new(vmm_ral::coverage_e cover_on =
vmm ral::NO COVERAGE);
```

#### **OpenVera**

```
task new(vmm_ral::coverage_e cover_on =
vmm_ral::NO_COVERAGE);
```

#### **Description**

Creates an instance of a RAL model with the corresponding system as the top-level structural element.

The cover\_on argument specifies the functional coverage models to be enabled in the RAL model. Multiple functional coverage models may be specified by adding their symbolic names. Only functional coverage models that were generated by ralgen using the -c option can be enabled. Because the functional coverage models affect the memory footprint and runtime performance of a RAL model, they should be enabled only when relevant. See "Predefined Functional Coverage Models" on page 121 for more details.

It is not possible to enable a functional coverage model at a later time, but it is possible to turn the measurement of a functional coverage model off and on using the

```
"vmm_ral_block_or_sys::set_cover()" method.
```

## **Example**

## Example B-222

ral\_sys\_mysys ral\_model = new(vmm\_ral::ALL\_COVERAGE);

## vmm\_ral\_sys::get\_blocks()

Returns all blocks in system.

#### **SystemVerilog**

```
virtual function void get_blocks(
  ref vmm_ral_block blocks[],
  ref string domains[],
  input string domain = "")
```

#### **OpenVera**

```
virtual task get_blocks(
  var vmm_ral_block blocks[*],
  var string domains[*],
  string domain = "")
```

#### **Description**

Fills the specified dynamic arrays with the abstraction classes and their domain name for all of the blocks directly instantiated in the system. The order in which the blocks are located in the array is not specified.

The name returned in domains[i] corresponds to the domain name within blocks[i] that is instantiated in the system.

If a domain name is specified, only the blocks instantiated in the specified domain are included.

The order in which the blocks are located in the array is not specified.

## **Example**

```
vmm_ral_block blks[];
string domains [];
ral_model.get_blocks(blks,domains);
foreach (blks[i]) begin
    $display(" block name = %s :: domain name = %s",blks[i].get_fullname(),domains[i]);
end
```

## vmm\_ral\_sys::get\_all\_blocks()

Returns all blocks in the system and subsystems.

#### **SystemVerilog**

```
virtual function void get_all_blocks(
  ref vmm_ral_block blocks[],
  ref string domains[],
  input string domain = "")
```

#### **OpenVera**

```
virtual task get_all_blocks(
  var vmm_ral_block blocks[*],
  var string domains[*],
  string domain = "")
```

## **Description**

Fills the specified dynamic arrays with the abstraction classes and domain names for all of the blocks instantiated in the system and subsystems it contains.

The name returned in domains[i] corresponds to the domain name within blocks[i] that is instantiated in the system.

If a domain is specified, only those blocks accessible in that domain are returned.

The order in which the blocks are located in the array is not specified.

#### **Example**

```
vmm ral block blks[];
```

```
string domains [];
ral_model.get_all_blocks(blks,domains);
foreach (blks[i]) begin
   $display(" block name = %s :: domain name =
%s",blks[i].get_fullname(),domains[i]);
end
```

#### vmm\_ral\_sys::get\_block\_by\_name()

Returns the block with the specified name in this system.

#### **SystemVerilog**

```
virtual function vmm_ral_block get_block_by_name(
    string name)
```

## **OpenVera**

```
virtual function vmm_ral_block get_block_by_name(
    string name)
```

## **Description**

Finds a block with the specified name in the system and returns its descriptor. If no blocks are found, returns null.

Block name uniqueness is guaranteed only within a single system. Therefore, if used on a system with more than one block having the same name but in different subsystems, this method returns the first block found.

#### **Example**

```
vmm_ral_block blk;
blk = ral_model.get_block_by_name("block1");
if (blk == null) `vmm_error(log, "specified block doesn't exists");
```

## vmm\_ral\_sys::get\_subsys()

Returns all subsystems in system.

#### **SystemVerilog**

#### **OpenVera**

```
virtual task get_subsys(
  var vmm_ral_sys subsys[*],
  var string domains[*],
  string domain = "")
```

#### **Description**

Fills the specified dynamic arrays with the abstraction classes and domain names for all of the subsystems directly instantiated in the system.

The name returned in domains[i] corresponds to the domain name within subsys[i] that is instantiated in the system.

If a domain is specified, only those subsystems accessible in that domain are returned.

The order in which the subsystems are located in the array is not specified.

## **Example**

```
vmm_ral_sys sub_sys[];
string domains [];
ral_model.get_subsys(sub_sys,domains);
foreach (sub_sys[i]) begin
    $display(" Sub-system name = %s :: domain name = %s",sub_sys[i].get_fullname(),domains[i]);
end
```

## vmm\_ral\_sys::get\_all\_subsys()

Returns all subsystems in system and subsystems.

#### **SystemVerilog**

```
virtual function void get_all_subsys(
  ref vmm_ral_subsys subsys[],
  ref string domains[],
  input string domain = "")
```

#### **OpenVera**

```
virtual task get_all_subsys(
  var vmm_ral_sys subsys[*],
  var string domains[*],
  string domain = "")
```

## **Description**

Fills the specified dynamic arrays with the abstraction classes and domain names for all of the subsystems instantiated in the system and subsystems it contains.

The name returned in domains[i] corresponds to the domain name within subsys[i] that is instantiated in the system.

If a domain is specified, only those subsystems accessible in that domain are returned.

The order in which the subsystems are located in the array is not specified.

## **Example**

```
vmm_ral_sys sub_sys[];
string domains [];
ral_model.get_all_subsys(sub_sys,domains);
foreach (sub_sys[i]) begin
    $display(" Sub-system name = %s :: domain name = %s",sub_sys[i].get_fullname(),domains[i]);
end
```

#### vmm\_ral\_sys::get\_subsys\_by\_name()

Returns the subsystem with the specified name in this system.

#### **SystemVerilog**

```
virtual function vmm_ral_sys get_subsys_by_name(
    string name)
```

#### **OpenVera**

```
virtual function vmm_ral_sys get_subsys_by_name(
    string name)
```

## **Description**

Finds a subsystem with the specified name in the system and returns its descriptor. If no system is found, returns null.

Subsystem name uniqueness is guaranteed only within a single system. Therefore, if used on a system with more than one subsystem having the same name but in different subsystems, this method returns the first subsystem found.

#### **Example**

```
vmm_ral_sys sys;
  sys = ral_model.get_subsys_by_name("sys1");
  if (sys == null) `vmm_error(log, "specified subsystem doesn't exists");
```

# vmm\_ral\_vfield

Field descriptors.

# **Summary**

| • | <pre>vmm_ral_vfield::log</pre>                       | B - 375 |
|---|------------------------------------------------------|---------|
| • | <pre>vmm_ral_vfield::get_name()</pre>                | B-376   |
| • | <pre>vmm_ral_vfield::get_fullname()</pre>            | B-377   |
| • | <pre>vmm_ral_vfield::get_register()</pre>            | B-378   |
| • | <pre>vmm_ral_vfield::get_lsb_pos_in_register()</pre> | B-379   |
| • | <pre>vmm_ral_vfield::get_n_bits()</pre>              | B-380   |
| • | <pre>vmm_ral_vfield::get_access()</pre>              | B-381   |
| • | <pre>vmm_ral_vfield::display()</pre>                 | B-383   |
| • | <pre>vmm_ral_vfield::psdisplay()</pre>               | B-384   |
| • | <pre>vmm_ral_vfield::read()</pre>                    | B-385   |
| • | <pre>vmm_ral_vfield::write()</pre>                   | B-387   |
| • | <pre>vmm_ral_vfield::peek()</pre>                    | B-389   |
| • | <pre>vmm_ral_vfield::poke()</pre>                    | B-391   |
| • | <pre>vmm_ral_vfield::append_callback()</pre>         | B-393   |
| • | <pre>vmm_ral_vfield::prepend_callback()</pre>        | B-394   |
| • | <pre>vmm ral vfield::unregister callback()</pre>     | B-395   |

#### vmm\_ral\_vfield::log

Message service interface.

## **SystemVerilog**

```
vmm_log log
```

## **Description**

Message service interface instance for the field descriptor. A single message service interface instance is shared by all virtual field abstraction class instances.

#### **Example**

```
vmm_log log = new("Test", "Main");

ral_model.status_reg.virtual_field.read(0, status, data);
  if (status != vmm_rw::IS_OK) begin
    `vmm_error(log, "Non-OK status when reading through
virtual field");
  end
  log.report();
```

## vmm\_ral\_vfield::get\_name()

Returns the name of the field.

## **SystemVerilog**

```
virtual function string get_name()
```

#### **Description**

Returns the name of the field corresponding to the instance of the descriptor.

## **Example**

```
vmm_ral_vfield vfields[];
ral_model.status_vreg.get_fields(vfields);
foreach (vfields[i]) begin
    `vmm_note(log, $psprintf("Virtual Field Name: %s\n",
vfields[i].get_name()));
end
```

## vmm\_ral\_vfield::get\_fullname()

Returns the fully-qualified name of the field.

#### **SystemVerilog**

```
virtual function string get_fullname()
```

#### **Description**

Returns the hierarchical name of the field corresponding to the instance of the descriptor. The name of the top-level block or system is not included in the fully-qualified name as it is implicit for every RAL model.

### **Example**

### vmm\_ral\_vfield::get\_register()

Returns the virtual register that instantiates this field.

## **SystemVerilog**

```
virtual function vmm_ral_vreg get_register()
```

#### **Description**

Returns a reference to the descriptor of the virtual register that includes the field corresponding to the descriptor instance.

## **Example**

```
vmm_ral_vreg vreg[];
vmm_ral_vfield vfields[];
ral_model.status_vreg.get_fields(vfields);
foreach (vfields[i]) begin
    vreg[i] = vfields[i].get_register();
    vreg[i].display();
end
```

### vmm\_ral\_vfield::get\_lsb\_pos\_in\_register()

Returns the offset of the least-significant bit of the field.

### **SystemVerilog**

```
virtual function int unsigned get_lsb_pos_in_register()
```

### **Description**

Returns the index of the least significant bit of the field in the virtual register that instantiates it. An offset of 0 indicates a field that is aligned with the least-significant bit of the virtual register.

### **Example**

```
vmm_ral_vfield vfields[];
ral_model.status_vreg.get_fields(vfields);
foreach (vfields[i]) begin
   `vmm_note(log, $psprintf("Offset of LSB of the field:
%s\n", vfields[i].get_lsb_pos_in_register()));
end
```

### vmm\_ral\_vfield::get\_n\_bits()

Returns the width of the field.

### **SystemVerilog**

```
virtual function int unsigned get_n_bits()
```

### **Description**

Returns the width, in number of bits, of the field.

### **Example**

```
integer count[];
vmm_ral_vfield vfields[];
ral_model.status_vreg.get_fields(vfields);
foreach (vfields[i]) begin
    `vmm_note(log, $psprintf("Width of the field: %d\n",
vfields[i].get_n_bits()));
    count[i] = vfields[i].get_n_bits();
end
```

### vmm\_ral\_vfield::get\_access()

Returns the access mode of the field.

### **SystemVerilog**

```
virtual function vmm_ral::access_e get_access(string domain
= "")
```

### **Description**

Returns the specification of the behavior of the field when written and read through the optionally-specified domain.

If the register containing the field is shared across multiple domains, a domain must be specified. The access mode of a field in a specific domain may be restricted by the domain access rights of the memory implementing the field. For example, a RW field may only be writable through one of the domains and read-only through all of the other domains.

### **Example**

```
vmm_ral::access_e access;
vmm_ral_vfield vfields[];
ral_model.status_vreg.get_fields(vfields);
foreach (vfields[i]) begin
   access = vfields[i].get_access();
   if (access == vmm_ral::RW) `vmm_note(log,
"vmm_ral_vfield::get_access = vmm_ral::RW\n");
   else if (access == vmm_ral::RO) `vmm_note(log,
"vmm_ral_vfield::get_access = vmm_ral::RO\n");
   else if (access == vmm_ral::WO) `vmm_note(log,
"vmm_ral_vfield::get_access = vmm_ral::WO\n");
   else `vmm_note(log,
```

```
$psprintf("vmm_ral_vfield::get_access = %d\n", access));
end
```

### vmm\_ral\_vfield::display()

Displays a description of the field to stdout.

### **SystemVerilog**

```
virtual function void display(string prefix = "")
```

### **Description**

Displays the image created by the

"vmm\_ral\_field::psdisplay()" method on the standard
output.

# **Example**

```
vmm_ral_vfield vfields[];
ral_model.status_vreg.get_fields(vfields);
foreach (vfields[i]) begin
    vfields[i].display();
end
```

### vmm\_ral\_vfield::psdisplay()

Creates a human-readable description of the field.

### **SystemVerilog**

```
virtual function string psdisplay(string prefix = "")
```

### **Description**

Creates a human-readable description of the field and its current mirrored value. Each line of the description is prefixed with the specified prefix.

### **Example**

```
vmm_ral_vfield vfields[];
ral_model.status_vreg.get_fields(vfields);
foreach (vfields[i]) begin
  `vmm_note(log, $psprintf("psdisplay of the field: %s\n",
vfields[i].psdisplay()));
end
```

### vmm\_ral\_vfield::read()

Reads a virtual field value from the design.

### **SystemVerilog**

```
virtual task read(
  input longint unsigned idx,
  output vmm_rw::status_e status,
  output bit [63:0] value,
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "",
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

### **Description**

Reads the current value of the field in the virtual register specified by the index from the associated memory using the specified access path.

If the field is located in a memory shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

```
data_id
scenario_id
stream id
```

...are passed to the back-door access method or used to set the corresponding vmm\_data class properties in the "vmm\_rw\_access" transaction descriptors that are necessary to

execute this read operation. This allows the physical and back-door read accesses to be traced back to the higher-level transaction that caused the access to occur.

# **Example**

```
vmm_rw::status_e status;
bit [`VMM_RAL_DATA_WIDTH-1:0] data;
ral_model.status_vreg.vfield.read(0,status,data);
```

### vmm\_ral\_vfield::write()

Sets a virtual field value in the design.

### **SystemVerilog**

```
virtual task write(
  input longint unsigned idx,
  output vmm_rw::status_e status,
  input bit [63:0] value,
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "",
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

### **Description**

Writes the specified field value in the virtual register specified by the index into the associated memory using the specified access path. If a back-door access path is used, the effect of writing the field through a physical access is mimicked. For example, a read-only field will not be written.

If the virtual field is located in a memory shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method or used to set the corresponding vmm\_data class properties in the "vmm\_rw\_access" transaction descriptors that are necessary to execute this write operation. This allows the physical and back-door write accesses to be traced back to the higher-level transaction that caused the access to occur.

If the memory location where this virtual field is physically located contains other fields, a read-modify-write process is used to update the field value without modifying the others.

### **Example**

```
vmm_rw::status_e status;
ral_model.status_vreg.vfield.write(0,status,'hABCD);
```

### vmm\_ral\_vfield::peek()

Peek a virtual field value from the design.

### **SystemVerilog**

```
virtual task peek(
  input longint unsigned idx,
  output vmm_rw::status_e status,
  output bit [63:0] value,
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

### **Description**

Peek the current value of the virtual field from the associated memory using a back-door access. The value of the field in the design is not modified, regardless of the access mode.

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method. This allows the physical and back-door read accesses to be traced back to the higher-level transaction that caused the access to occur.

#### **Example**

```
vmm_rw::status_e status;
bit [`VMM_RAL_DATA_WIDTH-1:0] data;
ral_model.status_vreg.vfield.peek(0,status,data);
```

### vmm\_ral\_vfield::poke()

Poke a field value in the design.

### **SystemVerilog**

```
virtual task poke(
  input longint unsigned idx,
  output vmm_rw::status_e status,
  input bit [63:0] value,
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

### **Description**

Deposit the specified field value in the associated memory using a back-door access. The value of the field is updated, regardless of the access mode.

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method. This allows the physical and back-door write accesses to be traced back to the higher-level transaction that caused the access to occur.

If the memory location where this field is physically located contains other fields, the current value of the other fields are peeked first then poked back in.

## **Example**

```
vmm_rw::status_e status;
ral_model.status_vreg.vfield.poke(0,status,'hABCD);
```

### vmm\_ral\_vfield::append\_callback()

Appends a callback extension instance.

### **SystemVerilog**

function void append\_callback(vmm\_ral\_vfield callbacks cbs)

### **Description**

Appends the specified callback extension instance to the registered callbacks for this field descriptor. Callbacks are invoked in the order of registration.

Note that field callback methods will be invoked before their corresponding "vmm\_ral\_vreg" callback methods.

### **Example**

```
write_after_read cb = new;
this.ral_model.blk.magic_vfield.append_callback(cb);
```

### vmm\_ral\_vfield::prepend\_callback()

Prepends a callback extension instance.

### **SystemVerilog**

function void prepend\_callback(vmm\_ral\_vfield\_callbacks
cbs)

### **Description**

Prepends the specified callback extension instance to the registered callbacks for this field descriptor. Callbacks are invoked in the reverse order of registration.

Note that field callback methods will be invoked before their corresponding "vmm\_ral\_vreg" callback methods.

### **Example**

```
write_after_read cb = new;
this.ral_model.blk.magic_vfield.prepend_callback(cb);
```

### vmm\_ral\_vfield::unregister\_callback()

Removes a callback extension instance.

### **SystemVerilog**

function void unregister\_callback(vmm\_ral\_vfield\_callbacks
cbs)

## **Description**

Removes the specified callback extension instance from the registered callbacks for this field descriptor. A warning message is issued if the callback instance has not been previously registered.

### **Example**

```
write_after_read cb = new;
this.ral_model.blk.magic_vfield.unregister_callback(cb);
```

# vmm\_ral\_vfield\_callbacks

Field descriptors.

# Summary

| • | <pre>vmm_ral_vfield_callbacks::pre_write()</pre>  | B-397 |
|---|---------------------------------------------------|-------|
| • | <pre>vmm_ral_vfield_callbacks::post_write()</pre> | B-399 |
| • | <pre>vmm_ral_vfield_callbacks::pre_read()</pre>   | B-401 |
| • | <pre>vmm ral vfield callbacks::post read()</pre>  | B-403 |

### vmm\_ral\_vfield\_callbacks::pre\_write()

OOP callback invoked before writing a field.

### **SystemVerilog**

### **Description**

This callback method is invoked before a value is written to a field in the DUT. The written value, if modified, changes the actual value that will be written. The path and domain used to write to the field can also be modified.

This callback method is only invoked when the

```
"vmm_ral_vfield::write()" or
"vmm_ral_vreg::write()" method is used to write to the field
inside the DUT. This callback method is not invoked when the
memory location is directly written to using the
"vmm_ral_mem::write()" method.
```

Because writing a field causes the memory location to be written, and, therefore all of the other fields it contains to also be written, all registered "vmm\_ral\_vfield\_callbacks::pre\_write()" methods with the fields contained in the same memory location will also be invoked. Because the memory implementing the virtual field is accessed through its own abstraction class, all of its registered "vmm\_ral\_mem\_callbacks::pre\_write()" methods will also be invoked as a side effect.

### **Example**

```
class vfield_test_cb extends vmm_ral_vfield_callbacks;
task cb(string pretext);
    $write("\n%s : vfield_test_cb's instance %s method
called\n",name,pretext);
endtask
task pre_write(vmm_ral_vfield
                                                 field,
                longint unsigned
                                                 idx,
                ref bit[`VMM_RAL_DATA_WIDTH-1:0] wdat,
                ref vmm_ral::path_e
                                                 path,
                ref string
                                                 domain);
   cb("pre_write");
endtask
endclass
```

### vmm\_ral\_vfield\_callbacks::post\_write()

OOP callback invoked after writing a field.

### **SystemVerilog**

### **Description**

This callback method is invoked after a value is written to a virtual field in the DUT.

This callback method is only invoked when the

```
"vmm_ral_vfield::write()" or
"vmm_ral_vreg::write()" method is used to write to the field
inside the DUT. This callback method is not invoked when the
memory location is directly written to using the
"vmm_ral_mem::write()" method.
```

Because writing a field causes the memory location to be written, and, therefore all of the other fields it contains to also be written, all registered "vmm\_ral\_vfield\_callbacks::post\_write()" methods with the fields contained in the same memory location will also be invoked. Because the memory implementing the virtual field is accessed through its own abstraction class, all of its registered "vmm\_ral\_mem\_callbacks::post\_write()" methods will also be invoked as a side effect.

### **Example**

```
class vfield_test_cb extends vmm_ral_vfield_callbacks;
task cb(string pretext);
   $write("\n%s : vfield_test_cb's instance %s method
called\n",name,pretext);
endtask
task post_write(vmm_ral_vfield
                                           field,
                      longint unsigned
                                                 idx,
                     bit [`VMM_RAL_DATA_WIDTH-1:0] wdat,
                      vmm_ral::path_e
                                                path,
                     string
                                             domain,
                   cb("post_write");
endtask
endclass
```

### vmm\_ral\_vfield\_callbacks::pre\_read()

OOP callback invoked before reading a field.

### **SystemVerilog**

### **Description**

This callback method is invoked before a value is read from a field in the DUT. The path and domain used to read from the field can be modified.

This callback method is only invoked when the "vmm\_ral\_vfield::read()" method is used to read the field inside the DUT. This callback method is not invoked when the memory location containing the field is read directly using the "vmm\_ral\_mem::read()" method.

Because reading a field causes the memory location to be read, and, therefore all of the other fields it contains to also be read, all registered "vmm\_ral\_vfield\_callbacks::pre\_read()" methods with the fields contained in the same memory location will also be invoked. Because the memory implementing the virtual field is accessed through its own abstraction class, all of its registered "vmm\_ral\_mem\_callbacks::pre\_read()" methods will also be invoked as a side effect.

### **Example**

```
class vfield_test_cb extends vmm_ral_vfield_callbacks;
task cb(string pretext);
    $write("\n%s : vfield_test_cb's instance %s method
called\n",name,pretext);
endtask
task pre_read(vmm_ral_vfield
                                     field,
                         longint unsigned
                                               idx,
                         ref vmm_ral::path_e
                                               path,
                         ref string
                                               domain);
   cb("pre_read");
endtask
endclass
```

### vmm\_ral\_vfield\_callbacks::post\_read()

OOP callback invoked after reading a field.

### **SystemVerilog**

### **Description**

This callback method is invoked after a value is read from a virtual field in the DUT. The rdat and status values are the values that are ultimately returned by the "vmm\_ral\_vfield::read()" method and they can be modified.

This callback method is only invoked when the "vmm\_ral\_vfield::read()" method is used to read the field inside the DUT. This callback method is not invoked when the memory location containing the field is read directly using the "vmm\_ral\_mem::read()" method.

Because reading a field causes the memory location to be read, and, therefore all of the other fields it contains to also be read, all registered "vmm\_ral\_vfield\_callbacks::post\_read()" methods with the fields contained in the same memory location will also be invoked. Because the memory implementing the virtual field is accessed through its own abstraction class, all of its registered "vmm\_ral\_mem\_callbacks::post\_read()" methods will also be invoked as a side effect.

### **Example**

```
class vfield_test_cb extends vmm_ral_vfield_callbacks;
task cb(string pretext);
    $write("\n%s : vfield_test_cb's instance %s method
called\n",name,pretext);
endtask
task post_read(vmm_ral_vfield
                                                  field,
                longint unsigned
                                                  idx,
                ref bit [`VMM_RAL_DATA_WIDTH-1:0] rdat,
                vmm_ral::path_e
                                                  path,
                string
                                                  domain,
                ref vmm_rw::status_e
                                                  status);
   cb("post_read");
endtask
endclass
```

# vmm\_ral\_vreg

Base class for virtual register descriptors.

# **Summary**

| • | vmm_ral_vreg::log                                | B-406 |
|---|--------------------------------------------------|-------|
| • | <pre>vmm_ral_vreg::get_name()</pre>              | B-407 |
| • | <pre>vmm_ral_vreg::get_fullname()</pre>          | B-408 |
| • | <pre>vmm_ral_vreg::get_block()</pre>             | B-409 |
| • | <pre>vmm_ral_vreg::implement()</pre>             | B-410 |
| • | <pre>vmm_ral_vreg::allocate()</pre>              | B-412 |
| • | <pre>vmm_ral_vreg::get_region()</pre>            | B-413 |
| • | <pre>vmm_ral_vreg::release_region()</pre>        | B-414 |
| • | <pre>vmm_ral_vreg::get_memory()</pre>            | B-415 |
| • | <pre>vmm_ral_vreg::get_n_domains()</pre>         | B-416 |
| • | <pre>vmm_ral_vreg::get_domains()</pre>           | B-417 |
| • | <pre>vmm_ral_vreg::get_access()</pre>            | B-418 |
| • | <pre>vmm_ral_vreg::get_rights()</pre>            | B-419 |
| • | <pre>vmm_ral_vreg::get_offset_in_memory()</pre>  | B-420 |
| • | <pre>vmm_ral_vreg::get_address_in_system()</pre> | B-421 |
| • | <pre>vmm_ral_vreg::get_size()</pre>              | B-422 |
| • | <pre>vmm_ral_vreg::get_n_bytes()</pre>           | B-423 |
| • | <pre>vmm_ral_vreg::get_n_memlocs()</pre>         | B-424 |
| • | <pre>vmm_ral_vreg::get_incr()</pre>              | B-425 |
| • | <pre>vmm_ral_vreg::display()</pre>               | B-426 |
| • | <pre>vmm_ral_vreg::psdisplay()</pre>             | B-427 |
| • | <pre>vmm_ral_vreg::get_fields()</pre>            | B-428 |
| • | <pre>vmm_ral_vreg::get_field_by_name()</pre>     | B-429 |
| • | vmm_ral_vreg::read()                             | B-430 |
| • | <pre>vmm_ral_vreg::write()</pre>                 | B-432 |
| • | <pre>vmm_ral_vreg::peek()</pre>                  | B-434 |
| • | <pre>vmm_ral_vreg::poke()</pre>                  | B-436 |
| • | <pre>vmm_ral_vreg::append_callback()</pre>       | B-437 |
| • | <pre>vmm_ral_vreg::prepend_callbacks()</pre>     | B-438 |
|   | vmm ral vreg::unregister callbacks()             | B-439 |

### vmm\_ral\_vreg::log

Message service interface.

### **SystemVerilog**

```
vmm_log log
```

### **Description**

Message service interface instance for the virtual register descriptor. A single message service interface instance is shared by all virtual register abstraction class instances.

### **Example**

```
vmm_log log = new("Test", "Main");

ral_model.virtual_reg.read(0, status, data);
 if (status != vmm_rw::IS_OK) begin
   `vmm_error(log, "Non-OK status when reading through virtual register");
 end
  log.report();
```

### vmm\_ral\_vreg::get\_name()

Returns the name of the virtual register.

### **SystemVerilog**

```
virtual function string get_name()
```

### **Description**

Returns the name of the register corresponding to the instance of the descriptor.

## **Example**

```
vmm_ral_vreg vregs[];
ral_model.get_virtual_registers(vregs)
foreach (vregs[i]) begin
   `vmm_note(log, $psprintf("Virtual register Name: %s\n",
vregs[i].get_name()));
end
```

### vmm\_ral\_vreg::get\_fullname()

Returns the fully-qualified name of the virtual register.

### **SystemVerilog**

```
virtual function string get_fullname()
```

### **Description**

Returns the hierarchical name of the register corresponding to the instance of the descriptor. The name of the top-level block or system is not included in the fully-qualified name as it is implicit for every RAL model.

### **Example**

```
vmm_ral_vreg vregs[];
ral_model.get_virtual_registers(vregs)
foreach (vregs[i]) begin
   `vmm_note(log, $psprintf("Virtual register Name: %s\n",
vregs[i].get_fullname()));
end
```

### vmm\_ral\_vreg::get\_block()

Returns the block instantiating the virtual register.

### **SystemVerilog**

```
virtual function vmm_ral_block get_block()
```

### **Description**

Returns a reference to the descriptor of the block that includes the register corresponding to the descriptor instance.

## **Example**

```
vmm_ral_block blk;
blk = ral_model.virtual_register.get_block();
blk.display();
```

### vmm\_ral\_vreg::implement()

Dynamically implement a set of virtual registers.

### **SystemVerilog**

### **Description**

Dynamically implement, resize or relocate a set of virtual registers of the specified size, in the specified memory and offset. If an offset increment is specified, each virtual register is implemented at the specified offset from the previous one. If an offset increment of 0 is specified, virtual registers are packed as closely as possible in the memory. If no memory is specified, the virtual register set is in the same memory, at the same offset using the same offset increment as originally implemented.

The initial value of the newly-implemented or relocated set of virtual registers is whatever values are currently stored in the memory now implementing them.

Returns TRUE if the memory can implement the number of virtual registers at the specified offset and increment. Returns FALSE if the memory cannot implement the specified virtual register set.

The memory region used to implement a set of virtual registers is reserved to prevent it from being allocated for another purpose by the memory's default memory allocation manager.

Statically-implemented virtual registers cannot be implemented, resized nor relocated.

# **Example**

Example B-253

TBD

### vmm\_ral\_vreg::allocate()

Dynamically implement a set of virtual registers.

### **SystemVerilog**

### **Description**

Dynamically implement, resize or relocate a set of virtual registers of the specified size to a randomly allocated region of the appropriate size in the address space managed by the specified memory allocation manager.

The initial value of the newly-implemented or relocated set of virtual registers is whatever values are currently stored in the memory region now implementing them.

Returns a reference to a memory region descriptor if the memory allocation manager was able to allocate a region that can implement the number of virtual registers. Returns null if the memory allocation manager cannot allocate a suitable region.

Statically-implemented virtual registers cannot be implemented, resized nor relocated.

### **Example**

Example B-254

TBD

### vmm\_ral\_vreg::get\_region()

Returns the region descriptor where virtual registers are implemented.

### **SystemVerilog**

```
virtual function vmm_mam_region get_region()
```

### **Description**

Returns a reference to a memory region descriptor that implements the set of virtual registers. Returns null if the virtual registers are not currently implemented.

A region implementing a set of virtual registers must not be released using the vmm\_mam::release\_region() method. It must be released using the "vmm\_ral\_vreg::release\_region()"
method.

### **Example**

```
vmm_mam_region mr;
mr = ral_model.virtual_register.get_region();
if (mr == null) `vmm_note(log, "failed to get_region on virtual register");
```

### vmm\_ral\_vreg::release\_region()

Free the memory used to implement a set of virtual registers.

### **SystemVerilog**

```
virtual function void release_region()
```

### **Description**

Release the memory region used to implement the set of virtual registers and return it to the pool of available memory that can be allocated by the memory's default allocation manager. The virtual registers are subsequently considered as unimplemented and can no longer be accessed.

Statically-implemented virtual registers cannot be released.

### **Example**

```
vmm_mam_region mr;
ral_model.virtual_register.release_region();
mr = ral_model.virtual_register.get_region();
if (mr != null) `vmm_note(log, "'release_region' Failed");
```

### vmm\_ral\_vreg::get\_memory()

Returns the memory that implements this register.

### **SystemVerilog**

```
virtual function vmm_ral_mem get_memory()
```

#### **Description**

Returns a reference to the memory abstraction class for the memory that implements the set of virtual registers corresponding to the descriptor instance.

### **Example**

```
vmm_ral_mem mem;
mem = ral_model.virtual_register.get_memory();
```

### vmm\_ral\_vreg::get\_n\_domains()

Returns the number of domains sharing this virtual register.

### **SystemVerilog**

```
function int get_n_domains()
```

### **Description**

Returns the number of domains that share the memory implementing this set of virtual registers. The name of the domains can be obtained with the "vmm\_ral\_reg::get\_domains()" method.

### **Example**

```
int num_domains;
num_domains = ral_model.virtual_register.get_n_domains();
```

#### vmm\_ral\_vreg::get\_domains()

Returns the name of the domains sharing this virtual register.

#### **SystemVerilog**

```
function void get_domains(ref string domains[])
```

### **Description**

Fills the specified dynamic array with the names of all the block-level domains that can access the memory implementing this set of virtual registers. The order of the domain names is not specified.

#### **Example**

```
string domains[];
ral_model.virtual_register.get_domains(domains);
foreach (domains[i]) begin
   `vmm_note(log, $psprintf("Domain %d = %s\n", i,
domains[i]));
end
```

### vmm\_ral\_vreg::get\_access()

Returns the access mode of the virtual register.

### **SystemVerilog**

```
virtual function vmm_ral::access_e get_access(string domain
= "")
```

### **Description**

Returns the specification of the behavior of the memory used to implement the set of virtual register when written and read. If the memory is shared across more than one domain, a domain name must be specified.

If access restrictions are present when accessing a memory through the specified domain, the access mode returned takes the access restrictions into account. For example, a read-write memory accessed through a domain with read-only restrictions would return vmm ral::RO.

#### **Example**

```
vmm_ral::access_e access;
access = ral_model.virtual_register.get_access();
```

### vmm\_ral\_vreg::get\_rights()

Returns the access rights of this virtual register.

### **SystemVerilog**

```
function vmm_ral::access_e get_rights(string domain = "")
```

### **Description**

Returns the access rights of the memory implementing this set of virtual registers. Returns vmm\_ral::RW, vmm\_ral::RO or vmm\_ral::WO. See "vmm\_ral\_mem::get\_rights()" for more details.

If the memory implementing this set of virtual registers is shared in more than one domain, a domain name must be specified. If the memory is not shared in the specified domain, an error message is issued and vmm\_ral::RW is returned.

# **Example**

```
vmm_ral::access_e rights;
rights = ral_model.virtual_register.get_rights();
```

#### vmm\_ral\_vreg::get\_offset\_in\_memory()

Returns the address of the virtual register within the memory address space.

### **SystemVerilog**

### **Description**

Returns the offset of the virtual register in the overall address space of the memory that implements it.

If the virtual register occupies more than one memory location, the lowest offset value is returned.

### **Example**

```
bit [`VMM_RAL_ADDR_WIDTH-1:0] addr;
addr =
ral_model.virtual_register.get_offset_in_memory(3);
```

#### vmm\_ral\_vreg::get\_address\_in\_system()

Returns the address of the virtual register within the design address space.

### **SystemVerilog**

### **Description**

Returns the address of the virtual register in the overall address space of the design. If the memory implementing the virtual register is shared between multiple physical interfaces, a domain must be specified.

If the virtual register is wider than the physical interface used to access it, the lowest address value is returned.

### **Example**

```
bit [`VMM_RAL_ADDR_WIDTH-1:0] addr;
addr =
ral_model.virtual_register.get_address_in_system(2);
```

### vmm\_ral\_vreg::get\_size()

Returns the size of the virtual register array.

# **SystemVerilog**

```
virtual function int unsigned get_size()
```

### **Description**

Returns the number of virtual registers in the virtual register array.

# **Example**

```
int size;
size = ral_model.virtual_register.get_size();
```

### vmm\_ral\_vreg::get\_n\_bytes()

Returns the width of the virtual register.

#### **SystemVerilog**

```
virtual function int unsigned get_n_bytes()
```

#### **Description**

Returns the width, in number of bytes, of the virtual register.

The width of a virtual register is always a multiple of the width of the memory locations used to implement it. For example, a virtual register containing two 1-byte fields implemented in a memory with 4-bytes memory locations is 4-byte wide.

### **Example**

```
int width;
width = ral_model.virtual_register.get_n_bytes();
```

### vmm\_ral\_vreg::get\_n\_memlocs()

Returns the size of the virtual register array.

### **SystemVerilog**

```
virtual function int unsigned get_n_memlocs()
```

### **Description**

Returns the number of memory locations used by a single virtual register.

# **Example**

```
int size;
size = ral_model.virtual_register.get_n_memlocs();
```

### vmm\_ral\_vreg::get\_incr()

Returns the distance between two virtual registers.

### **SystemVerilog**

```
virtual function int unsigned get_incr()
```

#### **Description**

Returns the number of memory locations between two individual virtual registers in the same array.

# **Example**

```
int dist;
dist = ral_model.virtual_register.get_incr();
```

# vmm\_ral\_vreg::display()

Displays a description of the virtual register to stdout.

# **SystemVerilog**

# **Description**

Displays the image created by the

"vmm\_ral\_vreg::psdisplay()" method to the standard output.

# **Example**

```
ral_model.virtual_register.display();
```

### vmm\_ral\_vreg::psdisplay()

Creates a human-readable description of the virtual register.

### **SystemVerilog**

## **Description**

Creates a human-readable description of the register and the fields it contains. Each line of the description is prefixed with the specified prefix.

If a domain is specified, the address of the register within that domain is used.

# **Example**

```
`vmm_note(log, $psprintf("Virtual Register description =
%s\n", ral_model.virtual_register.psdisplay()));
```

### vmm\_ral\_vreg::get\_fields()

Returns all virtual fields in this virtual register.

### **SystemVerilog**

```
virtual function void get_fields(
   ref vmm_ral_vfield fields[])
```

### **Description**

Fills the specified dynamic array with the descriptor for all of the virtual fields contained in the virtual register. Fields are ordered from least-significant position to most-significant position within the register.

#### **Example**

```
vmm_ral_vfield vfields[];
ral_model.virtual_register.get_fields(vfields);
```

### vmm\_ral\_vreg::get\_field\_by\_name()

Returns the virtual field with the specified name in this virtual register.

### **SystemVerilog**

```
virtual function vmm_ral_vfield get_field_by_name(
    string name)
```

### **Description**

Finds a virtual field with the specified name in the register and returns its descriptor. If no fields are found, returns null.

#### **Example**

```
vmm_ral_vfield vfield;
  vfield =
ral_model.virtual_register.get_field_by_name("virtual_fiel
d_name");
  if (vfield == null) `vmm_error(log, "specified field
doesn't exists");
```

#### vmm\_ral\_vreg::read()

Reads a virtual register from the design.

### **SystemVerilog**

```
virtual task read(
  input longint unsigned idx,
  output vmm_rw::status_e status,
  output bit [63:0] value,
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "",
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

#### **Description**

Reads the current value of the specified virtual register from the design using the specified access path. If the memory implementing the virtual register is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method or used to set the corresponding vmm\_data class properties in the
"vmm\_rw\_access" transaction descriptors that are necessary to
execute this read operation. This allows the physical and back-door
read accesses to be traced back to the higher-level transaction that
caused the access to occur.

# **Example**

```
vmm_rw::status_e status;
bit [`VMM_RAL_DATA_WIDTH-1:0] data;
ral_model.virtual_reg.read(0,status,data);
```

### vmm\_ral\_vreg::write()

Sets a register in the design.

### **SystemVerilog**

```
virtual task write(
  input longint unsigned idx,
  output vmm_rw::status_e status,
  input bit [63:0] value,
  input vmm_ral::path_e path = vmm_ral::DEFAULT,
  input string domain = "",
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

#### **Description**

Writes the specified value in the specified virtual register in the design using the specified access path. If the memory implementing the virtual register is shared by more than one physical interface, a domain must be specified if a physical access is used (front-door access).

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method or used to set the corresponding vmm\_data class properties in the
"vmm\_rw\_access" transaction descriptors that are necessary to
execute this write operation. This allows the physical and back-door
write accesses to be traced back to the higher-level transaction that
caused the access to occur.

# **Example**

```
vmm_rw::status_e status;
ral_model.virtual_reg.write(0,status,'hABCD);
```

### vmm\_ral\_vreg::peek()

Peek a virtual register from the design.

#### **SystemVerilog**

```
virtual task peek(
  input longint unsigned idx,
  output vmm_rw::status_e status,
  output bit [63:0] value,
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

#### **Description**

Reads the current value of the specified virtual register from the design using a back-door access. The memory implementing the virtual register must provide a back-door access.

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method. This allows the physical and back-door read accesses to be traced back to the higher-level transaction that caused the access to occur.

#### **Example**

```
vmm_rw::status_e status;
bit [`VMM_RAL_DATA_WIDTH-1:0] data;
ral_model.virtual_reg.peek(0,status,data);
```

### vmm\_ral\_vreg::poke()

Poke a virtual register in the design.

#### **SystemVerilog**

```
virtual task poke(
  input ilongint unsigned idx,
  output vmm_rw::status_e status,
  input bit [63:0] value,
  input int data_id = -1,
  input int scenario_id = -1,
  input int stream_id = -1)
```

#### **Description**

Deposit the specified value in the specified virtual register in the design, as-is, using a back-door access. The memory implementing the virtual register must provide a back-door access.

The optional value of the arguments:

```
data_id
scenario_id
stream_id
```

...are passed to the back-door access method. This allows the physical and back-door write accesses to be traced back to the higher-level transaction that caused the access to occur.

#### **Example**

```
vmm_rw::status_e status;
ral_model.virtual_reg.poke(0,status,'hABCD);
```

### vmm\_ral\_vreg::append\_callback()

Appends a callback extension instance.

#### **SystemVerilog**

```
function void append_callback(
   vmm_ral_vreg_callbacks cbs)
```

### **Description**

Appends the specified callback extension instance to the registered callbacks for this virtual register descriptor. Callbacks are invoked in the order of registration.

Note that the corresponding "vmm\_ral\_vfield" callback methods will be invoked before the virtual register callback methods.

#### **Example**

```
vreg_callback cb = new;
this.ral_model.blk.magic_vreg.append_callback(cb);

//See "vmm_ral_vreg_callbacks" classes for complete
//definition of vreg_callback.
```

#### vmm\_ral\_vreg::prepend\_callbacks()

Prepends a callback extension instance.

#### **SystemVerilog**

```
function void prepend_callbacks(
   vmm_ral_vreg_callbacks cbs)
```

### **Description**

Prepends the specified callback extension instance to the registered callbacks for this register descriptor. Callbacks are invoked in the reverse order of registration.

Note that the corresponding "vmm\_ral\_vfield" callback methods will be invoked before the virtual register callback methods.

# **Example**

```
vreg_callback cb = new;
this.ral_model.blk.magic_vreg.prepend_callback(cb);

// See "vmm_ral_vreg_callbacks" classes for complete
// definition of vreg_callback.
```

#### vmm\_ral\_vreg::unregister\_callbacks()

Removes a callback extension instance.

#### **SystemVerilog**

```
function void unregister_callbacks(
   vmm_ral_vreg_callbacks cbs)
```

### **Description**

Removes the specified callback extension instance from the registered callbacks for this register descriptor. A warning message is issued if the callback instance has not been previously registered.

#### **Example**

```
vreg_callback cb = new;
   this.ral_model.blk.magic_vreg.unregister_callback(cb);

//See "vmm_ral_vreg_callbacks" classes for the definition
//of vreg_callback.
```

# vmm\_ral\_vreg\_callbacks

Base class for virtual register descriptors.

# Summary

| • | <pre>vmm_ral_vreg_callbacks::pre_write()</pre>  | B-441   |
|---|-------------------------------------------------|---------|
| • | <pre>vmm_ral_vreg_callbacks::post_write()</pre> | B-443   |
| • | <pre>vmm_ral_vreg_callbacks::pre_read()</pre>   | B-445   |
| • | <pre>vmm ral vreq callbacks::post read()</pre>  | B - 447 |

#### vmm\_ral\_vreg\_callbacks::pre\_write()

OOP callback invoked before writing a register.

### **SystemVerilog**

### **Description**

This callback method is invoked before a value is written to a virtual register in the DUT. The written value, if modified, changes the actual value that is written. The path and domain used to write to the register can also be modified.

This callback method is only invoked when the "vmm\_ral\_vreg::write()" method is used to write to the register inside the DUT. This callback method is not invoked when the memory location implementing a virtual register, is written to using the "vmm\_ral\_mem::write()" method.

Because writing a register causes all of the fields it contains to be written, all registered

"vmm\_ral\_vfield\_callbacks::pre\_write()" methods with the fields contained in the register will also be invoked before all registered register callback methods. Because the memory implementing the virtual field is accessed through its own abstraction class, all of its registered

"vmm\_ral\_mem\_callbacks::pre\_write()" methods will also be invoked as a side effect.

#### **Example**

```
class vreg_callback extends vmm_ral_vreg_callbacks;
  task display_path_e(ref vmm_ral::path_e path);
               if (path == vmm_ral::BFM) $display("Path =
vmm ral::BFM\n");
         else if (path == vmm_ral::BACKDOOR) $display("Path
= vmm_ral::BACKDOOR\n");
          else if (path == vmm_ral::DEFAULT) $display("Path
= vmm ral::DEFAULT\n");
               else $display("ERROR: Invlaid path_e (%d)
found\n", path);
  endtask
 virtual task pre_write(vmm_ral_vreg
                                                        rg,
                      longint unsigned
                                                       idx,
                    ref bit [`VMM RAL DATA WIDTH-1:0] wdat,
                      ref vmm_ral::path_e
                                                      path,
                     ref string
                                                   domain);
              $display("vreg_callback: Executing Callback
task pre_write for ...\n");
               $display("Register = %s\n Index = %d\n",
rg.get_name(), idx);
               $display("Writing Data = %d'h%x\n",
`VMM_RAL_DATA_WIDTH, wdat);
               display_path_e(path);
               $display("Domain = %s", domain);
  endtask: pre_write
endclass
```

#### vmm\_ral\_vreg\_callbacks::post\_write()

OOP callback invoked after writing a register.

### **SystemVerilog**

#### **Description**

This callback method is invoked after a value is successfully written to a register in the DUT. If a physical write access did not return vmm\_rw::IS\_OK, this method is not called.

This callback method is only invoked when the "vmm\_ral\_vreg::write()" method is used to write to the register inside the DUT. This callback method is not invoked when the memory location implementing a virtual register, is written to using the "vmm\_ral\_mem::write()" method.

Because writing a register causes all of the fields it contains to be written, all registered

"vmm\_ral\_vfield\_callbacks::post\_write()" methods with the fields contained in the register will also be invoked before all registered register callback methods. Because the memory implementing the virtual field is accessed through its own abstraction class, all of its registered

"vmm\_ral\_mem\_callbacks::post\_write()" methods will also be invoked as a side effect.

#### **Example**

```
class vreg_callback extends vmm_ral_vreg_callbacks;
  task display_path_e(ref vmm_ral::path_e path);
               if (path == vmm_ral::BFM) $display("Path =
vmm ral::BFM\n");
         else if (path == vmm_ral::BACKDOOR) $display("Path
= vmm_ral::BACKDOOR\n");
          else if (path == vmm_ral::DEFAULT) $display("Path
= vmm_ral::DEFAULT\n");
               else $display("ERROR: Invlaid path_e (%d)
found\n", path);
  endtask
 virtual task post_write(vmm_ral_vreg
                                                        rg,
                         longint unsigned
                                                       idx,
                       bit [ `VMM RAL DATA WIDTH-1:0] wdat,
                        vmm_ral::path_e
                                                      path,
                        string
                                                    domain,
                      ref vmm rw::status e
                                                   status);
              $display("vreg_callback: Executing Callback
task post_write for ...\n");
               display("Register = %s\n Index = %d\n",
rg.get_name(), idx);
               display("Wrote Data = d'h%x\n",
`VMM_RAL_DATA_WIDTH, wdat);
               display path e(path);
               $display("Domain = %s", domain);
  endtask: post_write
endclass
```

#### vmm\_ral\_vreg\_callbacks::pre\_read()

OOP callback invoked before reading a virtual register.

#### **SystemVerilog**

#### **Description**

This callback method is invoked before a value is read from a register in the DUT. The path and domain used to read the register can be modified.

This callback method is only invoked when the "vmm\_ral\_vreg::read()" method is used to read to the register inside the DUT. This callback method is not invoked when the memory location implementing a virtual register, is read to using the "vmm\_ral\_mem::read()" method.

Because reading a register causes all of the fields it contains to be written, all registered

"vmm\_ral\_vfield\_callbacks::pre\_read()" methods with the fields contained in the register will also be invoked before all registered register callback methods. Because the memory implementing the virtual field is accessed through its own abstraction class, all of its registered

"vmm\_ral\_mem\_callbacks::pre\_read()" methods will also be invoked as a side effect.

#### **Example**

```
class vreg_callback extends vmm_ral_vreg_callbacks;
  task display_path_e(ref vmm_ral::path_e path);
               if (path == vmm_ral::BFM) $display("Path =
vmm_ral::BFM\n");
         else if (path == vmm_ral::BACKDOOR) $display("Path
= vmm_ral::BACKDOOR\n");
          else if (path == vmm_ral::DEFAULT) $display("Path
= vmm ral::DEFAULT\n");
               else $display("ERROR: Invlaid path_e (%d)
found\n", path);
  endtask
  virtual task pre_read(vmm_ral_vreg
                                              rg,
                        longint unsigned
                                              idx,
                        ref vmm_ral::path_e path,
                        ref string
                                              domain);
              $display("vreg_callback: Executing Callback
task pre_read for ...\n");
               $display("Register = %s\n Index = %d\n",
rg.get_name(), idx);
               display_path_e(path);
               $display("Domain = %s", domain);
  endtask: pre_read
endclass
```

#### vmm\_ral\_vreg\_callbacks::post\_read()

OOP callback invoked after reading a virtual register.

### **SystemVerilog**

#### **Description**

This callback method is invoked after a value is successfully read from a register in the DUT. The rdat and status values are the values that will be ultimately returned by the

"vmm\_ral\_vreg::read()" method and can be modified. If a physical read access did not return vmm\_rw::IS\_OK, this method is not called.

This callback method is only invoked when the "vmm\_ral\_vreg::read()" method is used to read to the register inside the DUT. This callback method is not invoked when the memory location implementing a virtual register, is read to using the "vmm\_ral\_mem::read()" method.

Because reading a register causes all of the fields it contains to be written, all registered

"vmm\_ral\_vfield\_callbacks::post\_read()" methods with the fields contained in the register will also be invoked before all registered register callback methods. Because the memory implementing the virtual field is accessed through its own abstraction class, all of its registered s methods will also be invoked as a side effect.

#### **Example**

```
class vreg_callback extends vmm_ral_vreg_callbacks;
  task display_path_e(ref vmm_ral::path_e path);
               if (path == vmm_ral::BFM) $display("Path =
vmm ral::BFM\n");
         else if (path == vmm_ral::BACKDOOR) $display("Path
= vmm_ral::BACKDOOR\n");
          else if (path == vmm ral::DEFAULT) $display("Path
= vmm_ral::DEFAULT\n");
               else $display("ERROR: Invlaid path_e (%d)
found\n", path);
  endtask
 virtual task post_read(vmm_ral_vreg
                                                        rg,
                      longint unsigned
                                                       idx,
                    ref bit [`VMM_RAL_DATA_WIDTH-1:0] rdat,
                     input vmm_ral::path_e
                                                      path,
                     input string
                                                   domain,
                   ref vmm_rw::status_e
                                                   status);
              $display("vreq callback: Executing Callback
task post_read for ...\n");
               $display("Register = %s\n Index = %d\n",
rg.get_name(), idx);
               display("Read Data = d'h%x\n",
`VMM_RAL_DATA_WIDTH, rdat);
               display_path_e(path);
               $display("Domain = %s", domain);
  endtask: post_read
endclass
```

#### vmm\_rw

Utility class for global symbolic values. Each set of symbolic values is specified using enumerated types. The symbolic values are accessed using a fully-qualified name, such as vmm\_rw::IS\_OK.

A separate, encapsulated class is used to minimize the length of these identifiers and to make them easier to share across classes.

### **Summary**

| • | vmm_rw::kind_e   | B - 450 |
|---|------------------|---------|
| • | vmm rw::status e | B-452   |

#### vmm\_rw::kind\_e

Symbolic values identifying the kind of transaction to perform on a physical interface.

### **SystemVerilog**

vmm\_rw::READ
vmm\_rw::WRITE
vmm\_rw::EXPECT

#### **OpenVera**

vmm\_rw::READ
vmm\_rw::WRITE
vmm rw::EXPECT

### **Description**

vmm\_rw::READ

Performs a read operation from a specified address and returns a value.

vmm\_rw::WRITE

Performs a write operation of a specified value at a specified address.

vmm\_rw::EXPECT

Performs a read operation from a specified address and compares the value read against a specified value.

## **Example**

```
class my_rw_master extends vmm_rw_xactor;
    ...
    my_data data;
    virtual task execute_single(vmm_rw_access tr);
    ...
    if(tr.kind == vmm_rw::READ)
        data.addr == tr.addr << 2;
        ...
    endtask
    ...
endclass</pre>
```

#### vmm\_rw::status\_e

Symbolic values identifying the completion status of a transaction on a physical interface.

## **SystemVerilog**

vmm\_rw::IS\_OK vmm\_rw::ERROR vmm\_rw::RETRY

#### **OpenVera**

vmm\_rw::IS\_OK vmm\_rw::ERROR vmm rw::RETRY

## **Description**

```
vmm_rw::IS_OK
```

The transaction completed successfully.

```
vmm_rw::ERROR
```

The transaction did not complete or completed with an error indication.

```
vmm_rw::RETRY
```

The transaction completed with a retry indication.

## **Example**

```
class my_rw_master extends vmm_rw_xactor;
...
```

```
virtual task execute_single(vmm_rw_access tr);
    my_data data;
    ...
    data = new();
    ...
    if(data.status == my_data::OK)
        tr.status = vmm_rw::IS_OK;
    ...
    endtask
    ...
endclass
```

## vmm\_rw\_access

Descriptor for generic bus transactions. Derived from vmm\_data/
rvm\_data.

# **Summary**

| • | vmm_rw_access::kind                   | B-455 |
|---|---------------------------------------|-------|
| • | vmm_rw_access::addr                   |       |
| • | vmm_rw_access::data                   | B-457 |
| • | vmm_rw_access::n_bits                 | B-458 |
| • | vmm_rw_access::status                 | B-460 |
| • | <pre>vmm_rw_access::new()</pre>       |       |
| • | <pre>vmm_rw_access::psdisplay()</pre> |       |
| • | <pre>vmm_rw_access::psdisplay()</pre> | B-462 |

#### vmm rw access::kind

Defines the type of transaction described by this instance.

## **SystemVerilog**

```
rand vmm_rw::kind_e kind
```

## **OpenVera**

```
rand vmm_rw::kind_e kind
```

## **Description**

Identifies the type of transaction that is described by this generic bus transaction descriptor instance.

#### **Example**

```
class my_rw_access extends vmm_rw_access;
    ...
    constraint valid_vmm_rw_access {
        kind == vmm_rw::READ;
    }
    ...
endclass
`vmm_channel(my_rw_access)
...
my_rw_access tr;
`vmm_note(log,$psprintf("vmm_rw_access::kind==> %0d",tr.kind));
...
```

## vmm\_rw\_access::addr

Address to read from or write to.

## **SystemVerilog**

```
rand bit [63:0] addr
```

## **OpenVera**

```
rand bit [63:0] addr
```

## **Description**

Address that is the target of the transaction. If it is a read transaction, the specified address is read. If it is a write transaction, the specified address is written to.

## **Example**

```
class my_rw_access extends vmm_rw_access;
    ...
    constraint valid_vmm_rw_access {
        addr > 'h0;
        addr <= 'hFFFF;
    }
    ...
endclass
...
my_rw_access tr;
...
`vmm_note(log,$psprintf("vmm_rw_access::addr==>%0d",tr.addr));
...
```

#### vmm\_rw\_access::data

Data to write or that has been read.

## **SystemVerilog**

```
rand bit [63:0] data
```

## **OpenVera**

```
rand bit [63:0] data
```

## **Description**

If it is a read transaction, it is the value that was read at the specified address. If it is a write transaction, the specified value is written at the specified address.

## **Example**

```
class my_rw_access extends vmm_rw_access;
    ...
    constraint valid_vmm_rw_access {
        data = addr + 1;
    }
    ...
endclass
...
my_rw_access tr;
...
`vmm_note(log,$psprintf("vmm_rw_access::data==> %0d",tr.data));
...
```

#### vmm\_rw\_access::n\_bits

Number of valid data bits.

## **SystemVerilog**

```
rand int n_bits
```

#### **OpenVera**

```
rand int n_bits
```

## **Description**

Specifies the number of valid bits in the read or write cycle. The valid bits are always right justified.

This class property is constrained to be in the 1..64 range.

#### **Example**

```
class my_rw_access extends vmm_rw_access;
    ...
    constraint valid_vmm_rw_access {
        n_bits > 0;
        n_bits < 10;
    }
    ...
endclass
...
my_rw_access tr;
...
`vmm_note(log,$psprintf("vmm_rw_access::nbits==> %0d",tr.n_bits));
...
```

#### vmm\_rw\_access::status

Completion status of the transaction.

## **SystemVerilog**

```
vmm_rw::status_e status
```

## **OpenVera**

```
vmm_rw::status_e status
```

## **Description**

Specifies the completion status of the transaction.

## **Example**

```
my_rw_access tr;
   `vmm_note(log,$psprintf("vmm_rw_access::status==>
%0d",tr.status));
   ...
```

## vmm\_rw\_access::new()

Creates a new instance of a transaction descriptor.

## **SystemVerilog**

```
function new()
```

## **OpenVera**

```
task new()
```

## **Description**

Creates a new instance of a transaction descriptor.

## **Example**

```
class my_rw_access extends vmm_rw_access;
  vmm_log log
  ...
  function new();
     super.new(this.log);
     log = new("my_rw_access","class");
     `vmm_note(log,"vmm_rw_access:: instance created.");
  endfunction
  ...
endclass
```

## vmm\_rw\_access::psdisplay()

Creates an image representing the described transaction.

#### **SystemVerilog**

```
virtual function string psdisplay(string prefix = "")
```

#### **OpenVera**

```
virtual function string psdisplay(string prefix = "")
```

## **Description**

Creates a human-readable image of the content of the transaction descriptor. Every line in the image is prefixed by the specified prefix. The image is returned as a string terminated with a newline.

## **Example**

```
class my_rw_access extends vmm_rw_access;
    ...
    //Creates an image representing the described transaction.
    `vmm_note(log, $psprintf("%0s", this.psdisplay("RW
Access")));
    ...
endclass
```

## vmm\_rw\_burst

Descriptor for generic bus burst transactions. Derived from "vmm\_rw\_access".

## **Summary**

| • | vmm_rw_burst::n_beats              | B-464   |
|---|------------------------------------|---------|
| • | vmm_rw_burst::incr_addr            | B-465   |
| • | vmm_rw_burst::max_addr             | B-467   |
| • | vmm_rw_burst::data                 | B-469   |
| • | <pre>vmm_rw_burst::user_data</pre> | B - 471 |

#### vmm\_rw\_burst::n\_beats

Defines the length of the burst.

### **SystemVerilog**

```
rand int n_beats
```

## **OpenVera**

```
rand integer n_beats
```

## **Description**

Specifies the number of beats or transfers in a burst transaction that is described by this generic burst transaction descriptor instance.

## **Example**

```
class my_rw_burst extends vmm_rw_burst;
    ...
    constraint reasonable {
        n_beats <= 1024;
    }
    ...
endclass
...
my_rw_burst br;
`vmm_note(log,$psprintf("vmm_ral_mem_burst::n_beats ==> %0d",br.n_beats));
...
```

#### vmm\_rw\_burst::incr\_addr

Address increment between beats.

## **SystemVerilog**

```
rand bit [63:0] incr_addr
```

## **OpenVera**

```
rand bit [63:0] incr_addr
```

## **Description**

Implicit or explicit address increment between individual beats of a burst transaction. The first beat reads or writes the address specified by the "vmm\_rw\_access::addr" class property. The n<sup>th</sup> beat reads or writes the address specified by

```
"vmm_rw_access::addr" + (n-1)
"vmm_rw_burst::incr_addr".
```

A value of 0 implies a burst access that repeatedly accessed the same location.

#### **Example**

```
class my_rw_burst extends vmm_rw_burst;
    ...
    constraint reasonable {
        incr_addr inside {0, 1, 2, 4, 8, 16, 32};
    }
    ...
endclass
...
```

```
my_rw_burst br;
`vmm_note(log,$psprintf("vmm_ral_mem_burst::incr_addr ==>
%0d",br.incr_addr));
```

## vmm\_rw\_burst::max\_addr

Maximum address for the burst.

## **SystemVerilog**

```
rand bit [63:0] max_addr
```

## **OpenVera**

```
rand bit [63:0] max_addr
```

## **Description**

Limits the address range of the burst and causes wrapping if subsequent beats would access an address past the specified address.

## **Example**

```
class my_rw_burst extends vmm_rw_burst;
...
constraint reasonable {
    n_beats <= 1024;
    incr_addr inside {0, 1, 2, 4, 8, 16, 32};
}

constraint linear {
    incr_addr == 1;
    max_addr == addr + n_beats - 1;
}
...
endclass
...
my_rw_burst br;</pre>
```

```
`vmm_note(log,$psprintf("vmm_ral_mem_burst::max_addr==>
%0d",br.max_addr));
...
```

#### vmm rw burst::data

Data to write or that has been read.

## **SystemVerilog**

```
rand bit [63:0] data[]
```

## **OpenVera**

```
rand bit [63:0] data[*]
```

## **Description**

If it is a read transaction, it is the values that were read during the burst-read operation. If it is a write transaction, the specified values are written during the burst-write operation.

The number of elements in the array must be equal to the number of beats specified by "vmm\_rw\_burst::n\_beats".

Important: this class property hides "vmm\_rw\_access::data".

#### **Example**

```
class my_rw_burst extends vmm_rw_burst;
    ...
    constraint vmm_rw_burst_valid {
        n_beats > 0;
        data.size() == n_beats;
    }
    ...
endclass
...
my_rw_burst br;
```

```
foreach(br.data[i])
  `vmm_note(log,$psprintf("vmm_ral_mem_burst::data ==>
%0h",br.data[i]));
...
```

## vmm\_rw\_burst::user\_data

Additional burst configuration information.

## **SystemVerilog**

```
vmm_data user_data
```

## **OpenVera**

```
rvm_data user_data
```

## **Description**

Provides a mechanism for passing additional burst configuration information to the "vmm\_rw\_xactor::execute\_burst()" method. Any reference to additional user information is passed through transparently. The additional information can be recovered by using \$cast() or cast\_assign().

#### **Example**

```
class my_rw_xactor extends vmm_rw_xactor;
    ...
    my_rw_burst burst;
    virtual protected task execute_burst(vmm_rw_burst br)
    ...
    $cast(burst.user_data,br);
    ...
    endtask
    ...
endclass
```

## vmm\_rw\_xactor

Base class, derived from vmm\_xactor/rvm\_xactor, for bus-functional models executing generic bus transactions described using vmm\_rw\_access descriptors.

## **Summary**

| • | vmm_rw_xactor::exec_chan                   | B - 473 |
|---|--------------------------------------------|---------|
| • | <pre>vmm_rw_xactor::new()</pre>            | B - 475 |
| • | <pre>vmm_rw_xactor::execute_burst()</pre>  | B - 476 |
| • | <pre>vmm_rw_xactor::execute_single()</pre> | B-478   |
| • | <pre>vmm_rw_xactor::notifications_e</pre>  | B-480   |
| • | <pre>vmm_rw_xactor::pre_single()</pre>     | B-482   |
| • | <pre>vmm_rw_xactor::pre_burst()</pre>      | B-483   |
| • | <pre>vmm_rw_xactor::post_single()</pre>    | B-484   |
| • | <pre>vmm_rw_xactor::post_burst()</pre>     | B-485   |

#### vmm\_rw\_xactor::exec\_chan

Transaction execution input channel.

#### **SystemVerilog**

```
vmm_rw_access_channel exec_chan
```

#### **OpenVera**

```
vmm_rw_access_channel exec_chan
```

## **Description**

This channel is used to supply a stream of generic bus transaction descriptors to be executed on a physical interface. This channel implements a blocking completion model. Once the transaction has been executed, data and completion status information is back-annotated in the transaction descriptor.

Not usually used by RAL users and is used by "vmm\_ral\_access" instances for executing physical accesses to read and write registers or memory locations in the design.

## **Example**

```
class my_rw_access extends vmm_rw_access;
    ...
endclass
`vmm_channel(my_rw_access)
    ...
class my_rw_xactor extends vmm_rw_xactor;
    ...
    my_rw_access_channel exec_chan;
```

## vmm\_rw\_xactor::new()

Creates a new instance of the base class.

## **SystemVerilog**

#### **OpenVera**

## **Description**

Creates a new instance of this base class, with the specified name and instance name and optional stream identifier. If a channel is specified, it is assigned to the vmm\_ral\_xactor::exec\_chan class property and reconfigured with a full level of 1. Otherwise, a new channel instance is allocated and used.

#### **Example**

#### vmm\_rw\_xactor::execute\_burst()

Executes a burst transfer transaction.

#### **SystemVerilog**

```
virtual protected task execute_burst(vmm_rw_burst tr)
```

#### **OpenVera**

```
virtual protected task execute_burst_t(vmm_rw_burst tr)
```

## **Description**

This method may be overloaded. It is called by the base class to request that a generic burst bus transaction be executed on a physical interface. Once the transaction has been executed, data and completion status information is back-annotated in the transaction descriptor then the task should return.

By default, burst transactions are executed as a series of single transactions, using "vmm\_rw\_xactor::execute\_single()". If this transactor is mapped to a physical protocol that supports burst transactions, this method should be overloaded.

This method is ultimately used to execute the following operations:

```
"vmm_ral_mem::burst_read()"
"vmm_ral_mem::burst_write()"
"vmm_ral_access::burst_read()"
"vmm_ral_access::burst_write()"
```

## **Example**

```
class my_rw_master extends vmm_rw_xactor;
   function new(string
                                       inst,
                int unsigned
                                       stream_id,
                my_rw_access_channel exec_chan = null);
      super.new("RW Master", inst, stream_id, exec_chan);
   endfunction
   task execute_burst(vmm_rw_burst tr);
      bit [`VMM_RW_ADDR_WIDTH-1:0] addr;
      addr = tr.addr;
      tr.status = vmm_rw::IS_OK;
      . . .
   endtask
endclass
my_rw_burst br;
my_rw_master my_xactor;
this.my_xactor.execute_single(tr);
. . .
```

## vmm\_rw\_xactor::execute\_single()

Executes a single transfer transaction.

#### **SystemVerilog**

```
virtual protected task execute_single(vmm_rw_access tr)
```

#### **OpenVera**

```
virtual protected task execute_single_t(vmm_rw_access tr)
```

## **Description**

This method must be overloaded. It is called by the base class to request that a generic bus transaction be executed on a physical interface. Once the transaction has been executed, data and completion status information is back-annotated in the transaction descriptor then the task should return.

#### **Example**

```
class my_rw_master extends vmm_rw_xactor;
    ...
    my_rw_access_channel exec_chan;
    ...
    virtual task execute_single(vmm_rw_access tr);
        wb_cycle cyc;
        ...
        cyc = new();
        ...
    endtask
    ...
endclass
...
```

```
my_rw_access tr;
my_rw_master my_xactor;
...
this.my_xactor.execute_single(tr);
...
```

#### vmm\_rw\_xactor::notifications\_e

Symbolic values identifying notifications indicated by the transactor.

#### **SystemVerilog**

```
vmm_rw_xactor::BURST_DONE
vmm_rw_xactor::SINGLE_DONE
```

## **OpenVera**

```
vmm_rw_xactor::BURST_DONE
vmm_rw_xactor::SINGLE_DONE
```

## **Description**

```
vmm_rw_xactor::BURST_DONE
```

Indicates that a burst cycle has been completed. The burst cycle descriptor is available as the status of the indication.

```
vmm_rw_xactor::SINGLE_DONE
```

Indicates that a single cycle has been completed. The single cycle descriptor is available as the status of the indication.

#### **Example**

```
super.new("RW Master", inst, stream_id, exec_chan);
endfunction
...
endclass
```

#### vmm\_rw\_xactor::pre\_single()

AOP callback invoked before the execution of a single cycle.

## **SystemVerilog**

N/A

#### **OpenVera**

task pre\_single\_t(vmm\_rw\_access tr)

## **Description**

This callback method is invoked before the execution of a single cycle, before the corresponding OOP callback method is invoked, and before the vmm\_rw\_xactor::execute\_single() method is invoked. The transaction descriptor, if modified, changes the transaction that is executed.

#### **Example**

Example B-302

#### vmm\_rw\_xactor::pre\_burst()

AOP callback invoked before the execution of a burst cycle.

## **SystemVerilog**

N/A

#### **OpenVera**

```
task pre_burst_t(vmm_rw_access tr)
```

## **Description**

This callback method is invoked before the execution of a burst cycle, before the corresponding OOP callback method is invoked, and before the "vmm\_rw\_xactor::execute\_burst()" method is invoked. The transaction descriptor, if modified, changes the transaction that is executed.

## **Example**

Example B-303

#### vmm\_rw\_xactor::post\_single()

AOP callback invoked after the execution of a single cycle.

## **SystemVerilog**

N/A

#### **OpenVera**

```
task post_single_t(vmm_rw_access tr)
```

## **Description**

This callback method is invoked after the execution of a single cycle, after the "vmm\_rw\_xactor::execute\_single()" method has returned, but before the corresponding OOP callback method is invoked. The transaction descriptor must not be modified.

## **Example**

Example B-304

#### vmm\_rw\_xactor::post\_burst()

AOP callback invoked after the execution of a burst cycle.

## **SystemVerilog**

N/A

#### **OpenVera**

task post\_burst\_t(vmm\_rw\_access tr)

## **Description**

This callback method is invoked after the execution of a burst cycle, after the "vmm\_rw\_xactor::execute\_burst()" method has returned, but before the corresponding OOP callback method is invoked. The transaction descriptor must not be modified.

## **Example**

Example B-305

# vmm\_rw\_xactor\_callbacks

## Summary

| • | <pre>vmm_rw_xactor_callbacks::pre_single()</pre>  | B-487 |
|---|---------------------------------------------------|-------|
| • | <pre>vmm_rw_xactor_callbacks::pre_burst()</pre>   | B-489 |
| • | <pre>vmm_rw_xactor_callbacks::post_single()</pre> | B-491 |
| • | vmm rw xactor callbacks::post burst()             | B-493 |

### vmm\_rw\_xactor\_callbacks::pre\_single()

OOP callback invoked before the execution of a single cycle.

## **SystemVerilog**

## **OpenVera**

## **Description**

This callback method is invoked before the execution of a single cycle, before the "vmm\_rw\_xactor::execute\_single()" method is invoked. The transaction descriptor, if modified, changes the transaction that is executed.

## **Example**

```
class my_xactor extends vmm_rw_xactor;
    ...
    my_data data; //my_data extends from vmm_rw_access
    this.wb.exec_chan.put(data);
    //This transaction object "data" is not a burst so it
main() of vmm_rw_xactor
    //will call execute_single() method and pre_single() &
post_single() Methods
    //will be invoked.

virtual function void start_xactor();
    super.start_xactor();
```

```
this.wb.start_xactor();
   endfunction: start_xactor
endclass
program test;
  class my_ral_mem_callbacks extends vmm_ral_mem_callbacks;
      virtual task pre_single(vmm_rw_xactor xact,
                               vmm_rw_access tr);
         `vmm_note(log,{"pre_single method is called for
vmm_ral_xactor_",
                    "callbacks class"});
      endtask
      . . .
   endclass
   env.my_xactor.append_callback(cb);
   . . .
endprogram
```

### vmm\_rw\_xactor\_callbacks::pre\_burst()

OOP callback invoked before the execution of a burst cycle.

#### **SystemVerilog**

## **OpenVera**

## **Description**

This callback method is invoked before the execution of a burst cycle, before the "vmm\_rw\_xactor::execute\_burst()" method is invoked. The transaction descriptor, if modified, changes the transaction that is executed.

## **Example**

```
class my_xactor extends vmm_rw_xactor;
    ...
    my_rw_burst burst;
    this.wb.exec_chan.put(burst);
    //This transaction object "burst" is burst type instance
so it main() of
    //vmm_rw_xactor will call execute_burst() method and
pre_burst() & post_burst()
    //Methods will be invoked.
    ...
endclass
```

### vmm\_rw\_xactor\_callbacks::post\_single()

OOP callback invoked after the execution of a single cycle.

#### **SystemVerilog**

## **OpenVera**

## **Description**

This callback method is invoked after the execution of a single cycle, after the "vmm\_rw\_xactor::execute\_single()" method has returned. The transaction descriptor must not be modified.

### **Example**

env.my\_xactor.append\_callback(cb);
...
endprogram

#### vmm\_rw\_xactor\_callbacks::post\_burst()

OOP callback invoked after the execution of a burst cycle.

#### **SystemVerilog**

## **OpenVera**

## **Description**

This callback method is invoked after the execution of a burst cycle, after the "vmm\_rw\_xactor::execute\_burst()" method has returned. The transaction descriptor must not be modified.

### **Example**

endprogram