# VMM Standard Library User Guide

Version C-2009.06 June 2009 VMM Version 1.7 (Synopsys)

Comments?
E-mail your comments about this manual to: vcs\_support@synopsys.com.



### **Copyright Notice and Proprietary Information**

Copyright © 2008 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

### **Right to Copy Documentation**

The license agreement with Synopsys permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any. Licensee must assign sequential numbers to all copies. These copies shall contain the following legend on the cover page:

| This document is duplicated with the perm | ssion of Synopsys, In  | c., for the exclusive use of |
|-------------------------------------------|------------------------|------------------------------|
| a                                         | nd its employees. This | s is copy number"            |

### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

### **Registered Trademarks (®)**

Synopsys, AMPS, Cadabra, CATS, CRITIC, CSim, Design Compiler, DesignPower, DesignWare, EPIC, Formality, HSIM, HSPICE, iN-Phase, in-Sync, Leda, MAST, ModelTools, NanoSim, OpenVera, PathMill, Photolynx, Physical Compiler, PrimeTime, SiVL, SNUG, SolvNet, System Compiler, TetraMAX, VCS, Vera, and YIELDirector are registered trademarks of Synopsys, Inc.

### Trademarks (TM)

AFGen, Apollo, Astro, Astro-Rail, Astro-Xtalk, Aurora, AvanWaves, Columbia, Columbia-CE, Cosmos, CosmosEnterprise, CosmosLe, CosmosScope, CosmosSE, DC Expert, DC Professional, DC Ultra, Design Analyzer, Design Vision, DesignerHDL, Direct Silicon Access, Discovery, Encore, Galaxy, HANEX, HDL Compiler, Hercules, Hierarchical Optimization Technology, HSIMplus, HSPICE-Link, iN-Tandem, i-Virtual Stepper, Jupiter, Jupiter-DP, Jupiter-XT, Jupiter-ASIC, Liberty, Libra-Passport, Library Compiler, Magellan, Mars, Mars-Xtalk, Milkyway, ModelSource, Module Compiler, Planet, Planet-PL, Polaris, Power Compiler, Raphael, Raphael-NES, Saturn, Sciroccoi, Star-RCXT, Star-SimXT, Taurus, TSUPREM-4, VCS Express, VCSi, VHDL Compiler, VirSim, and VMC are trademarks of Synopsys, Inc.

#### Service Marks (SM)

MAP-in, SVP Café, and TAP-in are service marks of Synopsys, Inc.

SystemC is a trademark of the Open SystemC Initiative and is used under license. ARM and AMBA are registered trademarks of ARM Limited. Saber is a registered trademark of SabreMark Limited Partnership and is used under license. All other product or company names may be trademarks of their respective owners.

## Contents

| Chapter 1 - VMM Standard Library Update    |            |
|--------------------------------------------|------------|
| Chapter 2 - Shorthand Macros               |            |
| User-defined Implementations               | 2-3<br>2-3 |
| User-defined Member Default Implementation | 2-5        |
| Unsupported Data Types                     | 2-12       |
| Chapter 3 - Constructing Sub-environments  |            |
| Architecting Sub-environments              | 3-2        |
| Implementing Sub-environments              | 3-6        |
| Chapter 4 - Using Scenarios                |            |
| Architecture of the Generators             | 4-2        |
| Scenario Selection                         | 4-3        |
| Single-Stream Scenarios                    | 4-5        |
| Random Scenarios                           | 4-6        |
| Procedural Scenarios                       | 4-7        |
| Hierarchical Scenarios                     | 4-9        |

| Multi-Stream Scenarios                         | 4-11 |
|------------------------------------------------|------|
| Procedural Scenarios                           | 4-12 |
| Hierarchical Scenarios                         | 4-15 |
| Implementing Multi-Stream Scenario Generation  | 4-19 |
| Coordinating Multi-Stream Scenario Generators  | 4-25 |
| Configuring Scenario Generators                | 4-29 |
| Stopping a Generator                           | 4-29 |
| Available Scenarios                            | 4-30 |
| Scenario Generation Order                      | 4-32 |
| Constraining Transactions                      | 4-34 |
| Chapter 5 - VMM Standard Library Customization |      |
| Adding to the Standard Library                 | 5-2  |
| Customizing Base Classes                       | 5-3  |
| Symbolic Base Class                            | 5-5  |
| Customizing Utility Classes                    | 5-8  |
| Symbolic Utility Class                         | 5-9  |
| Underpinning a Classes                         | 5-10 |
| vmm_object                                     | 5-13 |
| Base Classes as IP                             | 5-14 |
| Customization Macros vs. Parameterized Classes | 5-16 |
| Appendix A - Standard Library Classes          |      |
| VMM Standard Library Class Summary             | A-2  |
| vmm_atomic_gen                                 | A-3  |
| 'vmm_atomic_gen()                              | A-4  |
| 'vmm_atomic_gen_using()                        | A-5  |
| vmm_atomic_gen::new()                          | A-6  |

| vmm_atomic_gen::class-name_channel out_chan | A-7  |
|---------------------------------------------|------|
| vmm_atomic_gen::stop_after_n_insts          | A-8  |
| vmm_atomic_gen::randomized_obj              | A-9  |
| vmm_atomic_gen::enum {GENERATED}            | A-11 |
| vmm_atomic_gen::enum {DONE}                 | A-12 |
| vmm_atomic_gen::inject()                    | A-13 |
| vmm_atomic_gen::post_inst_gen()             | A-15 |
| class-name_atomic_gen_callbacks             | A-16 |
| vmm_broadcast                               | A-17 |
| vmm_broadcast::log                          | A-19 |
| vmm_broadcast::new()                        | A-20 |
| vmm_broadcast::start_xactor()               | A-21 |
| vmm_broadcast::stop_xactor()                | A-22 |
| vmm_broadcast::reset_xactor()               | A-24 |
| vmm_broadcast::broadcast_mode()             | A-25 |
| vmm_broadcast::new_output()                 | A-26 |
| vmm_broadcast::bcast_on()                   | A-27 |
| vmm_broadcast::bcast_off()                  | A-28 |
| vmm_broadcast::add_to_output()              | A-29 |
| vmm_channel                                 | A-31 |
| VMM Channel Relationships                   | A-32 |
| VMM Channel Record/Replay                   | A-34 |
| 'vmm_channel()                              | A-36 |
| vmm_channel::new()                          | A-37 |
| vmm_channel::log                            | A-38 |
| vmm_channel::reconfigure()                  | A-39 |
| vmm_channel::full_level()                   | A-41 |
| vmm_channel::empty_level()                  | A-42 |
| vmm_channel::level()                        | A-43 |
| vmm_channel::size()                         | A-44 |
|                                             |      |

| vmm_channel::is_full()         | A-45 |
|--------------------------------|------|
| vmm_channel::notify            | A-46 |
| vmm_channel::flush()           | A-48 |
| vmm_channel::sink()            | A-49 |
| vmm_channel::flow()            | A-50 |
| vmm_channel::lock()            | A-51 |
| vmm_channel::unlock()          | A-52 |
| vmm_channel::is_locked()       | A-53 |
| vmm_channel::put()             | A-54 |
| vmm_channel::sneak()           | A-56 |
| vmm_channel::unput()           | A-58 |
| vmm_channel::get()             | A-59 |
| vmm_channel::peek()            | A-61 |
| vmm_channel::activate()        | A-63 |
| vmm_channel::active_slot()     | A-65 |
| vmm_channel::start()           | A-66 |
| vmm_channel::complete()        | A-68 |
| vmm_channel::remove()          | A-70 |
| vmm_channel::status()          | A-72 |
| vmm_channel::tee()             | A-73 |
| vmm_channel::tee_mode()        | A-74 |
| vmm_channel::connect()         | A-75 |
| vmm_channel::for_each()        | A-77 |
| vmm_channel::for_each_offset() | A-78 |
| vmm_channel::record()          | A-79 |
| vmm_channel::playback()        | A-80 |
| vmm_channel_typed#(type)       | A-83 |
| vmm_channel::set_producer()    | A-85 |
| vmm_channel::set_consumer()    | A-87 |
| vmm_channel::get_producer()    | A-89 |
| vmm_channel::get_consumer()    | Δ-91 |

| vmm_channel::grab()                       | A-93  |
|-------------------------------------------|-------|
| vmm_channel::try_grab()                   | A-95  |
| vmm_channel::ungrab()                     | A-97  |
| vmm_channel::is_grabbed()                 | A-99  |
| vmm_channel::register_vmm_sb_ds()         | A-101 |
| vmm_channel::unregister_vmm_sb_ds()       | A-102 |
| vmm_channel::kill()                       | A-103 |
| vmm_consensus                             | A-104 |
| vmm_consensus::new()                      | A-105 |
| vmm_consensus::log                        | A-106 |
| vmm_consensus::register_voter()           | A-108 |
| vmm_consensus::unregister_voter()         | A-110 |
| vmm_consensus::register_xactor()          | A-111 |
| vmm_consensus::unregister_xactor()        | A-113 |
| vmm_consensus::register_channel()         | A-114 |
| vmm_consensus::unregister_channel()       | A-115 |
| vmm_consensus::register_notification()    | A-116 |
| vmm_consensus::register_no_notification() | A-118 |
| vmm_consensus::unregister_notification()  | A-120 |
| vmm_consensus::register_consensus()       | A-122 |
| vmm_consensus::unregister_consensus()     | A-124 |
| vmm_consensus::wait_for_consensus()       | A-126 |
| vmm_consensus::wait_for_no_consensus()    | A-128 |
| vmm_consensus::is_reached()               | A-129 |
| vmm_consensus::is_forced()                | A-130 |
| vmm_consensus::psdisplay()                | A-131 |
| vmm_consensus::yeas()                     | A-132 |
| vmm_consensus::nays()                     | A-133 |
| vmm_consensus::forcing()                  | A-134 |
| vmm data                                  | A-135 |

| vmm_data_new()                  | A-139 |
|---------------------------------|-------|
| 'vmm_data_member_begin()        | A-141 |
| 'vmm_data_member_end()          | A-143 |
| 'vmm_data_member_scalar*()      | A-144 |
| 'vmm_data_member_string*()      | A-146 |
| vmm_data_member_enum*()         | A-148 |
| 'vmm_data_member_vmm_data*()    | A-150 |
| 'vmm_data_member_handle*()      | A-152 |
| 'vmm_data_member_user_defined() | A-154 |
| 'vmm_data_byte_size()           | A-156 |
| vmm_data::new()                 | A-157 |
| vmm_data::log                   | A-158 |
| vmm_data::stream_id             | A-159 |
| vmm_data::scenario_id           | A-160 |
| vmm_data::data_id               | A-161 |
| vmm_data::notify                | A-162 |
| vmm_data::display()             | A-163 |
| vmm_data::psdisplay()           | A-164 |
| vmm_data::is_valid()            | A-165 |
| vmm_data::allocate()            | A-166 |
| vmm_data::copy()                | A-167 |
| vmm_data::copy_data()           | A-169 |
| vmm_data::compare()             | A-170 |
| vmm_data::byte_pack()           | A-172 |
| vmm_data::byte_unpack()         | A-173 |
| vmm_data::byte_size()           | A-175 |
| vmm_data::max_byte_size()       | A-176 |
| vmm_data::save()                | A-177 |
| vmm_data::load()                | A-178 |
| vmm_data::do_what_e             | A-179 |
| vmm data::do how e              | A-180 |

| vmm_data::do_psdisplay()     | A-181 |
|------------------------------|-------|
| vmm_data::do_is_valid()      | A-182 |
| vmm_data::do_allocate()      | A-184 |
| vmm_data::do_copy()          | A-186 |
| vmm_data::do_compare()       | A-188 |
| vmm_data::do_byte_size()     | A-190 |
| vmm_data::do_max_byte_size() | A-192 |
| vmm_data::do_byte_pack()     | A-194 |
| vmm_data::do_byte_unpack()   | A-196 |
| vmm_env                      | A-198 |
| vmm_env::log                 | A-199 |
| vmm_env::notify              | A-200 |
| vmm_env::new()               | A-201 |
| vmm_env::run()               | A-202 |
| vmm_env::gen_config()        | A-203 |
| vmm_env::build()             | A-204 |
| vmm_env::reset_dut()         | A-205 |
| vmm_env::cfg_dut()           | A-206 |
| vmm_env::start()             | A-207 |
| vmm_env::end_test            | A-208 |
| vmm_env::wait_for_end()      | A-209 |
| vmm_env::stop()              | A-210 |
| vmm_env::cleanup()           | A-211 |
| vmm_env::report()            | A-212 |
| vmm_env::end_vote            | A-213 |
| 'vmm_env_member_begin()      | A-214 |
| 'vmm_env_member_end()        | A-215 |
| 'vmm_env_member_scalar*()    | A-216 |
| 'vmm_env_member_string*()    | A-218 |
| 'vmm_env_member_enum*()      | A-220 |

| 'vmm_env_member_vmm_data*()              | A-222 |
|------------------------------------------|-------|
| 'vmm_env_member_channel*()               | A-224 |
| 'vmm_env_member_xactor*()                | A-226 |
| 'vmm_env_member_subenv*()                | A-228 |
| 'vmm_env_member_user_defined()           | A-230 |
| vmm_env::do_what_e                       | A-232 |
| vmm_env::do_psdisplay()                  | A-233 |
| vmm_env::do_vote()                       | A-234 |
| vmm_env::do_start()                      | A-235 |
| vmm_env::do_stop()                       | A-236 |
| vmm_log                                  | A-237 |
| vmm_log::new()                           | A-239 |
| vmm_log::is_above                        | A-240 |
| vmm_log::copy()                          | A-241 |
| vmm_log::get_name()                      | A-242 |
| vmm_log::get_instance()                  | A-243 |
| vmm_log::set_name()                      | A-244 |
| vmm_log::set_instance()                  | A-245 |
| vmm_log::kill()                          | A-246 |
| vmm_log::list()                          | A-247 |
| vmm_log::enum( <i>message-type</i> )     | A-248 |
| vmm_log::enum( <i>message-severity</i> ) | A-249 |
| vmm_log::enum(simulation-handling-value) | A-250 |
| vmm_log::vmm_log_format()                | A-252 |
| vmm_log::set_typ_image()                 | A-253 |
| vmm_log::set_sev_image()                 | A-254 |
| vmm_log::start_msg()                     | A-255 |
| vmm_log::text()                          | A-257 |
| vmm_log::end_msg()                       | A-259 |
| vmm log::enable types()                  | A-260 |

| vmm_log::disable_types()       | A-262 |
|--------------------------------|-------|
| vmm_log::set_verbosity()       | A-264 |
| vmm_log::get_verbosity()       | A-265 |
| vmm_log::modify()              | A-266 |
| vmm_log::unmodify()            | A-267 |
| vmm_log::log_start()           | A-268 |
| vmm_log::log_stop()            | A-269 |
| vmm_log::stop_after_n_errors() | A-270 |
| vmm_log::get_message_count()   | A-271 |
| vmm_log::create_watchpoint()   | A-272 |
| vmm_log::add_watchpoint()      | A-273 |
| vmm_log::remove_watchpoint()   | A-274 |
| vmm_log::wait_for_watchpoint() | A-275 |
| vmm_log::wait_for_message()    | A-276 |
| vmm_log::report()              | A-277 |
| vmm_log::prepend_callback()    | A-278 |
| vmm_log::append_callback()     | A-279 |
| vmm_log::unregister_callback() | A-281 |
| vmm_log::reset()               | A-282 |
| vmm_log::for_each()            | A-283 |
| vmm_log::uses_hier_inst_name() | A-284 |
| vmm_log::use_hier_inst_name()  | A-285 |
| vmm_log::use_orig_inst_name()  | A-287 |
| vmm_log::catch()               | A-288 |
| vmm_log::uncatch()             | A-290 |
| vmm_log::uncatch_all()         | A-292 |
| vmm_log_msg                    | A-294 |
| vmm_log_message::log           | A-295 |
| vmm_log_message::timestamp     | A-296 |
| vmm log message::original tvp  | A-297 |

| vmm_log_message::original_severity          | A-298 |
|---------------------------------------------|-------|
| vmm_log_message::effective_typ              | A-299 |
| vmm_log_message::effective_severity         | A-300 |
| vmm_log_message::text[]                     | A-301 |
| vmm_log_message::issued                     | A-302 |
| vmm_log_message::handling                   | A-303 |
| vmm_log_callbacks                           | A-304 |
| vmm_log_callback::pre_finish()              | A-305 |
| vmm_log_callback::pre_abort()               | A-307 |
| vmm_log_callback::pre_stop()                | A-308 |
| vmm_log_callback::pre_debug()               | A-309 |
| vmm_log_catcher                             | A-310 |
| vmm_log_catcher::caught()                   | A-313 |
| vmm_log_catcher::issue()                    | A-315 |
| vmm_log_catcher::throw()                    | A-316 |
| vmm_log_format                              | A-317 |
| vmm_log_format::format_msg()                | A-318 |
| vmm_log_format::continue_msg()              | A-320 |
| vmm_log_format::abort_on_error()            | A-322 |
| vmm_log_format::pass_or_fail()              | A-323 |
| vmm_ms_scenario                             | A-325 |
| vmm_ms_scenario::new()                      | A-326 |
| vmm_ms_scenario::execute()                  | A-328 |
| vmm_ms_scenario::get_context_gen()          | A-330 |
| vmm_ms_scenario::get_ms_scenario()          | A-331 |
| vmm_ms_scenario::get_channel()              | A-333 |
| vmm_ms_scenario_gen                         | A-335 |
| vmm_ms_scenario_gen::stop_after_n_scenarios | A-337 |
| vmm_ms_scenario_gen::stop_after_n_insts     | A-339 |
| vmm ms scenario gen::scenario count         | A-341 |

| vmm_ms_scenario_gen::inst_count                       | A-343 |
|-------------------------------------------------------|-------|
| vmm_ms_scenario_gen::get_n_scenarios()                | A-345 |
| vmm_ms_scenario_gen::get_n_insts()                    | A-347 |
| vmm_ms_scenario_gen::GENERATED                        | A-349 |
| vmm_ms_scenario_gen::DONE                             | A-350 |
| vmm_ms_scenario_gen::register_ms_scenario()           | A-351 |
| vmm_ms_scenario_gen::ms_scenario_exists()             | A-353 |
| vmm_ms_scenario_gen::get_ms_scenario()                | A-355 |
| vmm_ms_scenario_gen::get_ms_scenario_name()           | A-357 |
| vmm_ms_scenario_gen::get_ms_scenario_index()          | A-359 |
| vmm_ms_scenario_gen::get_names_by_ms_scenario()       | A-361 |
| vmm_ms_scenario_gen::get_all_ms_scenario_names()      | A-363 |
| vmm_ms_scenario_gen::replace_ms_scenario()            | A-365 |
| vmm_ms_scenario_gen::unregister_ms_scenario()         | A-367 |
| vmm_ms_scenario_gen::unregister_ms_scenario_by_name() | A-369 |
| vmm_ms_scenario_gen::select_scenario                  | A-371 |
| vmm_ms_scenario_gen::scenario_set[\$]                 | A-373 |
| vmm_ms_scenario_gen::register_channel()               | A-375 |
| vmm_ms_scenario_gen::channel_exists()                 | A-377 |
| vmm_ms_scenario_gen::get_channel()                    | A-379 |
| vmm_ms_scenario_gen::get_channel_name()               | A-381 |
| vmm_ms_scenario_gen::get_names_by_channel()           | A-383 |
| vmm_ms_scenario_gen::get_all_channel_names()          | A-385 |
| vmm_ms_scenario_gen::replace_channel()                | A-387 |
| vmm_ms_scenario_gen::unregister_channel()             | A-389 |
| vmm_ms_scenario_gen::unregister_channel_by_name()     | A-391 |
| vmm_ms_scenario_gen::register_ms_scenario_gen()       | A-393 |
| vmm_ms_scenario_gen::ms_scenario_gen_exists()         | A-395 |
| vmm_ms_scenario_gen::get_ms_scenario_gen()            | A-397 |
| vmm_ms_scenario_gen::get_ms_scenario_gen_name()       | A-399 |
| vmm ms scenario gen::get names by ms scenario gen()   | A-401 |

| vmm_ms_scenario_gen::get_all_ms_scenario_gen_names()           | A-403 |
|----------------------------------------------------------------|-------|
| vmm_ms_scenario_gen::replace_ms_scenario_gen()                 | A-405 |
| vmm_ms_scenario_gen::unregister_ms_scenario_gen()              | A-406 |
| vmm_ms_scenario_gen::unregister_ms_scenario_gen_by_na<br>A-408 | ıme() |
| vmm_notify                                                     | A-410 |
| vmm_notify::new()                                              | A-411 |
| vmm_notify::copy()                                             | A-412 |
| vmm_notify::configure()                                        | A-413 |
| vmm_notify::is_configured()                                    | A-415 |
| vmm_notify::is_on()                                            | A-416 |
| vmm_notify::wait_for()                                         | A-417 |
| vmm_notify::wait_for_off()                                     | A-418 |
| vmm_notify::is_waited_for()                                    | A-419 |
| vmm_notify::terminated()                                       | A-420 |
| vmm_notify::status()                                           | A-421 |
| vmm_notify::timestamp()                                        | A-422 |
| vmm_notify::indicate()                                         | A-423 |
| vmm_notify::set_notification()                                 | A-424 |
| vmm_notify::get_notification()                                 | A-425 |
| vmm_notify::reset()                                            | A-426 |
| vmm_notify::append_callback()                                  | A-428 |
| vmm_notify::unregister_callback()                              | A-430 |
| vmm_notify::register_vmm_sb_ds()                               | A-432 |
| vmm_notify::unregister_vmm_sb_ds()                             | A-433 |
| vmm_notification                                               | A-434 |
| vmm_notification::indicated()                                  | A-435 |
| vmm_notification::reset()                                      | A-436 |
| vmm_notify_callbacks                                           | A-438 |
| vmm_notify_callbacks::indicated()                              | A-439 |

| vmm_object                          | A-440 |
|-------------------------------------|-------|
| vmm_object::type_e                  | A-442 |
| vmm_object::new                     | A-444 |
| vmm_object::set_parent()            | A-446 |
| vmm_object::get_parent()            | A-448 |
| vmm_object::get_type()              | A-450 |
| vmm_object::get_hier_inst_name()    | A-452 |
| vmm_object::display()               | A-453 |
| vmm_object::psdisplay()             | A-454 |
| vmm_opts                            | A-455 |
| vmm_opts::get_bit()                 | A-459 |
| vmm_opts::get_int()                 | A-461 |
| vmm_opts::get_string()              | A-463 |
| vmm_opts::get_help()                | A-465 |
| vmm_scenario                        | A-466 |
| <pre>'vmm_scenario_new()</pre>      | A-467 |
| 'vmm_scenario_member_begin()        | A-469 |
| 'vmm_scenario_member_end()          | A-471 |
| 'vmm_scenario_member_scalar*()      | A-472 |
| 'vmm_scenario_member_string*()      | A-474 |
| 'vmm_scenario_member_enum*()        | A-475 |
| 'vmm_scenario_member_vmm_data*()    | A-476 |
| 'vmm_scenario_member_vmm_scenario() | A-478 |
| 'vmm_scenario_member_handle*()      | A-479 |
| 'vmm_scenario_member_user_defined() | A-480 |
| vmm_scenario::stream_id             | A-481 |
| vmm_scenario::scenario_id           | A-482 |
| vmm_scenario::scenario_kind         | A-484 |
| vmm_scenario::length                | A-485 |
| vmm_scenario::repeated              | A-486 |

| vmm_scenario::repeat_thresh              | A-488 |
|------------------------------------------|-------|
| vmm_scenario::repetition                 | A-489 |
| vmm_scenario::define_scenario()          | A-490 |
| vmm_scenario::redefine_scenario()        | A-492 |
| vmm_scenario::scenario_name()            | A-493 |
| vmm_scenario::psdisplay()                | A-495 |
| vmm_scenario::set_parent_scenario()      | A-497 |
| vmm_scenario::get_parent_scenario()      | A-499 |
| vmm_scenario_gen                         | A-501 |
| <pre>'vmm_scenario_gen()</pre>           | A-502 |
| 'vmm_scenario_gen_using()                | A-503 |
| vmm_scenario_gen::new()                  | A-504 |
| vmm_scenario_gen::out_chan               | A-505 |
| vmm_scenario_gen::stop_after_n_insts     | A-506 |
| vmm_scenario_gen::get_n_insts()          | A-507 |
| vmm_scenario_gen::stop_after_n_scenarios | A-508 |
| vmm_scenario_gen::get_n_scenarios()      | A-509 |
| vmm_scenario_gen::scenario_set[\$]       | A-510 |
| vmm_scenario_gen::select_scenario        | A-512 |
| vmm_scenario_gen::enum {GENERATED}       | A-513 |
| vmm_scenario_gen::enum {DONE}            | A-514 |
| vmm_scenario_gen::inject_obj()           | A-515 |
| vmm_scenario_gen::inject()               | A-516 |
| vmm_scenario::define_scenario()          | A-517 |
| vmm_scenario_gen::scenario_count         | A-518 |
| vmm_scenario_gen::inst_count             | A-519 |
| vmm_scenario_gen::register_scenario()    | A-520 |
| vmm_scenario_gen::scenario_exists()      | A-522 |
| vmm_scenario_gen::get_scenario()         | A-524 |
| vmm_scenario_gen::get_scenario_name()    | A-526 |

| vmm_scenario_gen::get_scenario_index()          | A-528 |
|-------------------------------------------------|-------|
| vmm_scenario_gen::get_names_by_scenario()       | A-530 |
| vmm_scenario_gen::get_all_scenario_names()      | A-532 |
| vmm_scenario_gen::replace_scenario()            | A-534 |
| vmm_scenario_gen::unregister_scenario()         | A-536 |
| vmm_scenario_gen::unregister_scenario_by_name() | A-538 |
| class-name_scenario                             | A-540 |
| class-name_scenario::log                        | A-541 |
| class-name_scenario::stream_id                  | A-542 |
| class-name_scenario::scenario_id                | A-543 |
| class-name_scenario::define_scenario()          | A-544 |
| class-name_scenario::redefine_scenario()        | A-545 |
| class-name_scenario::scenario_name()            | A-546 |
| class-name_scenario::scenario-kind              | A-547 |
| class-name_scenario::length                     | A-548 |
| class-name_scenario::items[]                    | A-549 |
| class-name_scenario::using                      | A-550 |
| class-name_scenario::repeated                   | A-551 |
| class-name_scenario::repeat_thresh              | A-552 |
| class-name_scenario::allocate_scenario()        | A-553 |
| class-name_scenario::fill_scenario()            | A-554 |
| <i>class-name_</i> scenario::apply()            | A-555 |
| class-name_atomic_scenario                      | A-557 |
| class-name_atomic_scenario::ATOMIC              | A-558 |
| class-name_atomic_scenario::atomic-scenario     | A-559 |
| class-name_scenario_election                    | A-560 |
| class-name_scenario_election::stream_id         | A-561 |
| class-name_scenario_election::scenario_id       | A-562 |
| class-name_scenario_election::n_scenarios       | A-563 |
| class-name scenario election::last selected[\$] | A-564 |

| <pre>class-name_scenario_election::next_in_set</pre>                | A-565 |
|---------------------------------------------------------------------|-------|
| class-name_scenario_election::scenario_set[\$]                      | A-566 |
| class-name_scenario_election::select                                | A-567 |
| class-name_scenario_election::round_robin                           | A-568 |
| class-name_scenario_gen_callbacks                                   | A-569 |
| class-name_scenario_gen_callbacks::pre_scenario_randomiz<br>A-570   | ze()  |
| <pre>class-name_scenario_gen_callbacks::post_scenario_gen() .</pre> | A-571 |
| vmm_scheduler                                                       | A-572 |
| vmm_scheduler::log                                                  | A-573 |
| vmm_scheduler::out_chan                                             | A-574 |
| vmm_scheduler::new()                                                | A-575 |
| vmm_scheduler::start_xactor()                                       | A-576 |
| vmm_scheduler::stop_xactor()                                        | A-577 |
| vmm_scheduler::reset_xactor()                                       | A-578 |
| vmm_scheduler::new_source()                                         | A-579 |
| vmm_scheduler::sched_on                                             | A-580 |
| vmm_scheduler::sched_off()                                          | A-581 |
| vmm_scheduler::schedule()                                           | A-582 |
| vmm_scheduler::get_object()                                         | A-584 |
| vmm_scheduler::randomize_sched                                      | A-586 |
| vmm_scheduler_election                                              | A-587 |
| vmm_scheduler_election::instance_id                                 | A-588 |
| vmm_scheduler_election::election_id                                 | A-589 |
| vmm_scheduler_election::n_sources                                   | A-590 |
| vmm_scheduler_election::sources[\$]                                 | A-591 |
| vmm_scheduler_election::ids[\$]                                     | A-592 |
| vmm_scheduler_election::id_history[\$]                              | A-593 |
| vmm_scheduler_election::obj_history[\$]                             | A-594 |
| vmm_scheduler_election::next_idx                                    | A-595 |

| vmm_scheduler_election::source_idx          | A-596 |
|---------------------------------------------|-------|
| vmm_scheduler_election::obj_offset          | A-597 |
| vmm_scheduler_election::default_round_robin | A-598 |
| vmm_scheduler_election::post_randomize()    | A-599 |
| vmm_subenv                                  | A-600 |
| vmm_subenv::new()                           | A-601 |
| vmm_subenv::log                             | A-603 |
| vmm_subenv::end_test                        | A-604 |
| vmm_subenv::configured()                    | A-605 |
| vmm_subenv::start()                         | A-606 |
| vmm_subenv::stop()                          | A-608 |
| vmm_subenv::cleanup()                       | A-609 |
| vmm_subenv::report()                        | A-610 |
| 'vmm_subenv_member_begin()                  | A-611 |
| 'vmm_subenv_member_end()                    | A-612 |
| 'vmm_subenv_member_scalar*()                | A-613 |
| 'vmm_subenv_member_string*()                | A-615 |
| 'vmm_subenv_member_enum*()                  | A-617 |
| 'vmm_subenv_member_vmm_data*()              | A-619 |
| 'vmm_subenv_member_channel*()               | A-621 |
| 'vmm_subenv_member_xactor*()                | A-623 |
| 'vmm_subenv_member_subenv*()                | A-625 |
| 'vmm_subenv_member_user_defined()           | A-627 |
| vmm_subenv::do_what_e                       | A-629 |
| vmm_subenv::do_psdisplay()                  | A-630 |
| vmm_env::do_vote()                          | A-631 |
| vmm_subenv::do_start()                      | A-632 |
| vmm_subenv::do_stop()                       | A-633 |
| vmm_test                                    | A-634 |
| Using vmt test                              |       |

| vmm_test::log                     | A-639 |
|-----------------------------------|-------|
| vmm_test::new()                   | A-641 |
| vmm_test::get_name()              | A-642 |
| vmm_test::get_doc()               | A-643 |
| vmm_test::run()                   | A-644 |
| 'vmm_test_begin()                 | A-645 |
| 'vmm_test_end()                   | A-647 |
| vmm_test_registry                 | A-648 |
| vmm_test_registry::list()         | A-649 |
| vmm_test_registry::run()          | A-650 |
| vmm_version                       | A-652 |
| vmm_version::major()              | A-653 |
| vmm_version::minor()              | A-654 |
| vmm_version::patch()              | A-655 |
| vmm_version::vendor()             | A-656 |
| vmm_version::display()            | A-657 |
| vmm_version::psdisplay()          | A-658 |
| vmm_voter                         | A-659 |
| vmm_voter::oppose()               | A-660 |
| vmm_voter::consent()              | A-661 |
| vmm_voter::forced()               | A-662 |
| vmm_xactor                        | A-663 |
| vmm_xactor::new()                 | A-664 |
| vmm_xactor::get_name()            | A-665 |
| vmm_xactor::get_instance()        | A-666 |
| vmm_xactor::log                   | A-667 |
| vmm_xactor::stream_id             | A-668 |
| vmm_xactor::prepend_callback()    | A-670 |
| vmm_xactor::append_callback()     | A-672 |
| vmm_xactor::unregister_callback() | A-673 |

| vmm_xactor::notify                     | A-674 |
|----------------------------------------|-------|
| vmm_xactor::start_xactor()             | A-676 |
| vmm_xactor::stop_xactor()              | A-677 |
| vmm_xactor::reset_xactor()             | A-678 |
| vmm_xactor::main()                     | A-680 |
| vmm_xactor::save_rng_state()           | A-681 |
| vmm_xactor::restore_rng_state()        | A-682 |
| vmm_xactor::xactor_status()            | A-683 |
| vmm_xactor::'vmm_callback()            | A-684 |
| vmm_xactor::do_what_e                  | A-685 |
| vmm_xactor::do_psdisplay()             | A-686 |
| vmm_xactor::do_start_xactor()          | A-687 |
| vmm_xactor::do_stop_xactor()           | A-689 |
| vmm_xactor::do_reset_xactor()          | A-691 |
| vmm_xactor::notifications_e            | A-693 |
| vmm_xactor::psdisplay()                | A-695 |
| vmm_xactor::wait_if_stopped()          | A-696 |
| vmm_xactor::wait_if_stopped_or_empty() | A-698 |
| vmm_xactor::get_input_channels()       | A-700 |
| vmm_xactor::get_output_channels()      | A-701 |
| vmm_xactor::inp_vmm_sb_ds()            | A-702 |
| vmm_xactor::exp_vmm_sb_ds()            | A-703 |
| vmm_xactor::register_vmm_sb_ds()       | A-704 |
| vmm_xactor::unregister_vmm_sb_ds()     | A-705 |
| vmm_xactor::kill()                     | A-706 |
| 'vmm_xactor_member_begin()             | A-708 |
| 'vmm_xactor_member_end()               | A-709 |
| 'vmm_xactor_member_scalar*()           | A-710 |
| 'vmm_xactor_member_string*()           | A-712 |
| 'vmm_xactor_member_enum*()             | A-714 |
| 'vmm xactor member vmm data*()         | A-716 |

| 'vmm_xactor_member_channel*()                   | A-718 |
|-------------------------------------------------|-------|
| 'vmm_xactor_member_xactor*()                    | A-720 |
| 'vmm_xactor_member_user_defined()               | A-722 |
| vmm_xactor_callbacks                            | A-724 |
| vmm_xactor_iter                                 | A-725 |
| Using the vmm_xactor_iter Class                 | A-726 |
| Using the Shorthand Macro `foreach_vmm_xactor() | A-727 |
| vmm_xactor_iter::new()                          | A-729 |
| vmm_xactor_iter::first()                        | A-731 |
| vmm_xactor_iter::xactor()                       | A-732 |
| vmm_xactor_iter::next()                         | A-733 |
| 'foreach_vmm_xactor()                           | A-734 |
| Appendix B - Command-line Options               |       |
| Argument Summary                                | B-1   |
| +vmm_channel_shared_log                         | B-2   |
| Appendix C - Class Customization Macros         |       |
| Customizable Class Summary                      | C-2   |
| vmm_atomic_gen                                  | C-3   |
| vmm_scenario_gen                                | C-3   |
| vmm_broadcast                                   | C-3   |
| vmm_scheduler                                   | C-3   |
| vmm_watchdog                                    | C-3   |
| vmm_channel                                     | C-5   |
| vmm_consensus                                   | C-8   |
| vmm_data                                        | C-10  |
| vmm_env                                         | C-12  |

| vmm_log           | C-15 |
|-------------------|------|
| vmm_notify        | C-17 |
| vmm_object        | C-19 |
| vmm_scenario      | C-21 |
| usertype_scenario | C-23 |
| vmm_xactor        | C-25 |
| xvc_manager       | C-28 |
| xvc xactor        | C-29 |

1

### VMM Standard Library Update

This document is currently a specification for the updates made to the VMM Standard Library as described in Appendix A of the *Verification Methodology Manual for SystemVerilog* and the Errata located at http://vmm-sv.org.

Appendix A, Standard Library Classes, of this user's guide, specifies additional classes and class members.

2

### **Shorthand Macros**

The implementation of an extension of the vmm\_data, vmm\_xactor, vmm\_subenv and vmm\_env classes requires the implementation of many methods (for example,

```
vmm_data::compare(), vmm_data::copy(), packing,
vmm_env::start(), etc...). Although you only need to implement
these methods once, they may be cumbersome to maintain. They
are also cumbersome to implement for trivial class extensions.
```

However, a set of shorthand macros exist to help reduce the amount of code required to implement or use VMM class extensions. These shorthand macros provide a default implementation of all methods for specified data members.

The shorthand macros are specified inside the class specification, after the declaration of the data members. It starts with the

```
'vmm_data_member_begin(), 'vmm_env_member_begin(),
'vmm_subenv_member_begin() or
'vmm_xactor_member_begin() macro and ends with the
```

```
corresponding `vmm_data_member_end(),

`vmm_env_member_end(), `vmm_subenv_member_end() or

`vmm_xactor_member_end() macro. The vmm_data shorthand

macro section must then be followed by a

`vmm_data_byte_size() macro. In between, there must be only

corresponding vmm_*_member_*() shorthand data member macro

calls. The order in which the shorthand data member macros are

invoked will determine the order in which data members are printed,

compared, copied, packed and unpacked.
```

The data member macros are type-specific. You must use the macro that corresponds to the type of the data member named in its argument. The available data member macros can be found in the section, "vmm\_data" on page A-135, "vmm\_env" on page A-198, "vmm\_subenv" on page A-600 and "vmm\_xactor" on page A-663.

Example 2-1 Transaction Implemented Using Shorthand Macros

```
class eth_frame extends vmm_data;
   rand bit [47:0] da;
  rand bit [47:0] sa;
  rand bit [15:0] len_typ;
   rand bit [7:0] data [];
  rand bit [31:0] fcs;
   'vmm_data_member_begin(eth_frame)
      'vmm data member scalar(da, DO ALL)
      'vmm_data_member_scalar(sa, DO_ALL)
      'vmm data member scalar(len typ, DO ALL)
      'vmm_data_member_scalar_array(data, DO_ALL)
      `vmm_data_member_scalar(fcs,
                              DO ALL-DO PACK-DO UNPACK)
   'vmm data member end(eth frame)
   'vmm_data_byte_size(1500, this.len_typ + 16)
   constraint valid frame {
      fcs == 0;
endclass
```

The use of shorthand macros remain fully backward compliant with classes implemented with explicitly specified methods. You may choose to implement one class using the shorthand macros and another by explicitly implementing all of the methods.

### **User-defined Implementations**

If the shorthand macros are used, then **all** vmm\_data virtual methods are provided with a default implementation. If it is necessary to provide a different, explicitly coded implementation for one of these methods or data member, it can be implemented using one of two approaches.

### **User-defined Method Implementation**

If most of the default method implementation is suitable, except for one or two specific methods, it is possible to specify a user-defined implementation for those exception methods. The user-defined behavior is specified by implementing one of the following methods, corresponding to the vmm\_data class method, whose default behavior is not suitable.

```
vmm_data::do_psdisplay()
vmm_data::do_is_valid()
vmm_data::do_allocate()
vmm_data::do_copy()
vmm_data::do_compare()
vmm_data::do_byte_size()
vmm_data::do_max_byte_size()
vmm_data::do_byte_pack()
vmm_data::do_byte_unpack()
```

```
vmm_env::do_psdisplay()
vmm_env::do_start()
vmm_env::do_stop()
vmm_env::do_vote()

vmm_subenv::do_psdisplay()
vmm_subenv::do_start()
vmm_subenv::do_stop()
vmm_env::do_vote()

vmm_xactor::do_psdisplay()
vmm_xactor::do_psdisplay()
vmm_xactor::do_start_xactor()
vmm_xactor::do_stop_xactor()
vmm_xactor::do_reset_xactor()
```

The following example shows how to replace the default implementation of the vmm\_data::is\_valid() method by implementing the do\_is\_valid() method. All other methods will use the default implementation provided by the shorthand macros.

### Example 2-2 Overloaded Default Method Implementation

To effectively implement these methods, you must use the shorthand macros. However, if you do not use the shorthand macros (for example, all of the class methods are to be explicitly implemented), you must implement, the normal psdisplay(), is\_valid(), allocate(), copy(), compare(), byte\_size(), max\_byte\_size(), byte\_pack() and byte\_unpack() (for example, not their do\_\* counterparts).

### **User-defined Member Default Implementation**

If the unsuitable implementation in the default method pertains to a specific data member, it is possible to provide a user-defined default implementation for that member. The user-defined implementation will be woven with the other default implementations to create the overall default implementation for all virtual methods.

# **User-defined vmm\_data Member Default Implementation**

For the vmm\_data class, this is accomplished by using the "'vmm\_data\_member\_user\_defined()" macro and implementing a function named do\_membername(). You must implement this function using the following pattern:

```
function bit do_name(
    input vmm_data::do_what_e do_what,
    input string prefix,
    ref string image,
    input classname rhs,
    input int kind,
    ref int offset,
    ref logic [7:0] pack[],
    const ref logic [7:0] unpack());
  do_name = 1; // Success, abort by returning 0
   case (do_what)
      DO_PRINT: begin
         // Add to the 'image' variable, using 'prefix'
      end
      DO COPY: begin
         // Copy from 'this' to 'rhs'
      end
      DO_COMPARE: begin
         // Compare 'this' to 'rhs'
         // Put mismatch description in 'image'
         // Returns 0 on mismatch
      end
      DO_PACK: begin
         // Pack into 'pack' starting at 'offset'
         // Update 'offset' to end of 'pack'
      end
      DO_UNPACK: begin
         // Unpack from 'unpack' starting at 'offset'
         // Update 'offset' to start of next unpacked data
    endcase
endfunction
```

The following example shows how the default method implementation for the da member can be user-specified to display an IP address using the dot form instead of a hexadecimal value, as provided by the default implementation.

### Example 2-3 User-defined Member Default Implementation

```
class eth frame extends vmm data;
  rand bit [47:0] da;
  rand bit [47:0] sa;
  rand bit [15:0] len_typ;
  rand bit [7:0] data [];
  rand bit [31:0] fcs;
   'vmm_data_member_begin(eth_frame)
      'vmm_data_member_user_defined(da, DO_ALL)
      `vmm_data_member_scalar(sa, DO_ALL)
      'vmm data member scalar(len typ, DO ALL)
      'vmm_data_member_scalar_array(data, DO_ALL)
      'vmm_data_member_scalar(fcs,
                              DO ALL-DO PACK-DO UNPACK)
   'vmm_data_member_end(eth_frame)
   'vmm_data_byte_size(1500, this.len+16)
function bit do_da(
    input vmm_data::do_what_e do_what,
    input string prefix,
    ref string image,
    input eth_frame rhs,
    input int kind,
   ref int offset,
   ref logic [7:0] pack[],
    const ref logic [7:0]unpack());
   do_da = 1; // Success, abort by returning 0
   case (do_what)
      DO PRINT: begin
        sformat(image, "%s\n%s DA = %h.%h.%h.%h.%h.%h",
                  this.da[47.40], this.da[39.32],
                  this.da[31:24], this.da[23:16],
                  this.da[15: 8], this.da[ 7: 0]);
      end
      DO COPY: begin
         rhs.da = this.da;
```

```
end
      DO_COMPARE: begin
         if (this.da != rhs.da) begin
             $sformat(image, "this.da (%h.%h.%h.%h.%h)
!= to.da (%h.%h.%h.%h.%h)",
                     this.da[47.40], this.da[39.32],
                     this.da[31:24], this.da[23:16],
                     this.da[15: 8], this.da[ 7: 0],
                     rhs.da[47.40], rhs.da[39.32],
                     rhs.da[31:24], rhs.da[23:16],
                     rhs.da[15: 8], rhs.da[ 7: 0]);
            return 0;
         end
      end
      DO_PACK: begin
         if (pack.size() < offset + 6)</pre>
            pack = new [offset + 6] (pack);
        {pack[offset ], pack[offset+1], pack[offset+2],
         pack[offset+3], pack[offset+4], pack[offset+5]} =
            this.da;
         offset += 6;
      end
      DO_UNPACK: begin
         if (unpack.size() < offset + 6) return 0;</pre>
         this.da = {unpack[offset ], unpack[offset+1],
                    unpack[offset+2], unpack[offset+3],
                    unpack[offset+4], unpack[offset+5]};
         offset += 6;
      end
    endcase
endfunction
   constraint valid_frame {
      fcs == 0;
endclass
```

Note that you **must** provide a default implementation for all possible operations (print, compare, copy, pack and unpack). It is not possible to execute the default implementation that would have otherwise be

provided by the other type-specific shorthand macros. However, it is acceptable to leave the implementation for an operation empty if it not going to be used or has no functional effect.

# User-defined vmm\_env or vmm\_subenv Member Default Implementation

For the vmm\_env and vmm\_subenv classes, it is accomplished by using the "'vmm\_env\_member\_user\_defined()" or "'vmm\_subenv\_member\_user\_defined()" macro respectively and implementing a function named "do\_membername(). This function **must** be implemented using the following pattern:

```
function bit do_name(vmm_env::do_what_e do_what);
  do name = 1; // Success, abort by returning 0
   case (do_what)
      DO_PRINT: begin
         // Add to the 'this. vmm image' variable,
         // using 'this.__vmm_prefix'
      end
      DO VOTE: begin
         // Register with this.end_vote
      end
      DO_START: begin
         // vmm_[sub]env::start() operations.
         // If blocking:
         this.___vmm_forks++;
         fork
         begin
           // Blocking statements...
           this.___vmm_forks--;
         join_none
      end
      DO_STOP: begin
         // vmm [sub]env::stop() operations.
         // If blocking:
         this.___vmm_forks++;
         fork
         begin
```

```
// Blocking statements...
    this.__vmm_forks--;
    end
    join_none
    end
    endcase
endfunction
```

The following example shows how the default method implementation for the 'ahb' transactor can be augmented through an additional user-specified default implementation. In Example 2-4, the default consensus registration for the transactor is augmented with the additional registration of the transactor's input channel.

### Example 2-4 Augmenting a Default Implementation

```
class ahb_subenv extends vmm_subenv;
   ahb_master ahb;

'vmm_subenv_member_begin(ahb_env)
    'vmm_subenv_member_xactor(ahb, DO_ALL)
    'vmm_subenv_member_user_defined(ahb_more)
   'vmm_subenv_member_end(ahb_subenv)

function bit do_ahb_more(vmm_subenv::do_what_e do_what);
   case (do_what)
    DO_VOTE: begin
        this.end_test.register_channel(this.ahb.in_chan);
   end
   endcase
   return 1;
endfunction
```

Note that a default implementation **must** be provided for all possible operations (print, consensus registration, start and stop). It is not possible to execute the default implementation that would otherwise be provided by the other type-specific shorthand macros. However, it is acceptable to leave the implementation for an operation empty if it not going to be used or has no functional effect.

# **User-defined vmm\_xactor Member Default Implementation**

For the vmm\_xactor class, it is accomplished by using the "'vmm\_xactor\_member\_user\_defined()" macro and implementing a function named "do\_membername(). This function must be implemented using the following pattern:

```
function bit do_name(vmm_xactor::do_what_e do_what,
                     vmm xactor::reset e   rst typ);
  do_name = 1; // Success, abort by returning 0
  case (do_what)
     DO PRINT: begin
         // Add to the 'this.__vmm_image' variable,
         // using 'this. vmm prefix'
      end
      DO_START: begin
         // vmm_xactor::start_xactor() operations.
     DO_START: begin
         // vmm_xactor::stop_xactor() operations.
      DO_RESET: begin
         // vmm_xactor::reset_xactor() operations.
   endcase
endfunction
```

Note that a default implementation **must** be provided for all possible operations (print, consensus registration, start and stop). It is not possible to execute the default implementation that would have otherwise be provided by the other type-specific shorthand macros. However, it is acceptable to leave the implementation for an operation empty if it not going to be used or has no functional effect.

# **Unsupported Data Types**

You can use the user-defined default implementation macro for data members of a type not currently supported by a pre-defined shorthand macro. For example, should a member be an instance of a user-defined class not extended from the <code>vmm\_data</code> class, it is necessary to use the user-defined default member implementation to perform the correct <code>display</code>, <code>copy</code>, and <code>compare</code> operations for that class.

The following example shows how you can use a user-defined default implementation with a user-defined class with no display, copy, or compare methods.

### Example 2-5 Class Member Default Implementation

```
class vlan_tag;
  rand bit [ 2:0] pri;
   rand bit
  rand bit [11:0] tag;
endclass
class eth_frame extends vmm_data;
  rand bit [47:0] da;
  rand bit [47:0] sa;
  rand bit [15:0] len_typ;
  rand vlan_tag
                   vlan;
  rand bit [7:0] data [];
  rand bit [31:0] fcs;
   'vmm data member begin(eth frame)
      'vmm data member scalar(da, DO ALL)
      `vmm_data_member_scalar(sa, DO_ALL)
      'vmm_data_member_scalar(len_typ, DO_ALL)
      'vmm data member user defined(vlan, DO ALL)
      'vmm_data_member_scalar_array(data, DO_ALL)
      `vmm_data_member_scalar(fcs,
                              DO ALL-DO PACK-DO UNPACK)
   'vmm data member end(eth frame)
   'vmm_data_byte_size(1500, this.len+16)
```

```
function bit do_vlan(
    input vmm_data::do_what_e do_what,
    input string prefix,
    ref string image,
    input eth_frame rhs,
    input int kind,
    ref int offset,
    ref logic [7:0] pack[],
    const ref logic [7:0] unpack());
   do_da = 1; // Success, abort by returning 0
   case (do_what)
      DO PRINT: begin
         if (this.vlan == null) return 1;
         $sformat(image, "%s\n%s
                                   VLAN: %0d/%b (%h)",
                  this.pri, this.cfi, this.tag);
      end
      DO_COPY: begin
         rhs.vlan = (this.vlan == null) ? null
                    : new this.vlan;
      end
      DO_COMPARE: begin
         if (this.vlan == null && rhs.vlan == null)
            return 1;
         if (this.vlan == null) begin
            image = "No VLAN on this but found on to";
            return 0;
         end
         if (this.rhs == null) begin
            image = "VLAN on this but not on to";
            return 0;
         end
         if (this.vlan.pri != rhs.vlan.pri) begin
        $sformat(image, "this.vlan.pri (%0d) != to.vlan.pri
(%0d)",
                     this.vlan.pri, rhs.vlan.pri);
            return 0;
         end
         if (this.vlan.cfi != rhs.vlan.cfi) begin
         $sformat(image, "this.vlan.cfi (%b) != to.vlan.cfi
(%b)",
                     this.vlan.cfi, rhs.vlan.cfi);
            return 0;
         end
         if (this.vlan.tag != rhs.vlan.tag) begin
```

```
$sformat(image, "this.vlan.tag (%h) != to.vlan.tag
(%h)",
                      this.vlan.tag, rhs.vlan.tag);
            return 0;
         end
      end
      DO_PACK: begin
         if (this.vlan == null) return 1;
         if (pack.size() < offset + 4)</pre>
            pack = new [offset + 4 (pack);
         {pack[offset ], pack[offset+1] = 'h8100;
         {pack[offset+2], pack[offset+3] =
            {this.vlan.pri, this.vlan.cfi, this.vlan.tag};
         offset += 4;
      end
      DO_UNPACK: begin
         if (unpack.size() < offset + 4) return 1;</pre>
         if ({unpack[offset], unpack[offset+1]}
             != 'h8100) return 1;
         this.vlan = new;
         {this.vlan.pri, this.vlan.cfi, this.vlan.tag} =
            {unpack[offset+2], pack[unoffset+3];
         offset += 4;
      end
    endcase
endfunction
   constraint valid_frame {
      fcs == 0;
endclass
```

Virtual interfaces are user-defined types and are not directly supported by a corresponding shorthand macro. Example 2-6 shows how the default method implementation for a transactor can deal with a physical interface through an additional user-specified default implementation.

# Example 2-6 Dealing with physical interfaces

# 3

# Constructing Sub-environments

The VMM promotes the design of transactors and self-checking structures so you can reuse them in different environments. For example, you can construct system-level verification environments of the same basic components used to construct block-level environments.

When you construct a system-level environment using the same basic components used to construct block-level environments, VMM arranges, combines and connects these same basic components, the same way. For example, a block-level self-checking structure—complete with stimulus and response monitors and scoreboard—may be identical in the system-level environment, if the system-level, self-checking mechanism, consists of checking the behavior of the individual blocks which compose it. Similarly, different block-level environments may have a need for similar combinations of basic components, for example, a complete TCP/IP stimulus stack.

You can minimize the overall effort and maintenance, if you construct block and system-level environments by reusing complex testbench structures, which already provide a significant portion of the required functionality.

In this chapter, a "sub-environment" refers to a subset of a verification environment that is reusable in a different verification environment. Sub-environments are not individual transactors. Sub-environments are composed of two or more interconnected transactors, potentially linked to additional elements such as a scoreboard, a file I/O mechanism or a response generator, implementing a specific functionality.

This chapter contains the following sections:

- "Architecting Sub-environments" on page 3-2
- "Implementing Sub-environments" on page 3-6

# **Architecting Sub-environments**

You must identify and architect reusable sub-environments when you first design and architect a verification environment. Like any other reusable components, reusable sub-environments will not happen by accident nor after the fact. Neither can you reuse sub-environments if a verification environment is not designed to take advantage of it.

The remainder of this section will present some guidelines and hints to help identify the architect reusable sub-environments.

A sub-environment may span multiple verification environment layers. The VMM defines different abstraction layers in verification environments. These layers are more logical than structural. Although a transactor or basic verification component will typically sit in a single layer, a sub-environment can encompass transactors and components in different layers.

For example, Figure 3-1 shows a layered verification environment. The self-checking and stimulus protocol stack structures, which can be made into reusable sub-environments, span two of those layers.

Testcase A Scenario Generator Generator Self-Check Monitor Reusable **Functional** Sub-Env. Reusable Sub-Env. Driver Monitor Command Monitor Driver Signal DUT

Figure 3-1 Layered Verification Environment Architecture

# A sub-environment may have transaction-level interfaces.

It would be wrong to read too much in Figure 3-1. Although the depicted sub-environments have physical-level interfaces, a reusable sub-environment can also have transaction-level input and outputs, as shown in Figure 3-2.

A physical-level interface is limited to monitoring signal-level activity on a specific physical bus. A transaction-level interface can be fed using a different monitor, extracting the same transactions transported on a different physical bus. It can also be fed from a driver transactor, as shown in Figure 3-3, eliminating or delaying the need to develop a command-layer monitor if none is readily available.

Figure 3-2 Sub-environment with Transaction-level Interface



Figure 3-3 Sub-environment Interfaced to Driver Transactor



### The structure of a sub-environment can be configurable.

Instead of creating two sub-environment, as shown in Figure 3-3, you can create a single sub-environment which you can configure with or without the protocol stimulus stack. In a block-level environment, you would configure the sub-environment with the protocol stimulus stack. In a system-level environment, another block within the system provides the stimulus, therefore, you would configure the sub-environment without the protocol stimulus stack, as shown in Figure 3-4.

Figure 3-4 Configurable Sub-environment in System-level Environment



There are different ways you can specify the configuration of a sub-environment. The following section, *Implementing Sub-environments*, describes the various techniques.

# **Implementing Sub-environments**

This section provides guidelines and techniques for implementing reusable sub-environments that you can reuse across different verification environments, or instantiate multiple times in the same verification environment.

# Sub-environments shall be encapsulated using the "vmm\_subenv" base class or a derivative.

This base class provides generic functionality required by most sub-environments. It also provides, through virtual methods, standard interfaces for functionality that the sub-environments must provide.

Furthermore, using a common base class for all sub-environments makes it easy to identify their nature and boundaries. Also, a common base class allows the development of generic functionality to deal with a collection of sub-environments. For example, an environment could maintain an array of references to all of the sub-environments it contains to easily start and stop all of them.

## Example 3-1 Sub-environment Declaration

```
class mii_eth_frame_sb extends vmm_subenv;
    ...
endclass
```

# You should derive sub-environment classes from VMM SUBENV.

By default, VMM defines this pre-processor symbol to vmm\_subenv. You may choose to provide your own sub-environment base class, derived from the "vmm\_subenv" base class, to provide additional organization-specific functionality associated with the particular applications or methods used by the organization.

By redefining the value of the macro from the command line, a sub-environment can thus be derived from an organization-specific base class, even if it comes from outside the organization.

## Example 3-2 Retargetable Sub-environment Declaration

```
class mii_eth_frame_sb extends 'VMM_SUBENV;
    ...
endclass
```

# Example 3-3 Retargeting Sub-environment Declarations

```
% vcs +define+VMM_SUBENV=my_subenv ...
```

# All transaction-level interfaces shall be defined as VMM channels constructor arguments.

This process documents the transaction-level connectivity of the sub-environment. These channels can then be directly connected to the appropriate transactors inside the sub-environment.

For example, the input to the self-checking block in the sub-environment shown in Figure 3-2 is a transaction-level interface that you could define as shown in Example 3-4.

# Example 3-4 Transaction-level Interface Definition

```
function new(eth_frame_channel tx_frames_in, ...);
    ...
endfunction: new
```

# All physical-level interfaces shall be defined as virtual modport constructor arguments.

This process documents the physical-level connectivity of the sub-environment. These virtual modports can then be directly connected to the appropriate transactors inside the sub-environment.

For example, the input to the monitors in the sub-environment shown in Figure 3-1 are physical-level interface that could be defined as shown in Example 3-5.

## Example 3-5 Physical-Level Interface Definition

# A null value for a channel or virtual modport constructor argument shall be interpreted as an unconnected interface.

You can specify a *null* literal value for transaction-level interfaces (vmm\_channel references) and physical-level interfaces (virtual modports). You must interpret this as an open connection and thus an unused interface.

The consequences of having an unconnected interface must be appropriately handled by the sub-environment. An unconnected interface may cause the sub-environment to configure itself accordingly. For example, the output channel of a monitor may be sunk if the corresponding output channel is unconnected and a command-level transactor may not be instantiated—or simply not started—if the corresponding virtual modport is unconnected.

If an interface cannot be left unconnected, an error message must be issued.

# Sub-environments should have a reference to a configuration descriptor as a constructor argument

Sub-environments may be configurable in more ways than simply leaving interfaces unconnected. A sub-environment configuration descriptor contains class properties for configuring the sub-environment itself. In addition, the transactors they encapsulate are most likely configurable themselves. A sub-environment configuration descriptor would typically contain a configuration descriptor class property for each encapsulated transactor with its own configuration descriptor.

The sub-environment configuration descriptor would typically be randomized in the  $vmm\_env::gen\_cfg()$  method extension for the environment containing the reusable structure. The randomized (or directed) value would then be passed to the constructor of the sub-environment in the extension of the  $vmm\_env::build()$  step.

# Example 3-6 Sub-environment Configuration Descriptor

```
class mii_eth_frame_sb_cfg;
    rand ahb_cfg ahb;
    rand mii_cfg mii;
endclass: mii_eth_frame_sb_cfg

class mii_eth_frame_sb extends vmm_subenv;
    function new(mii_eth_frame_sb_cfg cfg, ...);
    ...
    endfunction: new
endclass: mii eth frame sb
```

# There shall be a task named configure() to configure the sub-environment and the portion of the DUT associated with the sub-environment.

If the functionality of the sub-environment is configurable, then the sub-environment, and the portion of the DUT that corresponds to the functionality it verifies, must also be configured accordingly.

If the sub-environment and associated DUT functionality is not configurable, this method must still exist to document that fact.

## Example 3-7 Sub-environment DUT Configuration Method

```
class mii_eth_frame_sb extends vmm_subenv;
    ...
    task configure(...);
     ...
     super.configured();
    endtask: configure
endclass: mii_eth_frame_sb
```

There is no virtual method in the "vmm\_subenv" base class corresponding to this task because it will likely require different arguments for different sub-environments.

# The configure() method shall call the "vmm\_subenv::configured()" method upon successful completion.

The "vmm\_subenv::configured()" method is used to confirm to the base class that it—and its associated DUT functionality—has been properly configured and it can be started. If this method is not invoked, the "vmm\_subenv::start()" method will issue an error.

# The configure() method shall configure the DUT through a register abstraction layer.

A sub-environment associated with a specific block-level DUT may be reused in a system-level environment where the corresponding block is no longer directly accessible. The address, physical bus or hierarchical path used to program registers in the block-level DUT may be different than the ones used to originally develop the reusable structure. A register abstraction layer allows registers and memories in a block-level DUT to be accessed in their current state, regardless of their actual physical context. The appropriate register abstraction interface must then be passed as an argument to the <code>configure()</code> task.

# Example 3-8 Configuring through Register Abstraction Layer

Extensions of the "vmm\_subenv" base class implement the "vmm\_subenv::start()", "vmm\_subenv::stop()" and "vmm\_subenv::cleanup()" virtual methods.

These methods implement the corresponding generic steps that must be performed to successfully simulate a testcase that includes the sub-environment. They must be overloaded to perform each step as required by the sub-environment. Even if a method does not need to be extended for a particular sub-environment, it should be extended anyway—and left empty—to explicitly document that fact.

These methods must then be called in their corresponding simulation step method in the extension of the vmm\_env base class where a sub-environment is used.

Extensions of the , "vmm\_subenv::stop()" and "vmm\_subenv::cleanup()" virtual methods shall call their base implementation first.

The implementation of these methods in the base class manages the sequence in which these methods must be invoked. They will report an error if a sub-environment it not properly used.

### Example 3-9 Extending a Simulation Step Method

```
class mii_eth_frame_sb extends vmm_subenv;
...
  virtual task start();
    super.start();
    this.mii.start_xactor();
    ...
  endtask: start
  ...
enclass: mii_eth_frame_sb
```

Extensions of the "vmm\_subenv" base class may implement the "vmm\_subenv::report()" virtual method.

This method is designed to implement any status, coverage or statistical reporting of information collected by the sub-environment. The default implementation is empty.

Extensions of the "vmm\_subenv::report()" method shall not report on the success or failure of the simulation.

Extensions of this method should not be used to determine the pass or fail status of the simulation. This should be left to the vmm\_env::report() method of the environment instantiating the sub-environment. If an error is detected that causes the failure of the

simulation, it should be reported through a <code>vmm\_log</code> error message in the "vmm\_subenv::cleanup()" method. The message service will record the error message and fail the simulation accordingly.

A reference to a vmm\_consensus instance will be provided via the constructor and used to indicate that the sub-environment has reached its end-of-test condition.

The sub-environment must be able to participate in the decision of whether or not to end the simulation. This decision must take into account other sub-environments, the overall verification environments and the testcase itself. The vmm\_consensus utility class offers a well-defined service for collaboration upon deciding when a test is complete and simulation can be halted.

How a sub-environment determines if the test can end or not is specific to the sub-environment itself. It can be implemented in various ways:

- 1. Fork threads in the extension of the "vmm\_subenv::start()" method to watch for conditions, such as a generator being done, to consent or disagree to end the test.
- Have the self-checking structure consent to the end of the test once a pre-determined condition, such as a specific number of observed transactions, has been observed.
- 3. Register all transactors and channels in the sub-environment with the vmm\_consensus instance to consent to the end of test when all transactors are idle and all channels are empty.

4

# **Using Scenarios**

The atomic generator creates a stream of individually-randomized transactions. This is fine for creating broad-spectrum stimulus, but corner cases would likely require a more constrained sequence of transactions. Scenarios are short sequences of transactions that are directed or mutually constrained, or a combination of both.

This chapter describes how to specify single-stream and multi-stream scenarios, both random and directed, as well as hierarchical scenarios.

Appendix A includes detailed documentation for vmm\_scenario\_gen and vmm\_scenario::define\_scenario(), vmm\_ms\_scenario\_gen and vmm\_ms\_scenario.

# **Architecture of the Generators**

The scenario generators and multi-stream scenario generators are transactors that repeatedly select a scenario from a set of available scenarios, randomize it, then execute it. Once a scenario is executed, the total number of transactions created by the scenario is added to the total number of transactions generated by the generator, and the number of generated scenarios is incremented. This process is repeated until the maximum number of scenarios, or transaction descriptors to generate, has been reached or exceeded.

By default, the single-stream scenario generator provides only one scenario: a scenario that randomizes then applies just one transaction. Functionally, the default behavior of the single-stream scenario generator is equivalent to that of the atomic generator. Single-stream scenarios must be registered with a single-stream scenario generator to produce different stimulus. Note that the performance of the default-configuration single-stream scenario generator is significantly lower than the atomic generator because of the overhead associated with selecting, randomizing and applying scenarios. It should not be used as a replacement of the atomic generator.

By default, the multi-stream scenario generator does not provide any scenarios. Multi-stream scenarios must be registered with a multi-stream scenario generator to produce stimulus.

Scenarios are registered to the desired scenario generator instance via the vmm\_scenario\_gen::register\_scenario() or vmm\_ms\_scenario\_gen::register\_ms\_scenario() method. This allows specific generators to generate the desired stimulus

sequence and no other. Should a scenario have to be registered with multiple instances of scenario generators, the transactor iterator can be used, as shown in Example 4-1.

### Example 4-1 Registering a scenario with multiple generators

```
'foreach_vmm_xactor(ahb_scenario_gen, "/./", "/./") begin
   my_ahb_scenario sc = new();
   xact.register_scenario(sc);
end
```

### **Scenario Selection**

As illustrated in Figure 4-1, a generator selects the next scenario to generate, among all of the scenarios registered with it, by randomizing its vmm\_scenario\_gen::select\_scenario or vmm\_ms\_scenario\_gen::select\_scenario class property. The selected scenario is identified by the final value of the vmm\_scenario\_election::select or vmm\_ms\_scenario\_election::select. It is interpreted by the generator as the index in the

vmm\_scenario\_gen::scenario\_set[\$] or
vmm\_ms\_scenario\_gen::scenario\_set[\$] of the scenario to
generate.

Figure 4-1 Scenario selection and execution process

#### Scenario Generator



By default, the vmm\_scenario\_election::round\_robin and vmm\_ms\_scenario\_election::round\_robin constraint blocks constrains the selection process to a round-robin order. By turning off this constraint block, the scenario selection process can be made completely random.

# Example 4-2 Making the scenario selection random

```
env.gen[2].select.round_robin.constraint_mode(0);
```

The instance of the vmm\_scenario\_election or vmm\_ms\_scenario\_election class in the vmm\_scenario\_gen::select\_scenario or vmm\_ms\_scenario\_gen::select\_scenario class property can be replaced to create a different selection process. Various state variables are available to help procedurally or randomly determine the next scenario to execute.

# **Single-Stream Scenarios**

The single-stream scenario generator is a type-specific generator that is declared using the vmm\_scenario\_gen() macro, as shown in Example 4-3. This creates a class named class\_name\_scenario\_gen where class\_name is the name of the user-defined class supplied to the macro.

## Example 4-3 Declaring a single-stream scenario generator

```
class eth_frame extends vmm_data;
    ...
endclass
'vmm_channel(eth_frame)
'vmm_scenario_gen(eth_frame, "Ethernet Frames")
```

The single-stream scenario generator is connected to a single output channel at construction time, or by assigning its vmm\_scenario\_gen::out\_chan class property. All generated scenarios will be injected in that output channel.

# Example 4-4 Instantiating a single-stream scenario generator

```
class tb_env extends vmm_env;
  eth_frame_scenario_gen gen;
  eth_frame_channel gen_to_bfm;
  ...
  virtual function void build();
    super.build();
    this.gen_to_bfm = new();
    this.gen = new("gen", 0, this.gen_to_bfm);
  endfunction
  ...
endclass
```

The macro also defines a single-stream scenario descriptor class named <code>class\_name\_scenario</code>. This class contains a type-specific array of transaction descriptors that are randomized according to the constraints in the scenario descriptor.

The macro predefines an atomic scenario in a class named <code>class\_name\_atomic\_scenario</code>. An instance of this class will be registered by default with any instance of the corresponding single-stream scenario generator. This default scenario will need to be unregistered if it is not desired.

# **Random Scenarios**

By default, single-stream scenarios are randomly generated. The combination of three things makes this happen:

- A single-stream scenario descriptors contains a rand array of user-defined transaction descriptors in the class\_name\_scenario::items[] class property.
- After being selected, the scenario descriptor is automatically randomized by the generator
- The default behavior of the class\_name\_scenario::apply() method copies the content of the class\_name\_scenario::items[] class property onto the generator's output channel.

As illustrated in Example 4-5, a random scenario is defined by extending the <code>class\_name\_scenario</code> class and providing constraints over the elements of the <code>class\_name\_scenario::items[]</code> class property. The maximum length of the scenario must also be specified by calling the <code>vmm\_scenario::define\_scenario()</code> method.

# Example 4-5 Declaring a random single-stream scenario

```
class bad_eth_frames extends eth_frame_scenario;
  function new();
    this.define_scenario("Bad Frames", 10);
  endfunction
```

```
constraint bad_eth_frames_valid {
    foreach (this.items) {
        this.items[i].fcs != 0;
    }
    }
endclass
```

#### **Procedural Scenarios**

Procedural—or directed—scenarios are specified by overloading the  $class\_name\_scenario::apply()$  method. The procedural scenario can be any user-defined code that puts transaction descriptors into the supplied output channel. The total number of procedurally generated transactions is then returned via the  $n\_insts$  argument.

Note that it is important that super.apply() not be called, otherwise any transaction descriptor found in the  $class_name_scenario::items[]$  class property will also be injected into the output channel.

Random transactions can be created by using rand class properties (such as the predefined class\_name\_scenario::items[] class property), or by explicitly calling randomize() on local variables or non-random class properties.

# Example 4-6 Declaring a procedural single-stream scenario

```
class collision extends eth_frame_scenario;
  virtual mii_if sigs;

function new(virtual mii_if sigs);
  this.define_scenario("Collision", 1);
  this.sigs = sigs;
  endfunction
```

If the sequence of transactions generated by the scenario must not be interrupted by stimulus from another scenario (see "Multi-Stream Scenarios" on page 4-11), an output channel may be taken for exclusive use until it is explicitly released. If the channel is not currently taken by another scenario, it will be immediately reserved for the exclusive use of this scenario descriptor. If the channel is currently taken by another scenario, the execution of this scenario descriptor will be suspended until the channel becomes available.

## Example 4-7 Ensuring a transaction order in a single-stream scenario

```
class dot_dot_dot extends eth_frame_scenario;
   function new();
      this.define_scenario("Exclusive", 0);
   endfunction
  virtual task apply(eth_frame_channel channel,
                      ref int unsigned n_insts);
      eth frame fr;
      fr = new;
      fr.randomize() with {...};
      channel.grab(this);
      repeat (3) begin
         channel.put(fr.copy(), .grabber(this));
      channel.ungrab(this);
      n insts += 3;
   endtask
endclass
```

# **Hierarchical Scenarios**

Scenarios can also be described hierarchically by composing them of lower-level scenarios. A hierarchical scenario is a procedural scenario. The lower-level scenario descriptors are simply instantiated in the higher-level scenario descriptor. The higher-level scenario's apply() method calls the lower-level scenario's respective apply() method in the appropriate sequence.

### Example 4-8 Declaring a hierarchical single-stream scenario

Hierarchical scenarios are registered, like any other scenarios. If the sub-scenarios are relevant top-level scenarios, they also need to be registered to become available for selection.

# Example 4-9 Registering hierarchical and flat scenarios

```
xact.register_scenario("Bad then Col", btc);
    xact.register_scenario("Bad Burst", bad);
    end
end
```

To prevent deadlock situations, a channel that is currently taken by a higher-level scenario is available to be taken by any of its lower-level scenarios. To make the exclusive use of an output channel from a higher-level scenario available to a lower-level scenario, it is necessary to specify that the higher-level scenario instance is a parent of the lower-level scenario.

### Example 4-10 Preventing deadlocks in taking the output channel

```
class bad_frames_then_collision extends eth_frame_scenario;
  rand dot_dot_dot ddd;
  rand bad eth frames bad;
  rand collision col;
   function new(virtual mii if sigs);
      this.define_scenario("Bad+Collision", 0);
      this.ddd = new();
      this.bad = new();
      this.col = new(sigs);
      this.ddd.set_parent_scenario(this);
      this.bad.set_parent_scenario(this);
      this.col.set_parent_scenario(this);
   endfunction
  virtual task apply(eth_frame_channel channel,
                      ref int unsigned n_insts);
      channel.grab(this);
      this.bad.apply(channel, n_insts);
      this.col.apply(channel, n insts);
      channel.ungrab(this);
   endtask
endclass
```

# **Multi-Stream Scenarios**

Multi-stream scenarios are able to inject stimulus on multiple output channels. Unlike single-stream scenarios, multi-stream scenarios are not implicitly injected in a channel. They must be explicitly defined by extending their <a href="mailto:vmm\_ms\_scenario:execute">vmm\_ms\_scenario:execute</a>() method. That is not to say that random multi-stream scenarios are not possible! A random multi-stream scenario can be implemented by defining properties as "rand" or by calling "randomize()" from within the <a href="mailto:vmm\_ms\_scenario:execute">vmm\_ms\_scenario:execute</a>() method.

As illustrated in Figure 4-2, multi-stream scenarios interact with channels identified by logical names. This allows the same scenario to be executed on a different set of channels. Channels are associated with a logical name by registering them with an instance of a multi-stream scenario generator, using the vmm\_ms\_scenario\_gen::register\_channel() method. The channel associated with a logical name is obtained from within the vmm\_ms\_scenario::execute() method by calling the vmm\_ms\_scenario::get\_channel() method.

Figure 4-2 Channels in multi-stream scenarios

Multi-stream Scenario Generator



## Example 4-11 Registering logical channel pairs

A multi-stream scenario need not generate stimulus on multiple output channels. A single-channel multi-stream scenario can be used to describe a single-stream scenario. Similarly, a multi-stream scenario generator may be connected to only one output channel, effectively emulating a single-stream scenario generator. The performance of a multi-stream scenario generator used in a single-stream application should be comparable to the performance of a single-stream scenario generator.

# **Procedural Scenarios**

Multi-stream scenarios are procedural scenarios because they do not contain the pre-defined functionality of random scenarios. The only randomization that occurs implicitly is the randomization of the multi-stream scenario descriptor before it is executed. The execution of the procedural scenario could include further randomization of local variables and data members.

A multi-stream scenario is specified by overloading the <a href="mailto:vmm\_ms\_scenario">vmm\_ms\_scenario</a>: execute() task in an extension of the <a href="mailto:vmm\_ms\_scenario">vmm\_ms\_scenario</a> class. Each multi-stream scenario is specified as a separate class extension. The execution of this task constitutes the multi-stream scenario. It is up to the task to create or randomize transaction descriptors then copy them in the appropriate channels. It is important that a proper factory pattern be used when implementing random scenarios so the transaction descriptor may be further constrained.

### Example 4-12 A simple multi-stream scenario

```
class simple scenario extends vmm ms scenario;
   rand ahb_cycle ahb;
        ocp_cycle ocp;
   function new(vmm_scenario parent = null);
      super.new(parent);
      this.ahb = new;
      this.ocp = new;
   endfunction
   virtual task execute(ref int n);
      vmm_channel ocp_chan = this.get_channel("OCP");
      vmm_channel ahb_chan = this.get_channel("AHB");
      fork
         begin
            this.ocp.randomize();
            ocp_chan.put(this.ocp.copy());
         end
         // this.ahb will be randomized when this
         // class is randomized by the generator
         ahb_chan.put(this.ahb.copy());
      join
      n += 2i
   endtask
endclass
```

A multi-stream scenario generator can be connected to any channel instance in the testbench environment. But such a connection does not prevent other transactors to concurrently inject transactions to a channel. A scenario is not guaranteed exclusive access to an output channel. Multiple threads in the same scenario may inject transactions in the same channel. Or an other generator may be actively generating its own stream of transaction in a channel, concurrently with the multi-stream generator.

If a multi-stream scenario requires exclusive access to a channel, to ensure that its specific sequence of transactions is not interrupted or mixed with a sequence from another thread in the same scenario or from another transactor, it must first grab the channel. Once grabbed, all other potential producers on the channel will be blocked from injecting transactions in the channel until it will have been explicitly ungrabbed. When injecting transactions in a potentially grabbed channel, a reference to the scenario currently injecting the transaction must be supplied to *grabber* argument of the vmm\_channel::put() or vmm\_channel::sneak() methods.

# Example 4-13 A multi-stream scenario with exclusive channel access

```
class exclusive_access extends vmm_ms_scenario;
  rand ahb_cycle ahb;

function new(vmm_scenario parent = null);
    super.new(parent);
    this.ahb = new;
endfunction

virtual task execute(ref int n);
    vmm_channel chan = this.get_channel("AHB");
    chan.grab(this);
    repeat (10) chan.put(this.ahb, .grabber(this));
    chan.ungrab(this);
    n += 2;
endtask
endclass
```

# **Hierarchical Scenarios**

Multi-stream scenarios can be composed of other single-stream and multi-stream scenarios. There are two kinds of hierarchical scenarios: "contained" and "distributed".

A contained multi-stream scenario is entirely described and executed by a multi-stream scenario descriptor. It executes within the context of a single multi-stream scenario generator, as illustrated in Figure 4-2. The sub-scenarios in a contained hierarchical scenario execute on the same logical channels as the top-level scenario.

### Example 4-14 Contained hierarchical multi-stream scenario

```
class contained extends vmm_ms_scenario;
   rand simple scenario simple;
  rand exclusive_access excl;
   rand single_stream_scenario sss;
   function new(vmm_scenario parent = null);
      super.new(parent);
      this.simple = new(this);
      this.excl = new(this);
this.sss = new();
      this.sss.set_parent_scenario(this);
   endfunction
  virtual task execute(ref int n);
      fork
         begin
            this.simple.execute(n);
            this.excl.execute(n);
         this.sss.apply(this.get channel("MII"), n);
      join
   endtask
endclass
```

A distributed multi-stream scenario is described and executed by multiple multi-stream scenario descriptors. Each multi-stream scenario descriptor executes within the context of the multi-stream scenario generator where it is registered, as shown in Figure 4-3. The sub-scenarios in a distributed hierarchical scenario execute on the logical channels as registered in the multi-stream scenario generator where they execute.

Figure 4-3 Distributed hierarchical multi-stream scenarios

Multi-stream Scenario Generator



#### Example 4-15 Distributed hierarchical multi-stream scenario

```
class distributed extends vmm_ms_scenario;
   rand simple_scenario
                                simple;
   function new(vmm scenario parent = null);
      super.new(parent);
      this.simple = new(this);
   endfunction
   virtual task execute(ref int n);
         this.simple.execute(n);
         begin
            vmm_ms_scenario mii;
            mii = this.get_ms_scenario("MII_GEN",
                                        "Collision");
            if (mii != null) mii.execute(n);
         end
      join
   endtask
endclass
initial
begin
   vmm_ms_scenario_gen top_gen = new;
   // Assuming that somewhere, this registration happens
   // env.mii_gen.register_ms_scenario("Collision", ...);
   top_gen.register_ms_scenario_gen("MII_GEN",
                                     env.mii gen);
   begin
      distributed d = new;
      this.top_gen.register_ms_scenario("Example", d);
   end
end
```

Of course, a distributed hierarchical scenario can be composed of contained hierarchical scenarios.

## **Implementing Multi-Stream Scenario Generation**

Multi-stream scenarios extend the vmm\_ms\_scenario class and define the execution of the scenario execute() method. The content of the execute() method is controlled entirely by the user, which can be executing single/multiple transactions/scenarios. Execution can be single threaded, multi-threaded, reactive, and so on, depending on the user requirements. Then the scenario object must be registered with a multi-stream generator. This generator executes the registered scenario. Multiple scenarios can be registered to the same MS generator.

#### **Creating and Executing a Multi-Stream Scenario**

#### Create a scenario class and define the execute() method

Create a scenario class extending vmm\_ms\_scenario and define any properties as rand if they are intended to be randomized before the execute() method. Then define the execute() method as needed. YOu can update the n argument of the execute() method to keep track of the number of transactions executed by the generator to which this scenario is registered. The number of transactions is controlled by the stop\_after\_n\_insts property of the generator.

```
class my_scenario extends vmm_ms_scenario;
  rand int NUM;
  int SCN_KIND = define_scenario("SCN", 0);
  constraint cst_num {
    NUM inside {[1:10]};
  }
  function new(vmm_ms_scenario parent = null);
    super.new(parent);
    trans = new();
  endfunction
```

#### Register the scenario to multi-stream scenario generator

Instantiate the scenario created and register it to multi-stream scenario generator object through register\_scenario() method. Generator randomizes the scenario and calls its execute() method. Any number of scenarios can be registered to a multi-stream generator. It executes scenarios in round robin order by default until either the stop\_after\_n\_scenarios or stop\_after\_n\_insts limit is reached.

```
my_scenario scn = new();
vmm_ms_scenario_gen gen = new("GEN");
gen.register_ms_scenario("MY_SCN", scn);
gen.stop_after_n_scnearios = 5;
```

#### **Using Logical Channels in Multi-Stream Scenarios**

Usually, scenarios put/get transactions through VMM channels. To facilitate this, VMM channels can be registered to the multi-stream generator by name and can be accessed in the vmm\_ms\_scenario through its get\_channel() method by specifying the same name.

```
class my_scenario extends vmm_ms_scenario;
....
  task execute(ref int n);
  my_trans tr = new;
  vmm_channel my_chan = get_channel("MY_CHAN");
  tr.randomize();
```

```
my_chan.put(tr);
    tr.notify.wait_for(vmm_data::ENDED);
endtask
endclass

my_scenario scn = new();
my_trans_channel chan = new("mychan", "mychaninst");
vmm_ms_scenario_gen gen = new("GEN");
gen.register_channel("MY_CHAN", chan);
gen.register ms scenario("MY SCN", scn);
```

#### **Simple Multi-Stream Scenario Generation**

The following example shows the basic usage of a multi-stream scenario, where two different kinds of transactions are executed concurrently. You can change the order of execution as needed (dynamic, reactive, and so on).

```
program P;
`include "vmm.sv"
//ALU transaction extending vmm_data
class alu trans extends vmm data;
   typedef enum bit [2:0] {ADD=3'b000, SUB=3'b001,
MUL=3'b010, LS=3'b011, RS=3'b100} kind_t;
   rand kind t kind;
   rand bit [3:0] a, b;
   rand bit [6:0] y;
`vmm data member begin(alu trans)
   `vmm_data_member_enum(kind, DO_ALL)
   `vmm_data_member_scalar(a, DO_ALL)
   `vmm_data_member_scalar(b, DO_ALL)
   `vmm data member scalar(y, DO ALL)
`vmm data member end(alu trans)
endclass
`vmm channel(alu trans)
//APB transaction extending vmm_data
class apb trans extends vmm data;
  typedef enum bit {READ=1'b0, WRITE=1'b1} kind_e;
```

```
rand bit [31:0] addr;
  rand bit [31:0] data;
  rand kind e
                  kind;
  `vmm_data_member_begin(apb_trans)
     `vmm_data_member_scalar(addr, DO_ALL)
     `vmm_data_member_scalar(data, DO_ALL)
     `vmm_data_member_enum(kind, DO_ALL)
  `vmm_data_member_end(apb_trans)
endclass
`vmm channel(apb trans)
//Multi-stream scenario with concurrent execution of 2
transactions of different //stream.
class my_scenario extends vmm_ms_scenario;
   alu_trans_channel alu_chan;
   apb_trans_channel apb_chan;
   rand apb_trans apb_tr; //Transaction gets randomized
                  //when this ms scenario gets randomized
   alu trans
                  alu_tr; //Transaction won't get
randomized
   int MY_SCN = define_scenario("MY_SCN", 0);
   function new(vmm_ms_scenario parent=null);
     super.new(parent);
     apb tr = new();
   endfunction
   virtual task execute(ref int n);
     $cast(alu_chan, this.get_channel("ALU_SCN_CHAN"));
     $cast(apb_chan, this.get_channel("APB_SCN_CHAN"));
     fork
       begin
          alu_trans tr;
          $cast(tr, alu_tr.copy());
          tr.randomize();
          alu_chan.put(tr);
          n++; //Must update the number of transactions
       end
       begin
         apb_trans tr;
         $cast(tr, apb_tr.copy());
         apb_chan.put(tr);
```

```
n++;
                    //User must update the number of
transactions.
       end
     join
   endtask
endclass
program P;
`include "vmm.sv"
initial begin
   alu_trans_channel alu_chan = new("ALU_CHAN", "Chan");
   apb_trans_channel apb_chan = new("APB_CHAN", "Chan");
   vmm_ms_scenario_gen gen = new("Gen");
      //Multi-stream scenario generator
   my_scenario scn = new;
   gen.register_channel("ALU_SCN_CHAN", alu_chan);
      //register alu_chan channel to the generator
   gen.register_channel("APB_SCN_CHAN", apb_chan);
      //register apb_chan channel to the generator
   gen.register_ms_scenario("SCN", scn);
      //register multi-stream scenario to the generator
   gen.stop_after_n_scenarios = 5;
   gen.start_xactor();
   fork
     repeat(5) begin
       alu_trans tr;
       alu chan.get(tr);
       tr.display("ALU:");
     end
     repeat(5) begin
       apb trans tr;
       apb_chan.get(tr);
       tr.display("APB:");
     end
   join
end
endprogram
```

The example above outputs APB transactions and ALU transactions concurrently five times since the scenario gets executed five times (stop\_after\_n\_scenarios = 5).

#### **Hierarchical Multi-Stream Scenarios**

Multi-stream scenarios allow you to reuse existing single stream scenarios and other multi-stream scenarios in a hierarchical way. You can instantiate other scenarios and execute them. In case of a single stream scenario, its apply() method must be called after it is randomized, and in case of a multi-stream scenario, the execute() method must be called after randomization. Any registered multi-stream scenario handle can be obtained inside any other scenario by its name. Any level of hierarchy can be achieved using this approach.

```
class my_subsystem_scenario extends vmm_ms_scenario;
   rand cpu_ms_write_scenario cpu_wr_scn;
   rand dma_single_stream_scenario dma_scn;
   int SCN_KIND = define_scenario("MSCN", 0);
   function new(vmm ms scenario parent = null);
     super.new(parent);
     cpu_wr_scn = new();
     dma_scn = new();
   endfunction
   task execute(ref int n);
        vmm_ms_scenario cpu_rd_scn =
get_ms_scenario("CpuReadScn");
        fork
           begin
               cpu_wr_scn.execute(n);
               void'(cpu rd scn.randomize());
               cpu_rd_scn.execute(n);
           end
```

## **Coordinating Multi-Stream Scenario Generators**

Verification at subsystem/system level needs co-ordination between various generators. VMM allows a generator to get registered to another generator and execute the scenarios of registered generators. This enables a top level generator control and synchronize the execution of scenarios of other generators. You can get a handle of scenario of any registered generator by specifying the name of the required scenario and its generator in the get\_ms\_scenario() method. Note that the registered generators should not be started, since the top generator is active.

```
Top MS Generator
                      "OCPGen", "OCP_Scn2".execute();
                      "AHBGen", "AHB_Scn1".execute();
                      "AHBGen", "AHB_Scn2".execute();
                      "PCIGen", "PCI_Scn2".execute();
                      MS Gen Registry
                      "PCIGen", "OCPGen", "ABHGen"
PCI MS Generator
                          OCP MS Generator
                                                     AHB MS Generator
    MS scenario
                               MS scenario
                                                          MS scenario
    "PCI_Scn1"
                               "OCP_Scn1"
                                                          "AHB_Scn1"
    MS scenario
                               MS scenario
                                                          MS scenario
    "PCI Scn2"
                               "OCP_Scn2"
                                                          "AHB Scn2"
   PCI Driver BFM
                              OCP Driver BFM
                                                         AHB Driver BFM
    class top_scenario extends vmm_ms_scenario;
        int SCN_KIND = define_scenario("TOP_SCN", 0);
        task execute(ref int n);
              vmm_ms_scenario ocp_scn2 =
    get_ms_scenario("OCP_SCN2", "OCPGen");
              vmm_ms_scenario ahb_scn1 =
```

```
get_ms_scenario("AHB_SCN1", "AHBGen");
        vmm ms scenario ahb scn2 =
get_ms_scenario("AHB_SCN2", "AHBGen");
        vmm_ms_scenario pci_scn1
get_ms_scenario("PCI_SCN1", "PCIGen");
        void`(ocp_scn2.randomize()); ocp_scn2.execute();
        void`(ahb_scn1.randomize()); ahb_scn1.execute();
        void`(ahb_scn2.randomize()); ahb_scn2.execute();
        void`(pci_scn1.randomize());    pci_scn1.execute();
endclass
   ocp scenariol ocp scn1 = new;
   ocp_scenario2 ocp_scn2 = new;
   vmm_ms_scenario_gen ocp_gen = new("OcpGen");
   ocp_gen.register_ms_scenario("OCP_SCN1", ocp_scn1);
   ocp_gen.register_ms_scenario("OCP_SCN2", ocp_scn2);
   ahb scenariol ahb scn1 = new;
   ahb_scenario2 ahb_scn2 = new;
   vmm ms scenario gen ahb gen = new("AhbGen");
   ahb_gen.register_ms_scenario("AHB_SCN1", ahb_scn1);
   ahb_gen.register_ms_scenario("AHB_SCN2", ahb_scn2);
  pci_scenario1 pci_scn1 = new;
  pci scenario2 pci scn2 = new;
   vmm_ms_scenario_gen pci_gen = new("PciGen");
  pci_gen.register_ms_scenario("PCI_SCN1", pci_scn1);
  pci_gen.register_ms_scenario("PCI_SCN2", pci_scn2);
  vmm_ms_scenario_gen, top_gen = new("TopGen");
   top_gen.register_ms_scenario_gen("OCPGen", ocp_gen);
   top_gen.register_ms_scenario_gen("AHBGen", ahb_gen);
   top gen.register ms scenario gen("PCIGen", pci gen);
   top_gen.start_xactor();
```

A scenario can reserve a channel for exclusive use. The vmm\_channel::grab() method grabs a channel for the exclusive use of a scenario and its sub-scenarios. If the channel is currently grabbed by another scenario, the task will block until the channel can be grabbed by the specified scenario descriptor. The channel will remained grabbed until it is released by calling

vmm\_channel::ungrab().

```
task my_ms_scenario::execute(ref int n);
   vmm_channel to_eth0 = get_channel("ETH0");
  vmm_channel to_eth1 = get_channel("ETH1");
   fork
     begin
         to_eth0.grab(this);
         repeat (10) to_eth0.put(short_fr,.grabber(this));
         to.eth0.ungrab(this);
      end
      begin
         to_eth1.grab(this);
         repeat ( 3) to_eth1.put(long_fr, .grabber(this));
         to eth1.ungrab(this);
      end
   join
  n += 13;
endtask
```

If a channel has been grabbed by a scenario that is a parent of the specified scenario, then the channel is immediately grabbed by the scenario.

```
task your_ms_scenario::execute(ref int n);
   my_ms_scenario mine = new(this);
   vmm_channel to_eth = get_channel("ETHO");

   to_eth.grab(this);
   to_eth.put(bad, .grabber(this));
   mine.execute(n);
   to_eth.put(bad, .grabber(this));
   to_eth.ungrab(this);
   n += 2;
```

endtask

When a channel is grabbed, the **vmm\_channel::GRABBED** notification is indicated.

It is important to note that grabbing multiple channels creates a possible deadlock situation. For example, two multi-stream scenarios may attempt to concurrently grab the same multiple channels, but in a different order. This might result in some of the channels to be grabbed by one of the scenario and some of the channels to be grabbed by the other. This would create a deadlock situation because neither scenario would eventually grab the remaining required channels. To avoid this situation, the vmm\_ms\_scenario::grab\_channels() method should be used to grab multiple channels.

## **Configuring Scenario Generators**

Scenario generators are configured by using many concurrent mechanisms. Any one of these mechanisms can be used by itself or in combination with others to achieve the desired results.

#### **Stopping a Generator**

The total number of scenarios to generate is specified by their  $stop\_after\_n\_scenarios$  class property. By default, it is set to zero or an infinite number of scenarios. Example 4-16 shows how a specific scenario generator instance may be configured to automatically stop after generating one scenario.

#### Example 4-16 Configuring the number of scenarios to generate

```
initial
begin
   env.build();
   env.gen.stop_after_n_scenarios = 1;
   env.run();
end
```

The minimum total number of transactions to generate is specified by their <code>stop\_after\_n\_insts</code> class property. By default, it is set to zero—or an infinite number of transactions. Example 4-17 shows how all instances of a scenario generator type may be configured to automatically stop after generating at least one hundred transactions.

#### Example 4-17 Configuring the number of transactions to generate

```
initial
begin
    env.build();
    begin
        'foreach_vmm_xactor(ahb_scenario_gen, "/./", "/./")
            xact.stop_after_n_insts = 100;
    end
    env.run();
end
```

#### **Available Scenarios**

The scenarios that are available to be generated by the generator must be registered with a generator. By default, single-stream scenario generators only know about the "atomic" scenario, and multi-stream scenario generators do not know about any scenarios. Example 4-18 shows how the default atomic scenario was removed from a single-stream scenario generator instance. Example 4-19 shows how a user-defined scenario can be registered with all instances of a specific scenario generator class.

#### Example 4-18 Removing scenarios

```
initial
begin
   env.build();
   env.gen.unregister_scenario_by_name("Atomic");
   env.run();
end
```

#### Example 4-19 Registering scenarios

It is also possible to design a verification environment where scenarios can be automatically registered with all instances of the relevant scenario generators. Example 4-20 shows how to implement a type-specific global scenario registry and automatic scenario registration in an environment.

#### Example 4-20 Automatic scenario registration

```
endfunction
endclass
class a_scenario extends auto_ahb_scenario;
   static local a scenario sc = new();
   static local bit _dummy = auto_register("A", this._sc);
endclass
class b_scenario extends auto_ahb_scenario;
   static local b_scenario _sc = new();
   static local bit _dummy = auto_register("B", this._sc);
endclass
class tb_env extends vmm_env;
   virtual task build();
      foreach (auto_ahb_scenario::names[i]) begin
         'foreach vmm xactor(ahb scenario gen,
                             "/./", "/./")
            xact.register_scenario(
            auto ahb scenario::names[i],
            auto_ahb_scenario::registry[i]);
      end
   endtask
endclass
```

#### **Scenario Generation Order**

The next scenario to generate is defined by randomizing their respective <code>select\_scenario</code> class property. By default, scenarios are selected in a round-robin fashion. The scenario selection can be modified by changing the constraints on the <code>select</code> subclass property. Example 4-2 shows how the scenario selection process for a specified generator instance can be configured to randomly select the next scenario. Example 4-21 shows how the scenario selection process for all multi-stream

scenario generator instances can be configured to select one specific scenario, then another specific scenario, then randomly make a selection from the remaining scenarios.

#### Example 4-21 Configuring the scenario selection process

```
class a then b then random extends
   vmm_ms_scenario_election;
   constraint round_robin {
      if (scenario id == 0) select == 0;
      if (scenario_id == 1) select == 1;
      if (scenario id > 1) select > 1;
endclass
initial
begin
   env.build();
   begin
      a_then_b_then_random sel = new;
      'foreach_vmm_xactor(vmm_ms_scenario_gen,
                           "/./", "/./") begin
         a_scenario a = new;
         b scenario b = new;
         xact.scenario_set.push_front(b);
         xact.scenario_set.push_front(a);
         xact.select scenario = sel;
      end
   end
   env.run();
end
```

A "directed" testcase may be implemented by running one "top-level" scenario. This can be accomplished by making sure this top-level scenario will be the first one selected by pushing it at the front of the <code>scenario\_set</code> array and configuring the generator to execute only one scenario. Example 4-22 assumes the existence of a top-level multi-stream scenario generator to execute such a directed testcase.

#### Example 4-22 Running only one top-level scenario

class directed test extends

```
vmm_ms_scenario;
...
endclass

initial
begin
    env.build();
    begin
        directed_test test = new;
        env.top_gen.push_front(test);
        env.top_gen.stop_after_n_scenarios = 1;
    end
    env.run();
end
```

## **Constraining Transactions**

The *items* class property, in single-stream scenario descriptors, implements a two-stage factory for generating random transactions. First, the array is filled with copies of the *using* class property, if it is not null. Once filled, the array is repeatedly randomized and its result content is then copied onto the output channel.

To modify the constraints on all the transactions in a single-stream scenario descriptor, a factory instance should be assigned to the using class property, as shown in Example 4-23. Note that it is important that the copy() method be properly overloaded in the transaction class extension. This will ensure that the items array will be filled with instances of the using class property.

#### Example 4-23 Modifying constraints in all transactions

```
class my_ahb_tr extends ahb_tr;
  constraint my_constraints {
    ...
}
    'vmm_data_member_begin(my_ahb_tr)
    'vmm_data_member_begin(my_ahb_tr)
endclass
```

```
initial
begin
    env.build();
    begin
        my_ahb_tr tr = new;
        foreach (env.gen.scenario_set[i]) begin
            env.gen.scenario_set[i].using = tr;
        end
    end
    end
    env.run();
end
```

To modify the constraints on a specific transaction in a single-stream scenario descriptor, a factory instance should be assigned to the required *items* element, as shown in Example 4-24. The remaining array elements will be filled in with default factory instances.

#### Example 4-24 Modifying constraints in a specific transaction

```
class my_ahb_tr extends ahb_tr;
   constraint my_constraints {
   'vmm_data_member_begin(my_ahb_tr)
   'vmm data member begin(my ahb tr)
endclass
initial
begin
   env.build();
   begin
      ahb_tr_scenario sc;
      my_ahb_tr tr = new;
      sc = env.gen.get_scenario("Aa");
      sc.items.fill_scenario();
      sc.items[0] = tr;
   end
   env.run();
end
```

Example 4-25 To modify the constraints on the components of a multi-stream scenario descriptor or a hierarchical single-stream scenario descriptor, the randomized class properties should be assigned required instances, as shown in Example 4-25. Modifying constraints in other scenario descriptors

```
class my_ahb_tr extends ahb_tr;
   constraint my_constraints {
   'vmm data member begin(my ahb tr)
   'vmm_data_member_begin(my_ahb_tr)
endclass
initial
begin
   env.build();
   begin
      some_scenario sc;
      my_ahb_tr tr = new;
      sc = env.gen.get_scenario("Aa");
      sc.ahb = tr;
   end
   env.run();
end
```

# 5

## VMM Standard Library Customization

The components of the VMM Standard Library are designed to meet the needs of the vast majority of users without additional customization. However, large organizations may wish to customize the components of the VMM Standard Library to offer organization-specific features and capabilities not readily available in the standard version.

You should us the Standard Library customization mechanisms described in this chapter, and in Appendix C, as a last resort. We recommend using the user-defined extension mechanisms provided by the various base and utility classes, such as virtual and callback methods.

## **Adding to the Standard Library**

You can extend the VMM Standard Library by automatically including up to two user-specified files in the vmm. sv file. All user-defined Customization are then embedded in the same package as the VMM Standard Library and become automatically visible without further modifications to user code.

If the symbol `VMM\_PRE\_INCLUDE is defined, the file specified by the definition is included at the beginning of the vmm.sv file, at the file level, before the VMM standard library package. You can use this symbol to import the pre-processor declarations needed to customize the VMM Standard Library and to define the global customization symbols.

If the symbol `VMM\_POST\_INCLUDE is defined, the file specified by the definition is included at the top of the VMM standard library package, but only after all of the known class names have been defined. You can use this symbol to import declarations and type definitions needed by a customized VMM Standard Library and the implementation of the VMM Standard Library customizations that are built on the predefined classes.

#### Example 5-1 Inclusion points in the vmm.sv file

```
'include 'VMM_PRE_INCLUDE
...
package _vcs_vmm;
  typedef class vmm_xactor;
  'ifdef VMM_XACTOR_BASE
       typedef class 'VMM_XACTOR_BASE
  'endif
  ...
  'include 'VMM_POST_INCLUDE
  ...
  class vmm_broadcast extends 'VMM_XACTOR;
  ...
endpackage
```

<u>NOTE</u>: The symbol definition must include the double quotes surrounding the filename.

#### Example 5-2 Adding to the VMM Standard Library

```
vcs -sverilog -ntb_opts rvm \
    +define+VMM_PRE_INCLUDE=\"vmm_defines.svh\" \
    +define+VMM_POST_INCLUDE=\"acme_stdlib.sv\" ...
```

## **Customizing Base Classes**

The vmm\_data, vmm\_channel, vmm\_xactor and vmm\_env base classes are designed to be specialized into different protocol-specific transaction descriptors, transactors and verification environments. A set of organization-specific base classes can be created to introduce organization-specific generic functionality to all VMM components created by that organization, as illustrated in Example 5-3 and Example 5-4.

#### Example 5-3 Organization-specific transactor base class

```
class acme_xactor extends vmm_xactor;
    ...
endclass: acme xactor
```

#### Example 5-4 Transactor based on organization-specific base class

```
class ahb_master extends acme_xactor;
    ...
endclass: ahb master
```

A problem exists that any VMM component not written by the organization, such as the one shown in Example 5-5, will not be based on that organization's base class. This makes several kinds of features (such as automatically starting all transactor instances when acme\_env::start() is executed) impossible to create.

#### Example 5-5 Transactor based on standard base class

```
class ocp_master extends vmm_xactor;
    ...
endclass: ocp_master
```

You can use the following techniques to customize the VMM base classes. Although the techniques are described using the vmm\_xactor base class, you can be apply them to the vmm\_data and vmm\_env base classes as well. The only difference is that their respective symbols would start with "VMM\_DATA" and "VMM\_ENV" respectively, instead of "VMM\_XACTOR".

Appendix C details the customization macros available with all predefined components in the VMM standard library.

## **Symbolic Base Class**

All VMM-compliant components should be based on the symbolic base class specified by the 'VMM\_XACTOR symbol, as shown in Example 5-6. Upon compilation, you can redefine the symbol (defined by default to be "vmm\_xactor") to cause the transactor to be based on an alternate (but homomorphic) base class, as shown in Example 5-7. This alternate base class should ultimately be based on vmm\_xactor.

#### Example 5-6 Transactors based on symbolic base class

```
class ahb_master extends `VMM_XACTOR;
    ...
endclass: ahb_master

class ocp_master extends `VMM_XACTOR;
    ...
endclass: ocp_master
```

#### Example 5-7 Redefining the symbolic vmm\_xactor base class

```
'define VMM_XACTOR acme_xactor
```

In the above example, the simple mechanism works if the constructor of the alternate base class has the exact same arguments as the vmm\_xactor base class. Additional macros are provided to support non-homomorphic constructors.

You should write transactors using the following (see Example 5-8):

- VMM\_XACTOR\_NEW\_ARGS
- VMM\_XACTOR\_NEW\_CALL

Notice how a comma does not preced each macro. The purpose of this is to handle any instance where the symbols are not defined. It also implies that, whenever these symbols are defined, their definition must start with a comma.

#### Example 5-8 Transactor supporting non-homomorphic base constructor

You can then use an alternate transactor base class by defining the symbolic constructor argument macros appropriately. For example Example 5-9 shows how to use the alternate base class shown in Example 5-10.

#### Example 5-9 Using a non-homomorphic transactor base class

In order to be backward compatible with existing VMM-compliant transactors, the first arguments of the alternate base class must match the arguments of the standard vmm\_xactor base class and provide default argument values for any subsequent arguments, as shown in Example 5-10.

#### Example 5-10 Backward-compatible alternate base class

All predefined transactions, transactors and verification environments in the VMM library (vmm\_broadcast, vmm\_scheduler, vmm\_atomic\_gen and vmm\_scenario\_gen) and application packages (vmm\_rw\_access, vmm\_rw\_xactor, vmm\_ral\_env) are written using symbolic base classes and additional constructor arguments. By default, they are based on the standard VMM base classes.

Appendix C details the customization macros available with all predefined components in the VMM standard library. Refer to the User's Guide which corresponds to the VMM application package for the available customization macros.

It is important to note that the implementation of virtual methods are sometimes required to invoke the base class implementation (for example, vmm\_xactor::start\_xactor()) and sometimes may not (for example, vmm\_data::compare()). When using an alternate vmm\_data base class, it is important to understand that, except for vmm\_data:copy\_data(), none of the virtual methods in the base class are called by their respective extensions.

## **Customizing Utility Classes**

The vmm\_log, vmm\_notify and vmm\_consensus utility classes are designed to be used as-is when creating verification components, verification environments and test cases. You can create a set of organization-specific utility classes to introduce organization-specific generic functionality to all VMM components, environments and test cases created by that organization, as illustrated in Example 5-11.

#### Example 5-11 Organization-specific message interface

```
class acme_log extends vmm_log;
    ...
endclass: acme_log
```

A problem exists that any VMM component not written by the organization, such as the standard library component shown in Example 5-12, will not use that organization's utility class. This makes several kind of features impossible to create.

#### Example 5-12 VMM base class using standard utility class

```
class vmm_xactor;
   vmm_log log;
   ...
endclass: vmm_xactor
```

You can use the following techniques to customize the VMM utility classes. Although the techniques are described using the <code>vmm\_log</code> utility class, you can apply them to the <code>vmm\_notify</code> and <code>vmm\_consensus</code> utility classes as well. The only difference is that their respective symbols would start with "VMM\_NOTIFY" and "VMM\_CONSENSUS" respectively instead of "VMM\_LOG".

Appendix C details the customization macros available with all predefined components in the VMM standard library.

## **Symbolic Utility Class**

All VMM-compliant components should use the symbolic base class specified by the 'VMM\_LOG symbol, as shown in Example 5-13 and Example 5-14. You can redefine the symbol (defined by default to be "vmm\_log") at compile-time to cause the base classes and components to use an alternate (but homomorphic) utility class, as shown in Example 5-15. This alternate utility class should ultimately be based on vmm\_log.

#### Example 5-13 VMM Base class using symbolic utility class

#### Example 5-14 Scoreboard using symbolic utility class

#### Example 5-15 Redefining the symbolic vmm\_log utility class

```
'define VMM_log acme_log
```

The simple mechanism shown above works if the constructor of the alternate utility class has the exact same arguments as the vmm\_log utility class.

All predefined elements in the VMM library and application packages are written using symbolic utility classes. By default, they use the standard VMM utility classes.

Appendix C details the customization macros available with all predefined components in the VMM standard library. Refer to the User's Guide which corresponds to the appropriate VMM application package for the available customization macros.

## **Underpinning a Classes**

SystemVerilog does not support multiple inheritance. Class inheritance is limited to a single lineage. It may be desirable to have all transactors be derived from more than one base class.

For example, it may be useful to have all transactors derived from the organization-specific transactor base class and the organization-specific "any class" base class. Figure 5-1(a) displays how to accomplish this in a language supporting multiple inheritance, such as C++. Figure 5-1(b) and Figure 5-1(c) show two alternative implementations in a single-inheritance language, such as SystemVerilog.

Figure 5-1 Transactor inheriting from more than one class



You can implement the inheritance shown in Figure 5-1(b) by using the VMM\_XACTOR symbolic base class macros shown in "Customizing Base Classes" on page 5-3. However, this can only be done if the ultimate base class can, in turn, be based on the vmm\_xactor base class—which is not always possible or sensible.

It is possible to base the VMM Standard Library base and utility classes on a suitable user-defined base class. Although the techniques are described using the vmm\_xactor base class, they can be applied to the all other base and utility classes defined in the VMM Standard Library as well. The only difference is that their respective symbols would start, for example, with "VMM\_DATA" and "VMM\_LOG" respectively instead of "VMM\_XACTOR".

A Standard Library base or utility class can be based on a user-defined class by appropriately defining the following macros:

- VMM\_XACTOR\_BASE
- VMM\_XACTOR\_BASE\_NEW\_ARGS
- VMM XACTOR BASE NEW CALL

• VMM\_XACTOR\_BASE\_METHODS

If you define the VMM\_XACTOR\_BASE macro, the vmm\_xactor base class becomes implemented as shown in Example 5-16.

#### Example 5-16 Targetable vmm\_xactor base class

The VMM\_XACTOR\_BASE symbol is used to define the name of the base class that the vmm\_xactor class should be based on.

The VMM\_XACTOR\_BASE\_NEW\_ARGS symbol is optionally used to define additional arguments required by the base class constructor if any. When defined, these symbols must include an initial comma.

The VMM\_XACTOR\_BASE\_NEW\_CALL symbol is optionally used to define the arguments when calling the base class constructor, if any.

The VMM\_XACTOR\_BASE\_METHODS symbol is optionally used to overload any virtual methods from the base class in the vmm\_xactor base class, if any.

Example 5-17 shows how the vmm\_xactor base class can be targeted to the base class shown in Example 5-18.

#### Example 5-17 Underpinning vmm\_xactor base class

```
'define VMM_XACTOR_BASE any_class
'define VMM_XACTOR_BASE_METHODS \
   virtual function string whoami(); \
     return "vmm_xactor"; \
   endfunction: whoami
```

#### Example 5-18 Ultimate base class

```
virtual class any_class;
   virtual function string whoami();
endclass: any_class
```

If you choose to expose the arguments of the new base class underpinning the vmm\_xactor base class to the transactors, you must add the content of the following symbols:

- VMM XACTOR BASE NEW ARGS
- VMM\_XACTOR\_BASE\_NEW\_CALL

...to the following symbols, respectively:

- VMM\_XACTOR\_NEW\_ARGS
- VMM\_XACTOR\_NEW\_CALL

#### vmm\_object

The "vmm\_object" base class is an optional VMM Standard Library customization extension that provides a common base underpinning the vmm\_data, vmm\_scenario, vmm\_ms\_scenario, vmm\_channel, vmm\_notify, vmm\_xactor, vmm\_subenv, vmm\_env, vmm\_consensus and vmm\_test classes.

This optional customization is enabled by including the vmm\_object.svh and vmm\_object.sv files at the 'VMM\_PRE\_INCLUDE and 'VMM\_POST\_INCLUDE points respectively:

```
% vcs ... \
    +define+VMM_PRE_INCLUDE=$VMM_HOME/sv/std_lib/opt/vmm_object.svh \
    +define_VMM_POST_INCLUDE=$VMM_HOME/sv/std_lib/opt/vmm_object.sv \
    ...
% vcs ... \
    +define+VMM_PRE_INCLUDE=$VCS_HOME/etc/rvm/sv/std_lib/opt/vmm_object.svh \
    +define_VMM_POST_INCLUDE=$VCS_HOME/etc/rvm/sv/std_lib/opt/vmm_object.sv \
```

See "vmm\_object" on page A-440 for more details on the functionality provided by this optional customization.

### **Base Classes as IP**

The base class underpinning mechanism shown above can be applied recursively to any class hierarchy. This allows the creation of base class IP that can be positioned between two appropriately-written classes.

For example, Example 5-19 shows a VMM-compliant transactor base class provided by company XYZ. Any organization, whose transactor base class has a structure similar to the one shown in Example 5-9, can then leverage that base class by inserting it into their transactor class hierarchy.

By default, this third-party base class should be based on the vmm\_xactor base class and can thus be easily inserted between the organization's transactor base class and the vmm\_xactor base class as shown in Example 5-20. But it can also be inserted above the organization's own transactor base class as shown in Example 5-21.

#### Example 5-19 Transactor base class IP

```
`include "vmm.sv"
'ifndef XYZ_XACTOR_BASE
  `endif
'ifndef XYZ_XACTOR_BASE_NEW_ARGS
  'define XYZ_XACTOR_BASE_NEW_ARGS 'VMM_XACTOR_NEW_ARGS
  'define XYZ_XACTOR_BASE_NEW_CALL 'VMM_XACTOR_NEW_CALL
`endif
class xyz_xactor extends XYZ_XACTOR_BASE;
  function new(string
                         name,
              string
                        inst,
              int
                        stream_id = -1,
              bit
                         foo = 0
              `XYZ_XACTOR_BASE_NEW_ARGS);
     super.new(name, inst, stream_id
`XYZ_XACTOR_BASE_NEW_CALL);
  endfunction: new
endclass: xyz_xactor
```

#### Example 5-20 Using base class IP below organization base class

#### Example 5-21 Using base class IP above organization base class

## **Customization Macros vs. Parameterized Classes**

The following section describes why you would use all of these macros instead of class parameters. For example, instead of using the following:

```
class vmm_xactor
'ifdef VMM_XACTOR_BASE
   extends 'VMM_XACTOR_BASE
'endif
;
```

#### You could use:

```
class #(type base = vmm_xactor_base) vmm_xactor
  extends base;
```

Parameterized classes are a powerful concept but they are not always the solution. There are several reasons to use macros for base class customization:

A class parameter is not optional

If the parameterized form of the "vmm\_xactor" base class were used, it would always need to be based on another class. It would not be possible to have the "vmm\_xactor" base class be a primary base class by default, as is the case in the VMM library.

 The constructor of a parameterized class cannot be parameterized

If the custom base class requires additional constructor arguments, they cannot be added to the "vmm\_xactor" base class constructor through a parameter. They must be added using macros.

 Virtual method implementations cannot be added through a class parameter

If the custom base class requires additional virtual method implementations, they cannot be added to the "vmm\_xactor" base class through a parameter. They must be added using macros.

 A parameterized class must be specialized every time it is customized

Whenever a parameterized needs to be customized, the parameter values must be specified whenever the class is used. This would make it impossible to automatically have all existing "vmm\_xactor" extensions be customized on a user-defined customization base class without having to modify every reference to the "vmm\_xactor" class to specialize it.

A VIP coded, as shown in the following example, can be customized afterwards using macros without requiring any modifications:

```
class ahb_master extends vmm_xactor;
    ...
endclass
```

However, any customization of the "vmm\_xactor" class done through class parameters would have required it to be modified, as shown in the following example:

```
class ahb_master extends vmm_xactor#(my_xactor_base);
    ...
endclass
```

For these reasons, the VMM library is customized using macros.



# Standard Library Classes

This appendix provides detailed information about the classes that compose the VMM Standard Library.

This appendix documents the functionality and features of both OpenVera and SystemVerilog classes, which is identical, except for the following difference:

- OpenVera methods have a prefix of rvm
- SystemVerilog methods have a prefix of vmm

It is important to note that this appendix uses the SystemVerilog name in the heading to introduce each method.

Additionally, there are a few instances where a \_t suffix is appended to indicate that it may be a blocking method.

Usage examples are usually specified in a single language, but that should not deter the use of the other language, as they would be almost identical. Rather than use examples that are almost identical, this appendix provides very different examples for each language.

The classes are documented in alphabetical order. The methods in each class are documented in a logical order, where methods that accomplish similar results are documented sequentially. A summary of all available methods, with cross-references to the page where their detailed documentation can be found, is provided at the beginning of each class specification.

## **VMM Standard Library Class Summary**

| • | vmm_atomic_gen            |       | e A-3   |
|---|---------------------------|-------|---------|
| • | `vmm_atomic_gen()         | . pag | se A-4  |
| • | vmm_broadcast             |       | A-17    |
| • | vmm_channel               | page  | e A-31  |
| • | vmm_consensus             | page  | A-104   |
| • | vmm_data                  | page  | A-135   |
| • | vmm_env                   | page  | A-198   |
| • | vmm_log                   |       | A-237   |
| • | vmm_log_msg               | page  | A-294   |
| • | vmm_log_callbacks         |       | A - 304 |
| • | vmm_log_catcher           |       | A-310   |
| • | <pre>vmm_log_format</pre> |       | A-317   |
| • | vmm_ms_scenario           |       | A-325   |
| • | vmm_ms_scenario_gen       |       | A-335   |
| • | vmm_notify                |       | A-410   |
| • | vmm_notification          |       | A - 434 |
| • | vmm_notify_callbacks      | page  | A-438   |
| • | vmm_object                |       | A-440   |
| • | vmm_opts                  |       | A-455   |
| • | vmm_scenario              |       | A-466   |
| • | vmm_scenario_gen          |       | A-501   |
| • | vmm_scheduler             |       | A-572   |
| • | vmm_scheduler_election    |       | A-587   |
| • | vmm_subenv                |       | A-600   |
| • | vmm_test                  |       | A-634   |
| • | vmm_test_registry         |       | A-648   |
| • | vmm_version               |       | A-652   |
| • | vmm_voter                 |       | A-659   |
| • | vmm_xactor                |       | A-663   |
| • | vmm_xactor_iter           | page  | A-725   |

## vmm\_atomic\_gen

A macro is used to define a class named class-name\_atomic\_gen for any user-specified class derived from vmm\_data<sup>1</sup>, using a process similar to the 'vmm\_channel macro.

The atomic generator class is an extension of the vmm\_xactor class and as such, inherits all of the public interface elements provided in the base class.

#### **Summary**

| • | `vmm_atomic_gen()                                      | page | A-4  |
|---|--------------------------------------------------------|------|------|
| • | <pre>'vmm_atomic_gen_using()</pre>                     | page | A-5  |
| • | <pre>vmm_atomic_gen::new()</pre>                       | page | A-6  |
| • | <pre>vmm_atomic_gen::class-name_channel out_chan</pre> | page | A-7  |
| • | <pre>vmm_atomic_gen::stop_after_n_insts</pre>          | page | A-8  |
| • | <pre>vmm_atomic_gen::randomized_obj</pre>              |      |      |
| • | <pre>vmm_atomic_gen::enum {GENERATED}</pre>            | page | A-11 |
| • | <pre>vmm_atomic_gen::enum {DONE}</pre>                 | page | A-12 |
| • | <pre>vmm_atomic_gen::inject()</pre>                    | page | A-13 |
| • | <pre>vmm_atomic_gen::post_inst_gen()</pre>             | page | A-15 |

1. With a constructor callable without any arguments.

## 'vmm\_atomic\_gen()

Define an atomic generator class.

## **SystemVerilog**

'vmm\_atomic\_gen(class-name, "Class Description")

## **OpenVera**

Not supported.

## **Description**

Defines an atomic generator class named  $class-name\_atomic\_gen$  to generate instances of the specified class. The generated class must be derived from the  $vmm\_data$  class and the  $class-name\_channel$  class must exist.

## 'vmm\_atomic\_gen\_using()

Define an atomic generator class.

#### **SystemVerilog**

 $\verb|`vmm_atomic_gen_using|| class-name||, channel-type|| "Class Description"||$ 

## **OpenVera**

Not supported.

## **Description**

Defines an atomic generator class named <code>class-name\_atomic\_gen</code> to generate instances of the specified class, with the specified output channel type. The generated class must be compatible with the specified channel type and both must exist.

This macro should be used only when generating instances of a derived class that must be applied to a channel of the base class.

## vmm\_atomic\_gen::new()

Create a new instance of the class-name atomic gen class

#### **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Creates a new instance of the  $class-name\_atomic\_gen$  class with the specified instance name and optional stream identifier. The generator can be optionally connected to the specified output channel. If no output channel instance is specified, one will be created internally in the  $class-name\_atomic\_gen::out\_chan$  property.

The name of the transactor is defined as the user-defined class description string specified in the class implementation macro appended with "Atomic Generator".

#### **Example**

```
program t();
`vmm_atomic_gen(atm_cell, "ATM Cell")
   atm_cell_atomic_gen gen = new("Singleton");
   . . .
endprogram
```

#### vmm\_atomic\_gen::class-name\_channel out\_chan

Reference the output channel for the instances generated by this transactor.

## **SystemVerilog**

```
class-name_channel out_chan;
```

## **OpenVera**

Not supported.

## **Description**

The output channel may have been specified via the constructor. If no output channel instances were specified, a new instance is automatically created. This reference in this property may be dynamically replaced but the generator should be stopped during the replacement.

#### **Example**

```
program t();
`vmm_atomic_gen(atm_cell, "ATM Cell")

atm_cell_atomic_gen gen = new("Singleton");
 atm_cell cell;
    . . .
    gen.out_chan.get(cell);
    . . .
endprogram
```

#### vmm\_atomic\_gen::stop\_after\_n\_insts

Stop after the specified number of object instances has been generated.

## **SystemVerilog**

```
int unsigned stop_after_n_insts;
```

## **OpenVera**

Not supported.

## **Description**

The generator will stop after the specified number of object instances has been generated and consumed by the output channel. The generator must be reset before it can be restarted. If the value of this property is 0, the generator will not stop on its own.

The default value of this property is 0.

#### **Example**

```
program t();
`vmm_atomic_gen(atm_cell, "ATM Cell")

atm_cell_atomic_gen gen = new("Singleton");
   gen.stop_after_n_insts = 10;
   . . .
endprogram
```

#### vmm\_atomic\_gen::randomized\_obj

Randomize to create the random content of the output descriptor stream.

#### **SystemVerilog**

class-name randomized\_obj;

#### **OpenVera**

Not supported.

#### **Description**

Transaction or data descriptor instance that is repeatedly randomized to create the random content of the output descriptor stream. The individual instances of the output stream are copied from this instance, after randomization, using the vmm\_data::copy() method.

The atomic generator uses a class factory pattern to generate the output stream instances. The generated stream can be constrained using various techniques on this property.

The vmm\_data::stream\_id property of this instance is set to the generator's stream identifier before each randomization. The vmm\_data::data\_id property of this instance is also set before each randomization. It will be reset to 0 when the generator is reset and after the specified maximum number of instances has been generated.

## **Example**

```
program test_...;
...
class long_eth_frame extends eth_frame;
  constraint long_frames {
    data.size() == max_len;
  }
endclass: long_eth_frame
...
initial begin
  env.build();
begin
  long_eth_frame fr = new;
  env.host_src.randomized_obj = fr;
end
  ...
  top.env.run();
end
endprogram
```

## vmm\_atomic\_gen::enum {GENERATED}

Notification identifier for the notification service interface.

## **SystemVerilog**

```
enum {GENERATED};
```

## **OpenVera**

Not supported.

## **Description**

Notification identifier for the notification service interface in the vmm\_xactor::notify property provided by the vmm\_xactor
base class. It is configured as a vmm\_xactor::ONE\_SHOT
notification and is indicated immediately before an instance is added to the output channel. The generated instance is specified as the status of the notification.

#### **Example**

```
gen.notify.wait_for(atm_cell_atomic_gen::GENERATED);
```

## vmm\_atomic\_gen::enum {DONE}

Notification identifier for the notification service interface.

## **SystemVerilog**

```
enum {DONE};
```

#### **OpenVera**

Not supported.

## **Description**

Notification identifier for the notification service interface in the vmm\_xactor::notify property provided by the vmm\_xactor base class. It is configured as a vmm\_xactor::ON\_OFF notification and is indicated when the generator stops because the specified number of instances has been generated. No status information is specified.

#### **Example**

```
gen.notify.wait_for(atm_cell_atomic_gen::DONE);
```

## vmm\_atomic\_gen::inject()

Inject the specified transaction or data descriptor in the output stream.

## **SystemVerilog**

```
virtual task inject(class-name data, ref bit dropped);
```

#### **OpenVera**

Not supported.

#### **Description**

Unlike injecting the descriptor directly in the output channel, it counts toward the number of instances generated by this generator and will be subjected to the callback methods. The method returns once the instance has been consumed by the output channel or it has been dropped by the callback methods.

This method can be used to inject directed stimulus while the generator is running (with unpredictable timing) or when the generated is stopped.

#### **Example**

```
task directed_stimulus;
  eth_frame to_phy, to_mac;
  ...
  to_phy = new;
  to_phy.randomize();
  ...
```

```
fork
   env.host_src.inject(to_phy, dropped);
   begin
     // Force the earliest possible collision
     @ (posedge tb_top.mii.tx_en);
     env.phy_src.inject(to_mac, dropped);
   end
   join
   ...
   -> env.end_test;
endtask: directed_stimulus
```

#### vmm\_atomic\_gen::post\_inst\_gen()

Callback invoked after a new transaction or data descriptor has been created.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Callback method invoked by the generator after a new transaction or data descriptor has been created and randomized but before it is added to the output channel.

The gen argument refers to the generator instance that is invoking the callback method (in case the same callback extension instance is registered with more than one transactor instance). The data argument refers to the newly generated descriptor— which can be modified. If the value of the drop argument is set to non-zero, the generated descriptor will not be forwarded to the output channel, but the remaining registered callbacks will still be invoked.

## class-name\_atomic\_gen\_callbacks

This class implements a façade for atomic generator, transactor, callback methods. This class is automatically declared and implemented for any user-specified class by the atomic generator macro.

## vmm\_broadcast

Channels are point-to-point data transfer mechanisms. If multiple consumers are extracting transaction descriptors from a channel, the transaction descriptors are distributed among the various consumers and each of the *N* consumers sees 1/*N* descriptors. If a point-to-multi-point mechanism is required, where all consumers must see all of the transaction descriptors in the stream, a vmm\_broadcast component can be used to replicate the stream of transaction descriptors from a source channel to an arbitrary and dynamic number of output channels. If only two output channels are required, the vmm\_channel::tee() method of the source channel may also be used.

Individual output channels can be configured to receive a copy of the reference to the source transaction descriptor (most efficient but the same descriptor instance is shared by the source and all like-configured output channels) or to use a new descriptor instance copied from the source object (least efficient but uses a separate instance that can be modified without affecting other channels or the original descriptor). A vmm\_broadcast component can be configured to use references or copies in output channels by default.

In the As Fast As Possible (AFAP) mode, the full level of the output channels is ignored. Only the full level of the source channel will control the flow of data through the broadcaster. Output channels are kept non-empty as much as possible. As soon as an active output channel becomes empty, the next descriptor is removed from the source channel (if available) and added to all output channels, even if they are already full.

In the As Late As Possible (ALAP) mode, the slowest of the output or input channels controls the flow of data through the broadcaster. Only once all active output channels are empty, the next descriptor is removed from the source channel (if available) and added to all output channels.

If there are no active output channels, the input channel is continuously drained as transaction descriptors are added to it to avoid data accumulation.

This class is based on the vmm\_xactor class.

#### **Summary**

| • | <pre>vmm_broadcast::log</pre>              | page | A-19   |
|---|--------------------------------------------|------|--------|
| • | <pre>vmm_broadcast::new()</pre>            | page | A - 20 |
| • | <pre>vmm_broadcast::start_xactor()</pre>   | page | A-21   |
| • | <pre>vmm_broadcast::stop_xactor()</pre>    | page | A-22   |
| • | <pre>vmm_broadcast::reset_xactor()</pre>   | page | A-24   |
| • | <pre>vmm_broadcast::broadcast_mode()</pre> | page | A-25   |
| • | <pre>vmm_broadcast::new_output()</pre>     | page | A-26   |
| • | <pre>vmm_broadcast::bcast_on()</pre>       | page | A-27   |
| • | <pre>vmm_broadcast::bcast_off()</pre>      | page | A-28   |
| • | <pre>vmm broadcast::add to output()</pre>  | page | A-29   |

## vmm\_broadcast::log

Message service interface for this broadcaster.

## **SystemVerilog**

vmm\_log log;

## **OpenVera**

Not supported.

## **Description**

Set by the constructor and uses the name and instance name specified in the constructor.

## vmm\_broadcast::new()

Create a new instance of a channel broadcaster object.

## **SystemVerilog**

```
function new(string name,
    string instance,
    vmm_channel source,
    bit use_references = 1,
    bcast_mode_typ mode = AFAP);
```

#### **OpenVera**

Not supported.

## **Description**

Creates a new instance of a channel broadcaster object with the specified name, instance name, source channel and broadcasting mode. If use\_references is TRUE (that is, non-zero), references to the original source transaction descriptors are assigned to output channels by default (unless individual output channels are configured otherwise).

See the documentation for the **broadcast\_mode()** method on page A-25 for a description of the available modes.

#### **Example**

```
vmm_broadcast bcast = new("Bcast", "", in_chan, 1);
```

## vmm\_broadcast::start\_xactor()

Start this vmm broadcast instance.

## **SystemVerilog**

```
virtual function void start_xactor();
```

#### **OpenVera**

Not supported.

## **Description**

The broadcaster can be stopped. Any extension of this method must call **super.start\_xactor**().

## **Example**

```
vmm_broadcast bcast = new("Bcast", "", in_chan, 1);
bcast.start_xactor();
```

## vmm\_broadcast::stop\_xactor()

Suspend this vmm\_broadcast instance.

## **SystemVerilog**

```
virtual function void stop_xactor();
```

## **OpenVera**

Not supported.

## **Description**

The broadcaster can be restarted. Any extension of this method must call super.stop\_xactor().

## **Example**

```
program test_directed;
...
initial begin
    ...
    env.start();
    env.host_src.stop_xactor();
    env.phy_src.stop_xactor();
    fork
        directed_stimulus;
    join_none
    env.run();
end

task directed_stimulus;
...
endtask: directed_stimulus
```

endprogram: test

## vmm\_broadcast::reset\_xactor()

Reset this vmm broadcast instance.

## **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

The broadcaster can be restarted. The input channel and all output channels are flushed.

## vmm\_broadcast::broadcast\_mode()

Change the broadcasting mode to the specified mode.

## **SystemVerilog**

virtual function void broadcast\_mode(bcast\_mode\_e mode);

#### **OpenVera**

Not supported.

## **Description**

The new mode takes effect immediately. The available modes are specified by using one of the class-level enumerated symbolic values shown in Table A-1.

Table A-1 Broadcasting Mode Enumerated Values

| Enumerated Value    | Broadcasting Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vmm_broadcast::ALAP | As Late As Possible.  Data is broadcast only when all active output channels are empty.  This delay ensures that data is not broadcast any faster than the slowest of all consumers can digest it.                                                                                                                                                                                                                                                                                         |
| vmm_broadcast::AFAP | As Fast As Possible.  Active output channels are kept non-empty as much as possible. As soon as an active output channel becomes empty, the next descriptor from the input channel (if available) is immediately broadcast to all active output channels, regardless of their fill level  This mode must not be used if the data source can produce data at a higher rate than the slowest data consumer and if broadcast data in all output channels are not consumed at the same average |

## vmm\_broadcast::new\_output()

Add the specified channel instance as a new output channel.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

## **Description**

Adds the specified channel instance as a new output channel to the broadcaster. If use\_references is TRUE (that is, non-zero), references to the original source transaction descriptor is added to the output channel. If FALSE (that is, zero), a new instance copied from the original source descriptor is added to the output channel. If unknown (that is, 1'bx), the default broadcaster configuration is used.

If there are no output channels, the data from the input channel is continuously drained to avoid data accumulation.

This method returns a unique identifier for the output channel that must be used to modify the configuration of the output channel.

Any user extension of this method must call super.new\_output().

## vmm\_broadcast::bcast\_on()

Turn broadcasting to the specified output channel on.

#### **SystemVerilog**

virtual function void bcast\_on(int unsigned output-id);

#### **OpenVera**

Not supported.

## **Description**

By default, broadcasting to an output channel is on. When broadcasting is turned off, the output channel is flushed and the addition of new transaction descriptors from the source channel is inhibited. The addition of descriptors from the source channel is resumed as soon as broadcasting is turned on.

If all output channels are off, the input channel is continuously drained to avoid data accumulation.

Any user extension of these methods should call super.bcast\_on().

## vmm\_broadcast::bcast\_off()

Turns broadcasting to the specified output channel off.

#### **SystemVerilog**

virtual function void bcast\_off(int unsigned output\_id);

#### **OpenVera**

Not supported.

## **Description**

By default, broadcasting to an output channel is on. When broadcasting is turned off, the output channel is flushed and the addition of new transaction descriptors from the source channel is inhibited. The addition of descriptors from the source channel is resumed as soon as broadcasting is turned on.

If all output channels are off, the input channel is continuously drained to avoid data accumulation.

Any user extension of this method should call super.bcast\_off().

#### vmm\_broadcast::add\_to\_output()

Overload to create broadcaster components with different broadcasting rules.

## **SystemVerilog**

#### **OpenVera**

Not supported.

## **Description**

Overloading this method allows the creation of broadcaster components with different broadcasting rules. If this function returns TRUE (that is, non-zero), the transaction descriptor will be added to the specified output channel. If this function returns FALSE (that is, zero), the descriptor is not added to the channel. If the output channel is configured to use new descriptor instances, the obj parameter is a reference to that new instance.

This method is not necessarily invoked in increasing order of output identifiers. It is only called for output channels currently configured as ON. If this method returns FALSE for all output channels for a given broadcasting cycle, lock-up may occur. The decision\_id argument is reset to 0 at the start of every broadcasting cycle and is incremented after each call to this method in the same cycle. It can be used to identify the start of broadcasting cycles.

If transaction descriptors are manually added to output channels, it is important that the vmm\_channel::sneak() method be used to prevent the execution thread from blocking. It is also important that FALSE be returned to prevent that descriptor from being added to that output channel by the default broadcast operations and thus from being duplicated into the output channel.

The default implementation of this method always returns TRUE.

## vmm\_channel

This class implements a generic transaction-level interface mechanism.

Offset values, either accepted as arguments or returned values, are always interpreted the same way. A value of 0 indicates the head of the channel (first transaction descriptor added). A value of –1 indicates the tail of the channel (last transaction descriptor added). Positive offsets are interpreted from the head of the channel. Negative offsets are interpreted from the tail of the channel. For example, an offset value of –2 indicates the transaction descriptor just before the last transaction descriptor in the channel. It is illegal to specify a non-zero offset that does not correspond to a transaction descriptor already in the channel.

The channel includes an active slot that can be used to create more complex transactor interfaces. The active slot counts toward the number of transaction descriptors currently in the channel for control-flow purposes but cannot be accessed nor specified via an offset specification.

The implementation uses a macro to define a class named class-name\_channel derived from the class named vmm\_channel for any user-specified class named class-name.

#### **Summary**

| • | VMM Channel Relationships             | page | A-32    |
|---|---------------------------------------|------|---------|
| • | VMM Channel Record/Replay             | page | A-34    |
| • | `vmm_channel()                        | page | A-36    |
| • | <pre>vmm_channel::new()</pre>         | page | A - 37  |
| • | <pre>vmm_channel::log</pre>           | page | A-38    |
| • | <pre>vmm_channel::reconfigure()</pre> | page | A-39    |
| • | <pre>vmm_channel::full_level()</pre>  | page | A - 41  |
| • | <pre>vmm_channel::empty_level()</pre> | page | A-42    |
| _ | ymm ghannol::lovol()                  | 2200 | 7 _ / 2 |

```
vmm channel::size() ..... page A-44
vmm_channel::is_full() ..... page A-45
vmm_channel::notify ..... page A-46
vmm_channel::flush() ..... page A-48
vmm_channel::sink() ..... page A-49
vmm_channel::flow() ...... page A-50
vmm_channel::lock() ..... page A-51
vmm_channel::unlock() ..... page A-52
vmm_channel::is_locked() ..... page A-53
vmm_channel::put() ..... page A-54
vmm_channel::sneak() ..... page A-56
vmm_channel::unput() ..... page A-58
vmm_channel::get() ..... page A-59
vmm_channel::peek() ..... page A-61
vmm_channel::start() .....
                                page A-66
vmm_channel::complete() ..... page A-68
vmm_channel::remove() ..... page A-70
vmm_channel::status() ..... page A-72
vmm_channel::tee() ..... page A-73
vmm_channel::tee_mode() ..... page A-74
vmm_channel::connect() ..... page A-75
vmm_channel_typed#(type) ..... page A-83
vmm_channel::set_producer() ..... page A-85
vmm_channel::set_consumer() ..... page A-87
vmm_channel::get_producer() ..... page A-89
vmm_channel::get_consumer() ..... page A-91
vmm_channel::grab() ..... page A-93
vmm_channel::try_grab() ..... page A-95
vmm_channel::ungrab() ...... page A-97
vmm_channel::is_grabbed() ..... page A-99
vmm_channel::register_vmm_sb_ds() ..... page A-101
vmm_channel::unregister_vmm_sb_ds() ..... page A-102
vmm_channel::kill() ..... page A-103
```

#### **VMM Channel Relationships**

VMM extends its VMM channels so that transactors acting as producer or consumer for this channel can be registered.

Hence, it is possible to verify that one unique producer/consumer pair has been attached to a given channel. This insures that no collisions may occur even if user is trying to register new producer or consumer. In addition, while registering channel producer/consumer, corresponding transactors are updated with input/output channels.

Using this class, user can take benefits from built-in transactor uniqueness check and easily traverse transactor channels.

vmm\_channel::set\_producer() identifies the specified
transactor as the current producer for the channel instance. This
channel will be added to the list of output channels for the transactor.
If a producer had been previously identified, the channel instance is
removed from the previous producer's list of output channels.
Specifying a NULL transactor indicates that the channel has no
producer.

Although a channel can have multiple producers—albeit with unpredictable ordering of each producer's contribution to the channel, only one transactor can be identified as a channel's producer as they are primarily a point-to-point transaction-level connection mechanism.

vmm\_channel::set\_consumer() identifies the specified transactor as the current consumer for the channel instance. This channel will be added to the list of input channels for the transactor. If a consumer had been previously identified, the channel instance is removed from the previous consumer's list of input channels. Specifying a NULL transactor indicates that the channel has no consumer.

Although a channel can have multiple consumers—albeit with unpredictable distribution of each consumer's input from the channel, only one transactor can be identified as a channel's

consumer as they are primarily a point-to-point transaction-level connection mechanism. The producer/consumer relationships are set from within transactors.

vmm\_channel::get\_producer() returns the transactor that has been specified as the current producer for the channel instance. Returns NULL if no producer has been identified.

vmm\_channel::get\_consumer() return the transactor that has been specified as the current consumer for the channel instance.
Returns NULL if no consumer has been identified.

#### **VMM Channel Record/Replay**

VMM extends its VMM channels so that incoming transactions can be stored to a file and be replayed from this file later on.

It is possible to replay transactions either on-demand (for example, each time the channel is not blocking), or in a time-accurate way. With the latter option, record/replay can replicate the original channel insertions scheme.

```
virtual task tb_env::start();
...
```

```
if (vmm_opts::get_bit("record", "Record generator
output")) begin
          this.gen.out_chan.record("gen.dat");
    end
    if (vmm_opts::get_bit("play", "Playback recorded
output")) begin
          xaction tr = new;
          this.gen.out_chan.playback(ok, "gen.dat", tr);
    end
    else this.gen.start_xactor();
endtask
```

This feature is very useful to speed up time to debug by shutting down scenario generators. It can also be used to insure the same data stream is always injected to channels.

```
class recorded_scenario extends vmm_ms_scenario;
  virtual task execute(ref int n);
      vmm_channel to_ahb = get_channel("AHB");
      ahb_cycle tr = new;
      to_ahb.grab(this);
      fork
         forever begin: count
            to_ahb.notify.wait_for(vmm_channel::PUT);
            n++;
         end
      join none
      to_ahb.playback(ok, "ahb.dat", tr, .grabber(this));
      to ahb.release(this);
      disable count;
   endtask
endclass
```

## 'vmm\_channel()

Define a channel class to transport instances of the specified class.

## **SystemVerilog**

`vmm\_channel(class-name)

#### **OpenVera**

Not supported.

## **Description**

The transported class must be derived from the *vmm\_data* class. This macro is typically invoked in the same file where the specified class is defined and implemented.

This macro creates an external class declaration and no implementation. It is typically invoked when the channel class must be visible to the compiler but the actual channel class declaration is not yet available.

## vmm\_channel::new()

Create a new instance of a channel with the specified name, instance name and full and empty levels.

## **SystemVerilog**

#### **OpenVera**

Not supported.

## **Description**

If the fill\_as\_bytes argument is TRUE (that is, non-zero) the full and empty levels and the fill level of the channel are interpreted as the number of bytes in the channel as computed by the sum of vmm\_data::byte\_size() of all transaction descriptors in the channel, not the number of objects in the channel.

If the value is FALSE (that is, zero), the full and empty levels and the fill level of the channel are interpreted as the number of transaction descriptors in the channel.

It is illegal to configure a channel with a full level lower than the empty level.

# vmm\_channel::log

Message service interface for messages issued from within the channel instance.

# **SystemVerilog**

vmm\_log log;

# **OpenVera**

Not supported.

#### vmm\_channel::reconfigure()

Reconfigure the full or empty levels of the channel.

#### **SystemVerilog**

```
function void reconfigure(int full = -1,
   int empty = -1,
   logic fill_as_bytes = 1'bx);
```

#### **OpenVera**

Not supported.

## **Description**

If not negative, reconfigure the full or empty levels of the channel to the specified levels. Reconfiguration may cause threads currently blocked on a vmm\_channel::put() call to unblock. If the fill\_as\_bytes argument is specified as 1'b1 or 1'b0, the interpretation of the fill level of the channel is modified accordingly. Any other value leaves the interpretation of the fill level unchanged.

#### **Example**

```
class consumer extends vmm_xactor;
  transaction_channel in_chan;
...
  function new(transaction_channel in_chan = null);
    ...
    if (in_chan == null) in_chan = new(...);
    in_chan.reconfigure(1);
    this.in_chan = in_chan;
endfunction: new
...
```

endclass: consumer

# vmm\_channel::full\_level()

Return the currently configured full level.

# **SystemVerilog**

function int unsigned full\_level();

# **OpenVera**

Not supported.

# vmm\_channel::empty\_level()

Return the currently configured empty level.

# **SystemVerilog**

function int unsigned empty\_level();

# **OpenVera**

Not supported.

# vmm\_channel::level()

Return the current fill level of the channel.

# **SystemVerilog**

```
function int unsigned level();
```

## **OpenVera**

Not supported.

# **Description**

The interpretation of the fill level depends on the configuration of the channel instance.

## vmm\_channel::size()

Return the number of transaction descriptors currently in the channel.

## **SystemVerilog**

function int unsigned size();

# **OpenVera**

Not supported.

# **Description**

Returns the number of transaction descriptors currently in the channel, including the active slot, regardless of the interpretation of the fill level.

## vmm\_channel::is\_full()

Return an indication of whether the channel is full or not.

# **SystemVerilog**

```
function bit is_full();
```

## **OpenVera**

Not supported.

## **Description**

Returns TRUE (that is, non-zero) if the fill level is greater than or equal to the currently configured full level. Returns FALSE otherwise.

## vmm\_channel::notify

Indicate the occurrence of events in the channel.

## **SystemVerilog**

vmm\_notify notify

## **OpenVera**

Not supported.

## **Description**

An event notification interface used to indicate the occurrence of significant events within the channel. The notifications shown in Table A-2 are pre-configured

Table A-2 Pre-Configured Notifications in vmm\_channel Notifier Interface

| Symbolic Property   | Corresponding Significant Event                                                                                                                                 |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vmm_channel::FULL   | Channel has reached or surpassed its configured full level. This notification is configured ON/OFF. No status is returned.                                      |
| vmm_channel::EMPTY  | Channel has reached or underflowed the configured empty level. This event is configured ON/OFF. No status is returned.                                          |
| vmm_channel::PUT    | A new transaction descriptor has been added to the channel. This event is configured ONE_SHOT. The newly added transaction descriptor is available as status.   |
| vmm_channel::GOT    | A transaction descriptor has been removed from the channel. This event is configured ONE_SHOT. The newly removed transaction descriptor is available as status. |
| vmm_channel::PEEKED | A transaction descriptor has been peeked from the channel. This event is configured ONE_SHOT. The newly peeked transaction descriptor is available as status.   |

| Symbolic Property            | Corresponding Significant Event                                                                                                                                                                                                            |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vmm_channel::<br>ACTIVATED   | A transaction descriptor has been transferred to the active slot. This notification also implies a <code>PEEKED</code> notification. This event is configured ONE_SHOT. The newly activated transaction descriptor is available as status. |
| vmm_channel::<br>ACT_STARTED | The state of a transaction descriptor in the active slot has been updated to STARTED. This event is triggered ONE_SHOT. The currently active transaction descriptor is available as status.                                                |
| vmm_channel:: ACT_COMPLETED  | The state of a transaction descriptor in the active slot has been updated to <code>COMPLETED</code> . This event is configured ONE_SHOT. The currently active transaction descriptor is available as status.                               |
| vmm_channel::<br>ACT_REMOVED | A transaction descriptor has been removed from the active slot. This notification also implies a ${\it GOT}$ notification. This event is configured ONE_SHOT. The newly removed transaction descriptor is available as status.             |
| vmm_channel::LOCKED          | A side of the channel has been locked. This event is configured ONE_SHOT.                                                                                                                                                                  |
| vmm_channel::<br>UNLOCKED    | A side of the channel has been unlocked. This event is configured ONE_SHOT.                                                                                                                                                                |

## vmm\_channel::flush()

Flush the content of the channel.

## **SystemVerilog**

function void flush();

## **OpenVera**

Not supported.

## **Description**

Flushing unblocks any thread currently blocked in the vmm\_channel::put() method. This method will cause the FULL notification to be reset or the EMPTY notification to be indicated. Flushing a channel unlocks all sources and consumers.

## vmm\_channel::sink()

Flush the content of the channel and sink any further objects put into it.

## **SystemVerilog**

function void sink();

## **OpenVera**

Not supported.

## **Description**

No transaction descriptors will accumulate in the channel while it is sunk. Any thread attempting to obtain a transaction descriptor from the channel will be blocked until the flow through the channel is restored using the vmm\_channel::flow() method. This method will cause the FULL notification to be reset or the EMPTY notification to be indicated.

# vmm\_channel::flow()

Restore the normal flow of transaction descriptors through the channel.

# **SystemVerilog**

function void flow();

# **OpenVera**

Not supported.

## vmm\_channel::lock()

Block any source (consumer) as if the channel was full (empty) until explicitly unlocked.

## **SystemVerilog**

function void lock(bit [1:0] who);

## **OpenVera**

Not supported.

## **Description**

The side that is to be locked or unlocked is specified using the sum of the symbolic values shown in Table A-3.

Locking a source does not indicate the **FULL** notification, nor does locking the sink indicate the **EMPTY** notification, although they have the same control-flow effect.

Table A-3 Channel Endpoint Identifiers

| Symbolic Property   | Channel Endpoint                                                                     |
|---------------------|--------------------------------------------------------------------------------------|
| vmm_channel::SOURCE | The producer side, i.e., any thread calling the vmm_channel::put() method            |
| vmm_channel::SINK   | The consumer side, i.e., any thread calling the <pre>vmm_channel::get()</pre> method |

## vmm\_channel::unlock()

Block any source (consumer) as if the channel was full (empty) until explicitly unlocked.

## **SystemVerilog**

```
function void unlock(bit [1:0] who);
```

## **OpenVera**

Not supported.

## **Description**

The side that is to be locked or unlocked is specified using the sum of the symbolic values shown in Table A-3.

Locking a source does not indicate the **FULL** notification, nor does locking the sink indicate the **EMPTY** notification, although they have the same control-flow effect.

## vmm\_channel::is\_locked()

Return TRUE (non-zero) if any of the specified sides is locked.

## **SystemVerilog**

```
function bit is_locked(bit [1:0] who);
```

#### **OpenVera**

Not supported.

## **Description**

Returns TRUE (that is, non-zero) if any of the specified sides is locked. If both sides are specified, returns TRUE if any side is locked.

#### **Example**

```
while (chan.is_locked(vmm_channel::SOURCE +
        vmm_channel::SINK))
  begin
      chan.notify.wait_for(vmm_channel::UNLOCKED);
  end
```

## vmm\_channel::put()

Put a transaction descriptor in the channel.

## **SystemVerilog**

```
task put(vmm_data obj,
    int offset = -1,
    vmm_scenario grabber = null);
```

## **OpenVera**

```
task put_t(rvm_data obj,
    integer offset = -1);
```

## **Description**

Add the specified transaction descriptor to the channel. If the channel is already full, or becomes full after adding the transaction descriptor, the task will block until the channel becomes empty.

If an offset is specified, the transaction descriptor is inserted in the channel at the specified offset. An offset of 0 specifies at the head of the channel (i.e. LIFO order). An offset of -1 indicate the end of the channel (i.e. FIFO order).

If the channel is currently grabbed by a scenario other than the one specified, this method will block and not insert the specified transaction descriptor in the channel until the channel is ungrabbed or grabbed by the specified scenario.

#### **Example**

```
class my_data extends vmm_data;
```

```
endclass
`vmm_channel(my_data)

class my_scenario extends vmm_ms_scenario;
    . . .
endclass

program test_grab

my_data_channel chan = new("Channel", "Grab", 10, 10);
my_data md1 = new;
my_scenario scenario_1 = new;
initial begin
    . . .
    chan.grab(scenario_1);
    chan.put.(md1,scenario_1);
    . . .
end
endprogram
```

## vmm\_channel::sneak()

Sneak a transaction descriptor in the channel.

#### **SystemVerilog**

```
function void sneak(vmm_data obj,
    int offset = -1,
    vmm_scenario grabber = null);
```

## **OpenVera**

```
task sneak(rvm_data obj,
    integer offset = -1);
```

#### **Description**

Add the specified transaction descriptor to the channel. This method will never block, even if the channel is full. An execution thread calling this method must have some other throttling mechanism to prevent an infinite loop from occurring.

This method is designed to be used in circumstances where potentially blocking the execution thread could yield invalid results. For example, monitors must use this method to avoid missing observations.

If an offset is specified, the transaction descriptor is inserted in the channel at the specified offset. An offset of 0 specifies at the head of the channel (for example, LIFO order). An offset of -1 indicate the end of the channel (for example, FIFO order).

If the channel is currently grabbed by a scenario other than the one specified, the transaction descriptor will not be inserted in the channel.

## **Example**

```
class my_data extends vmm_data;
    . . .
endclass
`vmm_channel(my_data)

class my_scenario extends vmm_ms_scenario;
    . . .
endclass

program test_grab

    my_data_channel chan = new("Channel", "Grab", 10, 10);
    my_data mdl = new;
    my_scenario scenario_1 = new;

initial begin
    . . .
    chan.grab(scenario_1);
    chan.sneak.(mdl,scenario_1);
    . . .
end

endprogram
```

## vmm\_channel::unput()

Remove the specified transaction descriptor from the channel.

## **SystemVerilog**

```
function class-name unput(int offset = -1);
```

#### **OpenVera**

Not supported.

## **Description**

It is an error to specify an offset to a transaction descriptor that does not exist.

This method may cause the **EMPTY** notification to be indicated and will cause the **FULL** notification to be reset.

#### vmm\_channel::get()

Retrieve the next transaction descriptor in the channel at the specified offset.

## **SystemVerilog**

```
task get(output class-name obj, input int offset = 0);
```

#### **OpenVera**

Not supported.

#### **Description**

If the channel is empty, the function will block until a transaction descriptor is available to be retrieved. This method may cause the **EMPTY** notification to be indicated or the **FULL** notification to be reset.

It is an error to invoke this method with an offset value greater than the number of transaction descriptors currently in the channel or with a non-empty active slot.

#### **Example**

```
virtual function void build();
...
fork
   forever begin
    eth_frame fr;
   this.mac.rx_chan.get(fr);
   this.sb.received_by_phy_side(fr);
end
```

join\_none

. . .

endfunction: build

#### vmm\_channel::peek()

Get a reference to the next transaction descriptor that will be retrieved from the channel at the specified offset.

## **SystemVerilog**

```
task peek(output class-name obj, input int offset = 0);
```

#### **OpenVera**

Not supported.

#### **Description**

Gets a reference to the next transaction descriptor that will be retrieved from the channel at the specified offset without actually retrieving it. If the channel is empty, the function will block until a transaction descriptor is available to be retrieved.

It is an error to invoke this method with an offset value greater than the number of transaction descriptors currently in the channel or with a non-empty active slot.

#### **Example**

```
class consumer extends vmm_xactor;
...
virtual task main();
...
forever begin
    transaction tr;
    this.in_chan.peek(tr);
...
this.in_chan.get(tr);
```

end

endtask: main

• •

endclass: consumer

## vmm\_channel::activate()

Removes the transaction descriptor currently in the active slot.

#### **SystemVerilog**

```
task activate(output class-name obj, input int offset = 0);
```

#### **OpenVera**

Not supported.

#### **Description**

If the active slot is not empty, first removes the transaction descriptor currently in the active slot.

Move the transaction descriptor at the specified offset in the channel to the active slot and update the status of the active slot to vmm\_channel::PENDING. If the channel is empty, this method will wait until a transaction descriptor becomes available. The transaction descriptor is still considered as being in the channel.

It is an error to invoke this method with an offset value greater than the number of transaction descriptors currently in the channel or to use this method with multiple concurrent consumer threads.

#### **Example**

```
class consumer extends vmm_xactor;
    ...
    virtual task main();
    ...
    forever begin
```

```
transaction tr;
...
this.in_chan.activate(tr);
this.in_chan.start();
...
this.in_chan.complete();
this.in_chan.remove();
end
endtask: main
...
endclass: consumer
```

## vmm\_channel::active\_slot()

Return the transaction descriptor currently in the active slot.

# **SystemVerilog**

```
function class-name active_slot();
```

## **OpenVera**

Not supported.

## **Description**

Returns the transaction descriptor currently in the active slot.. Returns nu11 if the active slot is empty.

#### vmm\_channel::start()

Update the status of the active slot to **vmm\_channel::STARTED**.

## **SystemVerilog**

```
function class-name start();
```

#### **OpenVera**

Not supported.

## **Description**

The transaction descriptor remains in the active slot. It is an error to call this method if the active slot is empty. The

vmm\_data::STARTED notification of the transaction descriptor in the active slot is indicated.

#### **Example**

```
class consumer extends vmm_xactor;
...
virtual task main();
...
forever begin
    transaction tr;
...
    this.in_chan.activate(tr);
    this.in_chan.start();
...
    this.in_chan.complete();
    this.in_chan.remove();
    end
endtask: main
...
```

endclass: consumer

## vmm\_channel::complete()

Update the status of the active slot to **vmm\_channel::COMPLETED**.

#### **SystemVerilog**

```
function class-name complete(vmm_data status = null);
```

#### **OpenVera**

Not supported.

#### **Description**

The transaction descriptor remains in the active slot and may be restarted. It is an error to call this method if the active slot is empty. The vmm\_data::ENDED notification of the transaction descriptor in the active slot is indicated with the optionally specified completion status descriptor.

## **Example**

```
class consumer extends vmm_xactor;
...
virtual task main();
...
forever begin
    transaction tr;
...
    this.in_chan.activate(tr);
    this.in_chan.start();
...
    this.in_chan.complete();
    this.in_chan.remove();
    end
endtask: main
```

. . .

endclass: consumer

## vmm\_channel::remove()

Update the status of the active slot to **vmm\_channel::INACTIVE**.

#### **SystemVerilog**

```
function class-name remove();
```

#### **OpenVera**

Not supported.

## **Description**

Update the status of the active slot to vmm\_channel::INACTIVE
and removes the transaction descriptor from the active slot from the channel. This method may cause the EMPTY notification to be indicated or the FULL notification to be reset. It an error to call this method with an active slot in the vmm\_channel::STARTED state. The vmm\_data::ENDED notification of the transaction descriptor in the active slot is indicated.

#### **Example**

```
class consumer extends vmm_xactor;
...
virtual task main();
...
forever begin
    transaction tr;
...
this.in_chan.activate(tr);
this.in_chan.start();
...
this.in_chan.complete();
```

#### this.in\_chan.remove();

end

endtask: main

. . .

endclass: consumer

## vmm\_channel::status()

Return an enumerated value indicating the status of the transaction descriptor in the active slot.

## **SystemVerilog**

function active\_status\_e status();

## **OpenVera**

Not supported.

# **Description**

Returns one of the enumerated values in Table A-4, indicating the status of the transaction descriptor in the active slot.

Table A-4 Pre-Configured Notifications in vmm\_channel Notifier Interface

| Symbolic Property      | Corresponding Significant Event                                                                                                                                                    |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vmm_channel::INACTIVE  | No transaction descriptor is present in the active slot.                                                                                                                           |
| vmm_channel::PENDING   | A transaction descriptor is present in the active slot but it has not been started yet.                                                                                            |
| vmm_channel::STARTED   | A transaction descriptor is present in the active slot and it has<br>been started, but it is not completed yet. The transaction is<br>being processed by the downstream transactor |
| vmm_channel::COMPLETED | A transaction descriptor is present in the active slot and it has<br>been processed by the downstream transactor, but it has not<br>yet been removed from the active slot.         |

#### vmm\_channel::tee()

Retrieve a copy of the transaction descriptor references that have been retrieved by the get() or activate() methods.

## **SystemVerilog**

```
task tee(output class-name obj);
```

### **OpenVera**

Not supported.

#### **Description**

When the tee mode is ON, retrieve a copy of the transaction descriptor references that have been retrieved by the get() or activate() methods. The task will block until one of the get() or activate() methods successfully completes.

This method can be used to fork off a second stream of references to the transaction descriptor stream. Note that the transaction descriptors themselves are not copied. The references returned by this method are referring to the same transaction descriptor instances obtained by the get() and activate() methods.

#### vmm\_channel::tee\_mode()

Turn the tee mode ON or OFF for this channel.

## **SystemVerilog**

function bit tee\_mode(bit is\_on);

#### **OpenVera**

Not supported.

## **Description**

Returns TRUE if the tee mode was previously ON. A threads blocked on a call to the vmm\_channel::tee() method will not unblock execution if the tee mode is turned OFF. If the stream of references is not drained via the vmm\_channel::tee() method, data will accumulate in the secondary channel when the tee mode is ON.

## vmm\_channel::connect()

Connect the output of this channel instance to the input of the specified channel instance.

#### **SystemVerilog**

function void connect(vmm-channel downstream);

### **OpenVera**

Not supported.

#### **Description**

The connection is performed with a blocking model to communicate the status of the downstream channel to the producer interface of the upstream channel. Flushing this channel will cause the downstream connected channel to be flushed as well. However, flushing the downstream channel will not flush this channel.

The effective full and empty levels of the combined channels is equal to the sum of their respective levels minus one. However, the detailed blocking behavior of the various interface methods will differ from using a single channel with an equivalent configuration. Additional zero-delay simulation cycles may be required while transaction descriptors are transferred from the upstream channel to the downstream channel.

Connected channels need not be of the same type but must carry compatible polymorphic data.

The connection of a channel into another one can be dynamically modified and broken by connection to a null reference. However, modifying the connection while there is data flowing through the channels may yield unpredictable behavior.

## vmm\_channel::for\_each()

Iterate over all of the transaction descriptors currently in the channel.

#### **SystemVerilog**

```
function class-name for_each(bit reset = 0);
```

#### **OpenVera**

Not supported.

## **Description**

The content of the active slot, if non-empty, is not included in the iteration. If the reset argument is TRUE, a reference to the first transaction descriptor in the channel is returned. Otherwise, a reference to the next transaction descriptor in the channel is returned. Returns nu11 when the last transaction descriptor in the channel has been returned. It will keep returning nu11 unless reset.

Modifying the content of the channel in the middle of an iteration will yield unexpected results.

#### vmm\_channel::for\_each\_offset()

Return the offset of the last transaction descriptor returned by the vmm\_channel::for\_each() method.

## **SystemVerilog**

function int unsigned for\_each\_offset();

## **OpenVera**

Not supported.

# **Description**

Returns the offset of the last transaction descriptor returned by the vmm\_channel::for\_each() method. An offset of 0 indicates the first transaction descriptor in the channel.

## vmm\_channel::record()

Start recording the flow of transaction descriptors.

#### **SystemVerilog**

function bit record(string filename);

#### **OpenVera**

Not supported.

## **Description**

Starts recording the flow of transaction descriptors added through the channel instance in the specified file. The vmm\_data::save()
method must be implemented for that transaction descriptor and defines the file format. A transaction descriptor is recorded when added to the channel by the vmm\_channel::put() method.

A *null* filename stops the recording process. Returns TRUE if the specified file was successfully opened.

## vmm\_channel::playback()

Playback a recorded transaction stream.

#### **SystemVerilog**

```
task playback(output bit success,
   input string filename,
   input vmm_data factory,
   input bit metered = 0,
   input vmm_scenario grabber = null);
```

## **OpenVera**

```
task playback_t(var bit success,
    string filename,
    rvm_data factory,
    bit metered = 0);
```

## **Description**

Inject the recorded transaction descriptors into the channel in the same sequence in which they were recorded. The transaction descriptors are played back one by one in the order found in the file. The recorded transaction stream replaces the producer for the channel. Playback does not have to happen in the same simulation run as recording: it can be executed in a different simulation run.

You must provide a non-null factory argument, of the same transaction descriptor type as that with which recording was done. The vmm\_data::byte\_unpack() or vmm\_data::load() method must be implemented for the transaction descriptor passed in to the factory argument.

If the metered argument is TRUE, the transaction descriptors are played back (that is, sneak/put/unput-ed) to the channel in the same relative simulation time interval as the one in which they were originally recorded.

While playing back a recorded transaction descriptor stream on a channel, all other sources of the channel are blocked (for example, <a href="mailto:vmm\_channel::put">vmm\_channel::put</a>() from any other source be blocked).

Transactions added using <a href="mailto:vmm\_channel::sneak">vmm\_channel::sneak</a>() would still be allowed from other sources, but a warning will be printed on any such attempt.

The success argument is set to TRUE if the playback was successful. If the playback process encounters an error condition such as a NULL (empty string) filename, a corrupt file or an empty file, then success is set to FALSE.

When playback is completed, the PLAYBACK\_DONE notification is indicated by vmm\_channel::notify.

If the channel is currently grabbed by a scenario other than the one specified, the playback operation will be blocked until the channel is ungrabbed.

## **Example**

```
class packet_env extends vmm_env;
...
task start();
...
ifndef PLAY_DATA
    this.gen.start_xactor();
else
    fork
    begin
```

#### vmm\_channel\_typed#(type)

Parameterized transaction-level interface.

#### **SystemVerilog**

```
class vmm_channel_typed #(type T) extends vmm_channel;
```

#### **OpenVera**

Not supported.

## **Description**

Parameterized class implementing a strongly typed transaction-level interface. The specified type parameter T must be based on the  $vmm\_data$  base class.

This class is the underlying class corresponding to the  $T_{channel}$  class that is created when using the 'vmm\_channel(T) macro. They are both interchangeable. The parameterized class may be used directly without having to declare the strongly-typed channel using the 'vmm\_channel() macro beforehand.

The parameterized class also allows channels of parameterized classes to be defined without having to define an intermediate typedef.

#### **Example**

#### Example A-22 Equivalent definitions

```
'vmm_channel(eth_frame)
eth_frame_channel in_chan;
```

```
vmm_channel_typed#(eth_frame) in_chan;
```

#### Example A-23 Equivalent definitions

```
typedef apb_tr#(32, 64) apb_32_64_tr;
'vmm_channel(apb_32_64_tr)
apb_32_64_tr_channel in_chan;
vmm_channel_typed#(apb_tr#(32, 64)) in_chan;
```

#### vmm\_channel::set\_producer()

Specify the current producer for a channel.

#### **SystemVerilog**

```
function void set_producer(vmm_xactor producer);
```

## **OpenVera**

Not supported.

## **Description**

Identify the specified transactor as the current producer for the channel instance. This channel will be added to the list of output channels for the transactor. If a producer had been previously identified, the channel instance is removed from the previous producer's list of output channels.

Specifying a NULL transactor indicates that the channel has no producer.

Although a channel can have multiple producers—albeit with unpredictable ordering of each producer's contribution to the channel, only one transactor can be identified as a channel's producer as they are primarily a point-to-point transaction-level connection mechanism.

# **Example**

```
class tr extends vmm_data;
. . .
```

```
endclass
`vmm_channel(tr)
`vmm_scenario_gen(tr, "tr")

program prog;

initial begin
    tr_scenario_gen sgen = new("Scen Gen");
    tr_channel chan1 = new("tr_channel", "chan1");
    . . .
    chan1.set_producer(sgen);
    . . .
    end
endprogram
```

## vmm\_channel::set\_consumer()

Specify the current consumer for a channel.

#### **SystemVerilog**

```
function void set_consumer(vmm_xactor consumer);
```

#### **OpenVera**

Not supported.

## **Description**

Identify the specified transactor as the current consumer for the channel instance. This channel will be added to the list of input channels for the transactor. If a consumer had been previously identified, the channel instance is removed from the previous consumer's list of input channels.

Specifying a NULL transactor indicates that the channel has no consumer.

Although a channel can have multiple consumers—albeit with unpredictable distribution of each consumer's input from the channel, only one transactor can be identified as a channel's consumer as they are primarily a point-to-point transaction-level connection mechanism.

## **Example**

```
class tr extends vmm_data;
. . .
```

```
endclass
`vmm_channel(tr)

class xactor extends vmm_xactor;
    . . .
endclass

program prog;

initial begin
    xactor xact = new("xact");
    tr_channel chan1 = new("tr_channel", "chan1");
    . . .
    chan1.set_consumer(xact);
    . . .
end
endprogram
```

## vmm\_channel::get\_producer()

Returns the current producer for a channel.

## **SystemVerilog**

```
function vmm_xactor get_producer();
```

#### **OpenVera**

Not supported.

## **Description**

Return the transactor that has been specified as the current producer for the channel instance. Returns NULL if no producer has been identified.

## **Example**

```
class tr extends vmm_data;
...
endclass
`vmm_channel(tr)

class xactor extends vmm_xactor;
...
endclass

program prog;

initial begin
    tr_atomic_gen agen = new("Atomic Gen");
    xactor xact = new("Xact", agen.out_chan);
...
```

## vmm\_channel::get\_consumer()

Returns the current consumer for a channel.

## **SystemVerilog**

```
function vmm_xactor get_consumer();
```

## **OpenVera**

Not supported.

## **Description**

Return the transactor that has been specified as the current consumer for the channel instance. Returns NULL if no consumer has been identified.

## **Example**

```
class tr extends vmm_data;
...
endclass
`vmm_channel(tr)

class xactor extends vmm_xactor;
...
endclass

program prog;

initial begin
    tr_atomic_gen agen = new("Atomic Gen");
    xactor xact = new("Xact", agen.out_chan);
...
```

## vmm\_channel::grab()

Grab a channel for exclusive use.

#### **SystemVerilog**

```
task grab(vmm_scenario grabber);
```

#### **OpenVera**

Not supported.

## **Description**

Grab a channel for the exclusive use of a scenario and its sub-scenarios. If the channel is currently grabbed by another scenario, the task will block until the channel can be grabbed by the specified scenario descriptor. The channel will remained grabbed until it is released by calling <a href="mailto:vmm\_channel::ungrab">vmm\_channel::ungrab</a>().

If a channel has been grabbed by a scenario that is a parent of the specified scenario, then the channel is immediately grabbed by the scenario.

If exclusive access to a channel is required outside of a scenario descriptor, simply allocate a dummy scenario descriptor and use its reference.

When a channel is grabbed, the vmm\_channel::GRABBED notification is indicated.

It is important to note that grabbing multiple channels creates a possible deadlock situation. For example, two multi-stream scenarios may attempt to concurrently grab the same multiple

channels, but in a different order. This may result in some of the channels to be grabbed by one of the scenario and some of the channels to be grabbed by the other. This would create a deadlock situation because neither scenario would eventually grab the remaining required channels.

### **Example**

```
class my_data extends vmm_data;
    . . . .
endclass
`vmm_channel(my_data)

class my_scenario extends vmm_ms_scenario;
    . . .
endclass

program test_grab

my_data_channel chan = new("Channel", "Grab", 10, 10);
my_scenario scenario_1 = new;
my_scenario scenario_2 = new;

initial begin
    . . .
    chan.grab(scenario_1);
    . . .
    chan.ungrab(scenario_1);
    chan.grab(scenario_2);
    . . .
end

endprogram
```

## vmm\_channel::try\_grab()

Try grabbing a channel for exclusive use.

## **SystemVerilog**

```
function bit try_grab(vmm_scenario grabber);
```

## **OpenVera**

Not supported.

## **Description**

Try grabbing a channel for exclusive use and returns TRUE if the channel was successfully grabbed by the scenario. Returns FALSE otherwise.

See vmm\_channel::grab() for more details on the channel grabbing rules.

#### **Example**

```
class my_data extends vmm_data;
    . . .
endclass
`vmm_channel(my_data)

class my_scenario extends vmm_ms_scenario;
    . . .
endclass
program test_grab
```

## vmm\_channel::ungrab()

Release a channel from exclusive use.

#### **SystemVerilog**

```
function void ungrab(vmm_scenario grabber);
```

#### **OpenVera**

Not supported.

## **Description**

Release a channel that had been previously grabbed for the exclusive use of a scenario using vmm\_channel::grab(). If another scenario is waiting to grab the channel, it will be immediately grabbed.

A channel must be explicitly ungrabbed after the execution of an exclusive transaction stream is completed to avoid creating deadlocks.

When a channel is ungrabbed, the vmm\_channel::UNGRABBED notification is indicated.

#### **Example**

```
class my_data extends vmm_data;
    . . .
endclass
`vmm_channel(my_data)
```

```
class my_scenario extends vmm_ms_scenario;
    . . .
endclass

program test_grab

my_data_channel chan = new("Channel", "Grab", 10, 10);
my_scenario scenario_1 = new;
my_scenario scenario_2 = new;

initial begin
    . . .
    chan.grab(scenario_1);
    . . .
    chan.ungrab(scenario_1);
    chan.grab(scenario_2);
    . . .
end

endprogram
```

## vmm\_channel::is\_grabbed()

Check if a channel is currently under exclusive use.

## **SystemVerilog**

```
function bit is_grabbed();
```

#### **OpenVera**

Not supported.

## **Description**

Returns TRUE if the channel is currently grabbed by a scenario. Returns FALSE otherwise.

## **Example**

```
class my_data extends vmm_data;
    . . .
endclass
`vmm_channel(my_data)

class my_scenario extends vmm_ms_scenario;
    . . .
endclass

program test_grab

my_data_channel chan = new("Channel", "Grab", 10, 10);
my_scenario scenario_1 = new;
bit chan_status;

initial begin
```

```
chan_status = chan.is_grabbed();
   if(chan_status == 1)
    `vmm_note(log, "The channel is currently grabbed");
   else if(parent_grab == 0)
  `vmm_note(log, "The channel is currently not grabbed ");
end
```

endprogram

# vmm\_channel::register\_vmm\_sb\_ds()

Refer to the VMM Scoreboard User Guide.

# vmm\_channel::unregister\_vmm\_sb\_ds()

Refer to the VMM Scoreboard User Guide.

# vmm\_channel::kill()

Prepare a channel for deletion.

## **SystemVerilog**

```
function void kill();
```

## **OpenVera**

Not supported.

## **Description**

Prepare the channel for deletion and reclamation by the garbage collector.

Remove this channel instance from the list of input and output channels of the transactors identified as its producer and consumer.

# **Example**

```
program test_grab
  vmm_channel chan;

initial begin
    chan = new("channel" ,"chan");
    . . .
    chan.kill();
    . . .
  end

endprogram
```

## vmm\_consensus

This class is used to determine when all of the elements of a testcase, a verification environment or a sub-environment agree that the test may be terminated.

# **Summary**

| • | <pre>vmm_consensus::new()</pre>                      | page | A-105   |
|---|------------------------------------------------------|------|---------|
| • | vmm_consensus::log                                   | page | A-106   |
| • | <pre>vmm_consensus::register_voter()</pre>           |      | A-108   |
| • | <pre>vmm_consensus::unregister_voter()</pre>         | page | A-110   |
| • | <pre>vmm_consensus::register_xactor()</pre>          |      | A-111   |
| • | <pre>vmm_consensus::unregister_xactor()</pre>        | page | A-113   |
| • | <pre>vmm_consensus::register_channel()</pre>         | page | A-114   |
| • | <pre>vmm_consensus::unregister_channel()</pre>       |      | A-115   |
| • | <pre>vmm_consensus::register_notification()</pre>    |      | A-116   |
| • | <pre>vmm_consensus::register_no_notification()</pre> |      | A-118   |
| • | <pre>vmm_consensus::unregister_notification()</pre>  |      | A-120   |
| • | vmm_consensus::register_consensus()                  |      | A-122   |
| • | <pre>vmm_consensus::unregister_consensus()</pre>     |      | A-124   |
| • | <pre>vmm_consensus::wait_for_consensus()</pre>       |      | A-126   |
| • | <pre>vmm_consensus::wait_for_no_consensus()</pre>    |      | A-128   |
| • | <pre>vmm_consensus::is_reached()</pre>               |      | A-129   |
| • | <pre>vmm_consensus::is_forced()</pre>                |      | A-130   |
| • | <pre>vmm_consensus::psdisplay()</pre>                |      | A-131   |
| • | vmm_consensus::yeas()                                |      | A-132   |
| • | <pre>vmm_consensus::nays()</pre>                     |      | A-133   |
| • | vmm consensus::forcing()                             | page | A - 134 |

## vmm\_consensus::new()

Create a consensus, usually to determine the end-of-test.

#### **SystemVerilog**

## **OpenVera**

## **Description**

Create a new instance of this class with the specified name and instance name. The specified name and instance names are used as the name and instance names of the log class property.

## **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
    . . .
end
endprogram
```

#### vmm\_consensus::log

Message service interface for the consensus.

## **SystemVerilog**

```
vmm_log log;
```

#### **OpenVera**

```
rvm_log log;
```

## **Description**

This property is set by the constructor using the specified name and instance name. These names may be modified afterward using the vmm\_log::set\_name() or vmm\_log::set\_instance() methods.

# **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
    . . .
    if (vote.is_reached()) begin
    `vmm_note(vote.log, "Consensus has reached ");
    end else begin
    `vmm_note(vote.log, "Consensus has not reached yet");
    end
    . . .
end
```

endprogram

## vmm\_consensus::register\_voter()

Register a new general purpose participant.

#### **SystemVerilog**

```
function vmm_voter register_voter(string name);
```

## **OpenVera**

```
function vmm_voter register_voter(string name);
```

### **Description**

Create a new general-purpose voter interface that can participate in this consensus. By default, a voter opposes the end of test. The voter interface may be later unregistered from the consensus using the "vmm\_consensus::unregister\_voter()" method.

See the "vmm\_voter" class for more details on the general-purpose participant interface.

### **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
    vmm_voter v1;
    . . .
    v1 = vote.register_voter("Voter #1");
    . . .
end
```

endprogram

## vmm\_consensus::unregister\_voter()

Unregister a general purpose participant.

#### **SystemVerilog**

```
function void unregister_voter(vmm_voter voter);
```

## **OpenVera**

```
task unregister_voter(vmm_voter voter);
```

## **Description**

Remove a previously registered general-purpose voter interface from this consensus. If the voter was the only participant that objected to the consensus, the consensus will subsequently be reached.

# **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
    vmm_voter v1;
    . . .
    v1 = vote.register_voter("Voter #1");
        . . .
    vote.unregister_voter(v1);
        . . .
    end

endprogram
```

## vmm\_consensus::register\_xactor()

Register a transactor as a participant.

#### **SystemVerilog**

```
function void register_xactor(vmm_xactor xact);
```

# **OpenVera**

```
task register_xactor(rvm_xactor xact);
```

# **Description**

Add a transactor that can participate in this consensus. A transactor opposes the end-of-test if it is currently indicating the vmm\_xactor::IS\_BUSY notification, and consents to the end of test, if it is currently indicating the vmm\_xactor::IS\_IDLE notification. The transactor may be later unregistered from the consensus using the

```
"vmm_consensus::unregister_xactor()" method.
```

#### **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
    vmm_xactor v1 = new("Voter", "#1");
    . . .
    vote.register_xactor(v1);
    . . .
end
```

endprogram

## vmm\_consensus::unregister\_xactor()

Unregister a transactor participant.

#### **SystemVerilog**

```
function void unregister_xactor(vmm_xactor xact);
```

## **OpenVera**

```
task unregister_xactor(rvm_xactor xact);
```

# **Description**

Remove a previously registered transactor from this consensus. If the transactor was the only participant that objected to the consensus, the consensus will subsequently be reached.

# **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
    vmm_xactor v1 = new("Voter", "#1");
    . . .
    vote.register_xactor(v1);
    . . .
    vote.unregister_xactor(v1);
    . . .
    end

endprogram
```

## vmm\_consensus::register\_channel()

Register a channel as a participant.

#### **SystemVerilog**

```
function void register_channel(vmm_channel chan);
```

#### **OpenVera**

```
task register_channel(rvm_channel chan);
```

# **Description**

Add a channel that can participate in this consensus. By default, a channel opposes the end of test if it is not empty, and consents to the end of test if it is currently empty. The channel may be later unregistered from the consensus using the

```
"vmm_consensus::unregister_channel()" method.
```

#### **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
    vmm_channel v1 =new("Voter", "#1");
    . . .
    vote.register_channel(v1);
    . . .
    end

endprogram
```

## vmm\_consensus::unregister\_channel()

Unregister a channel participant.

#### **SystemVerilog**

```
function void unregister_channel(vmm_channel chan);
```

## **OpenVera**

```
task unregister_channel(rvm_channel chan);
```

# **Description**

Remove a previously registered channel from this consensus. If the channel was the only participant that objected to the consensus, the consensus will subsequently be reached.

# **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
    vmm_channel v1 = new("Voter", "#1");
    . . .
    vote.register_channel(v1);
    . . .
    vote.unregister_channel(v1);
    . . .
    end

endprogram
```

## vmm\_consensus::register\_notification()

Register a notification as a participant.

#### **SystemVerilog**

```
function void register_notification(vmm_notify notify,
    int notification);
```

#### **OpenVera**

## **Description**

Add an ON/OFF notification that can participate in this consensus. By default, a notification opposes the end of test if it is not indicated, and consents to the end of test if it is currently indicated. The notification may be later unregistered from the consensus using the "vmm\_consensus::unregister\_notification()" method.

See the "vmm\_consensus::register\_no\_notification()" method for the opposite polarity participation.

#### **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
   vmm_notify v1;
   vmm_log notify_log;
```

```
notify_log = new ("Voter", "#1");
v1 = new (notify_log);
v1.configure(1, vmm_notify::ON_OFF);
. . .
vote.register_notification(v1,1);
. . .
end
endprogram
```

# vmm\_consensus::register\_no\_notification()

Register a notification as a participant.

#### **SystemVerilog**

```
function void register_no_notification(vmm_notify notify,
    int notification);
```

## **OpenVera**

## **Description**

Add an ON/OFF notification that can participate in this consensus. By default, a notification opposes the end of test if it is indicated, and consents to the end of test if it is not currently indicated. The notification may be later unregistered from the consensus using the "vmm\_consensus::unregister\_notification()" method.

See the "vmm\_consensus::register\_notification()" method for the opposite polarity participation.

#### **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
   vmm_notify v1;
   vmm_log notify_log;
```

```
notify_log = new ("Voter", "#1");
v1 = new (notify_log);
v1.configure(1, vmm_notify::ON_OFF);
...
vote.register_no_notification(v1,1);
...
end
```

endprogram

## vmm\_consensus::unregister\_notification()

Unregister a notification participant.

#### **SystemVerilog**

## **OpenVera**

## **Description**

Remove a previously registered ON/OFF notification from this consensus. If the notification was the only participant that objected to the consensus, the consensus will subsequently be reached.

# **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
    vmm_notify v1;
    vmm_log notify_log;
    notify_log = new ("Voter", "#1");
    v1 = new (notify_log);
    v1.configure(1, vmm_notify::ON_OFF);
    . . .
    vote.register_notification(v1,1);
    . . .
    vote.unregister_notification(v1,1);
```

end

 ${\tt endprogram}$ 

## vmm\_consensus::register\_consensus()

Register a sub-consensus as a participant.

#### **SystemVerilog**

```
function void register_consensus(vmm_consensus vote
    bit force_through = 0);
```

## **OpenVera**

```
task register_consensus(vmm_consensus vote
    bit force_through = 0);
```

#### **Description**

Add a sub-consensus that can participate in this consensus. By default, a sub-consensus opposes the higher-level end of test if it is has not reached its own consensus, and consents to the higher-level end of test if it has reached (or forced) its own consensus. The sub-consensus may be later unregistered from the consensus using the "vmm\_consensus::unregister\_consensus()" method.

By default, a sub-consensus that has reached its consensus by force will not force a higher-level consensus, only consent to it. If the force\_through parameter is specified as non-zero, a forced sub-consensus will force a higher-level consensus.

#### **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");
```

```
initial begin
    vmm_consensus c1;
    c1 = new("SubVote", "#1");
         . . .
    vote.register_consensus(c1, 0);
         . . .
end
endprogram
```

## vmm\_consensus::unregister\_consensus()

Unregister a sub-consensus participant.

#### **SystemVerilog**

```
function void unregister_consensus(vmm_consensus vote);
```

#### **OpenVera**

```
task unregister_consensus(vmm_consensus vote);
```

### **Description**

Remove a previously registered sub-consensus from this consensus. If the sub-consensus was the only participant that objected to the consensus, the consensus will subsequently be reached. If the sub-consensus was forcing the consensus despite other objections, the consensus will subsequently no longer be reached.

## **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
   vmm_consensus c1;
   c1 = new("SubVote", "#1");
        . . .
   vote.register_consensus(c1, 0);
        . . .
   vote.unregister_consensus(c1);
        . . .
```

end

endprogram

## vmm\_consensus::wait\_for\_consensus()

Wait until a consensus has been reached.

### **SystemVerilog**

```
task wait_for_consensus();
```

#### **OpenVera**

```
task wait_for_consensus_t();
```

## **Description**

Wait until all participants explicitly consent and none oppose. There can be no abstentions.

If a consensus has already been reached or forced by the time this task is called, this task will return immediately.

A consensus may be broken later (if the simulation is still running) by any voter opposing the end of test or a voter forcing the consensus deciding to consent normally or oppose normally.

## **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
    . . .
    vote.wait_for_consensus();
    . . .
```

end

endprogram

## vmm\_consensus::wait\_for\_no\_consensus()

Wait until a consensus is no longer reached.

### **SystemVerilog**

```
task wait_for_no_consensus();
```

## **OpenVera**

```
task wait_for_no_consensus_t();
```

# **Description**

Wait until a consensus is broken by no longer being forced and any one participant opposing. If a consensus has not been reached nor forced by the time this task is called, this task will return immediately.

# **Example**

## vmm\_consensus::is\_reached()

Check if a consensus has been reached.

## **SystemVerilog**

```
function bit is_reached();
```

# **OpenVera**

```
function bit is_reached();
```

# **Description**

This method returns an indication if a consensus has been reached. If a consensus exists—whether forced or not—a non-zero value is returned. If there is no consensus and the consensus is not being forced, a zero value is returned.

#### **Example**

```
program test_consensus;

vmm_consensus vote = new("Vote", "Main");

initial begin
    . . .
    if (vote.is_reached())
    `vmm_note (vote.log, "Consensus is reached");
    else
    `vmm_error (vote.log, "Consensus has not reached");
    . . .
    end

endprogram
```

## vmm\_consensus::is\_forced()

Check if a consensus is being forced.

## **SystemVerilog**

```
function bit is_forced();
```

#### **OpenVera**

```
function bit is_forced();
```

# **Description**

This method returns an indication if a participant forces a consensus. If the consensus is forced, a non-zero value is returned. If there is no consensus, or the consensus is not being forced, a zero value is returned.

# **Example**

## vmm\_consensus::psdisplay()

Describe the status of the consensus.

# **SystemVerilog**

```
function string psdisplay(string prefix = "");
```

#### **OpenVera**

```
function string psdisplay(string prefix = "");
```

# **Description**

Return a human-readable description of the current status of the consensus and who is opposing or forcing the consensus and why. Each line of the description is prefixed with the specified prefix.

# **Example**

## vmm\_consensus::yeas()

Return a description of the consenting participants.

## **SystemVerilog**

```
function void yeas(ref string who[],
    ref string why[]);
```

# **OpenVera**

```
task yeas(var string who[*],
    var string why[*]);
```

# **Description**

Return a description of the testbench elements currently consenting to the end of test, and their respective reasons.

#### **Example**

```
program test_consensus;

string who[];
string why[];
vmm_consensus vote = new("Vote", "Main");

initial begin
    . . .
    vote.yeas(who,why);
    for(int i=0; i<who.size; i++)
        $display(" %s ----- %s",who[i],why[i]);
    . . .
end

endprogram</pre>
```

## vmm\_consensus::nays()

Return a description of the opposing participants.

#### **SystemVerilog**

```
function void nays(ref string who[],
    ref string why[]);
```

## **OpenVera**

```
task nays(var string who[*],
    var string why[*]);
```

## **Description**

Return a description of the testbench elements currently opposing to the end of test, and their respective reasons.

#### **Example**

```
program test_consensus;

string who[];
string why[];
vmm_consensus vote = new("Vote", "Main");

initial begin
    . . .
    vote.nays(who,why);
    for(int i=0; i<who.size; i++)
        $display(" %s ----- %s",who[i],why[i]);
    . . .
end

endprogram</pre>
```

## vmm\_consensus::forcing()

Return a description of the forcing participants.

#### **SystemVerilog**

```
function void forcing(ref string who[],
    ref string why[]);
```

# **OpenVera**

```
task forcing(var string who[*],
    var string why[*]);
```

## **Description**

Return a description of the testbench elements currently forcing the end of test, and their respective reasons.

#### **Example**

```
program test_consensus;

string who[];
string why[];
vmm_consensus vote = new("Vote", "Main");

initial begin
    . . .
    vote.forcing(who,why);
    for(int i=0; i<who.size; i++)
        $display(" %s ----- %s",who[i],why[i]);
    . . .
end

endprogram</pre>
```

#### vmm\_data

VMM provides the vmm\_data class for efficiently modeling transactions. Data modeling can be done more quickly due to unified data encapsulation and by the presence of predefined methods for allocating, copying, comparing, displaying, and byte packing or unpacking of objects

This base class is to be used as the basis for all transaction descriptors and data models. It provides a standard set of methods expected to be found in all descriptors. It also creates a common class—akin to C's *void* type—that can be used to create generic components.

The vmm\_data class comes with shorthand macros that greatly facilitate data member declaration and provide a quick way to implement the content of predefined methods. Implementing these methods provides an environment for other classes such as vmm\_channel, vmm\_mss, vmm\_scoreboard and so on.

'vmm\_data\_member\_begin() is used to start a shorthand section. The class name specified must be the name of the vmm\_data extension class that is being implemented.

The shorthand section can only contain shorthand macros and must be terminated by a 'vmm\_data\_member\_end(), as shown in the following example.

```
class bus_trans extends vmm_data;
  typedef enum bit {READ=1'b0, WRITE=1'b1} kind_e;
  rand bit [31:0] addr;
  rand bit [31:0] data;
  rand kind_e kind;
  `vmm_data_member_begin(bus_trans)
   `vmm_data_member_scalar(addr, DO_ALL)
```

```
`vmm_data_member_scalar(data, DO_ALL)
   `vmm_data_member_enum(kind, DO_ALL)
   `vmm_data_member_end(bus_trans)
endclass
`vmm_channel(bus_trans)
`vmm_scenario_gen(bus_trans, "Gen")
```

The example above is for a simple transaction that contains no arrays. Please note that appropriate macros should be used for arrays. Add the specified scalar type, fixed array of scalars, dynamic array of scalars, scalar-indexed associative array of scalars or string-indexed associative array of scalars data member to the default implementation of the methods specified by the do\_what argument.

```
class eth_frame extends vmm_data;
  vlan_frame vlan_fr_var[];
  ...
  `vmm_data_member_begin(eth_frame)
      `vmm_data_member_handle_da(vlan_fr_var, DO_ALL)
      ...
  `vmm_data_member_end(eth_frame)
      ...
endclass
```

vmm\_data::do\_what\_e specifies which methods are to be
provided by a shorthand implementation.

It is used to specify which methods are to include the specified data members in their default implementation. Multiple methods can be specified by using add in the individual symbolic values. All methods are specified by specifying the DO\_ALL symbol.

```
'vmm_data_member_scalar(len, DO_PRINT + DO_COPY +
```

```
DO_COMPARE);
```

It is possible to override the default implementation of the methods created by the **vmm\_data** shorthand macros.

vmm\_data::do\_psdisplay() overrides the shorthand
psdisplay() method.

```
virtual function string do_psdisplay(string prefix = "")
```

This method overrides the default implementation of the vmm\_data::psdisplay() method created by the vmm\_data shorthand macros. If defined, it will be used instead of the default implementation.

The default implementation of this method in the vmm\_data base class must not be called (for example, do not call super.do\_psdisplay()).

The following are shorthand macros and the default implementations they replace:

| Shorthand | Macro: | Overrides 1 | this | default: |
|-----------|--------|-------------|------|----------|
|           |        |             |      |          |

| do_is_valid()      | is_valid()      |
|--------------------|-----------------|
| do_allocate()      | allocate()      |
| do_copy()          | copy()          |
| do_compare()       | compare()       |
| do_byte_size()     | byte_size()     |
| do_max_byte_size() | max_byte_size() |
| do_byte_pack()     | byte_pack()     |
| do_byte_unpack()   | byte_unpack()   |

#### **Summary**

• vmm\_data\_new() ..... page A-139

| • | <pre>'vmm_data_member_begin()</pre>  | page | A-141        |
|---|--------------------------------------|------|--------------|
|   | 'vmm data member end()               | page | A-143        |
|   | 'vmm_data_member_scalar*()           | page | A-144        |
|   | 'vmm_data_member_string*()           | page | A-146        |
|   | vmm data member enum*()              | page | A-148        |
| • | 'vmm_data_member_vmm_data*()         | page | A-150        |
| • | 'vmm data member handle*()           | page | A-152        |
| • | 'vmm_data_member_user_defined()      | page | A-154        |
| • | `vmm_data_byte_size()                | page | A-156        |
| • | vmm data::new()                      | page | A-157        |
| • | vmm data::log                        |      | A-158        |
| • | vmm data::stream id                  | page | A-159        |
| • | vmm_data::scenario_id                |      | A-160        |
| • | vmm_data::data_id                    |      | A-161        |
| • | vmm data::notify                     | page | A-162        |
| • | vmm_data::display()                  | page | A-163        |
| • | <pre>vmm data::psdisplay()</pre>     | page | A-164        |
| • | vmm_data::is_valid()                 | page | A-165        |
| • | <pre>vmm_data::allocate()</pre>      | page | A-166        |
| • | <pre>vmm_data::copy()</pre>          | page | A-167        |
| • | <pre>vmm_data::copy_data()</pre>     | page | A-169        |
| • | <pre>vmm_data::compare()</pre>       | page | A-170        |
| • | <pre>vmm_data::byte_pack()</pre>     | page | A-172        |
| • | <pre>vmm_data::byte_unpack()</pre>   | page | A-173        |
| • | <pre>vmm_data::byte_size()</pre>     | page | A-175        |
| • | <pre>vmm_data::max_byte_size()</pre> |      | A-176        |
| • | vmm_data::save()                     |      | A-177        |
| • | <pre>vmm_data::load()</pre>          |      | A-178        |
| • | <pre>vmm_data::do_what_e</pre>       |      | A-179        |
| • | vmm_data::do_how_e                   |      | A-180        |
| • | vmm_data::do_psdisplay()             |      | A-181        |
| • | vmm_data::do_is_valid()              | page | A-182        |
| • | <pre>vmm_data::do_allocate()</pre>   |      | A-184        |
| • | vmm_data::do_copy()                  | page | A-186        |
| • | <pre>vmm_data::do_compare()</pre>    | page | A-188        |
| • | <pre>vmm_data::do_byte_size()</pre>  | page | A-190        |
| • | vmm_data::do_max_byte_size()         | page | A-192        |
| • | <pre>vmm_data::do_byte_pack()</pre>  |      | A-194        |
| • | wmm data::do byte uppack()           | nage | <b>D-196</b> |

#### vmm\_data\_new()

Start of explicit constructor implementation.

#### **SystemVerilog**

```
'vmm_data_new(class-name)
```

## **OpenVera**

Not supported.

### **Description**

Specify that an explicit user-defined constructor is used instead of the default constructor provided by the short-hand macros. Also declares a "vmm\_log" instance that can be passed to the base class constructor. Use this macro when data members must be explicitly initialized in the constructor.

The class-name specified must be the name of the vmm\_data extension class that is being implemented.

This macro should be followed by the constructor declaration and must precede the shorthand data member section i.e., be located before the "'vmm\_data\_member\_begin()" macro.

#### **Example**

```
class eth_frame extends vmm_data;
...
'vmm_data_new(eth_frame)
    function new();
    super.new(this.log)
```

```
endfunction

'vmm_data_member_begin(eth_frame)
...
'vmm_data_member_end(eth_frame)
...
endclass
```

## 'vmm\_data\_member\_begin()

Start of shorthand section.

#### **SystemVerilog**

```
'vmm_data_member_begin(class-name)
```

#### **OpenVera**

Not supported.

### **Description**

Start the shorthand section providing a default implementation for the psdisplay(), is\_valid(), allocate(), copy(), compare(), byte\_size(), max\_byte\_size(), byte\_pack and byte\_unpack() methods. A default implementation for the constructor is also provided unless the "vmm\_data\_new()" has been previously specified.

The class-name specified must be the name of the vmm\_data extension class that is being implemented.

The shorthand section can only contain shorthand macros and must be terminated by a "'vmm\_data\_member\_end()".

#### **Example**

```
class eth_frame extends vmm_data;
...
'vmm_data_member_begin(eth_frame)
...
'vmm_data_member_end(eth_frame)
```

... endclass

## 'vmm\_data\_member\_end()

End of shorthand section.

## **SystemVerilog**

```
`vmm_data_member_end(class-name)
```

### **OpenVera**

Not supported.

## **Description**

Terminate the shorthand section providing a default implementation for the psdisplay(), is\_valid(), allocate(), copy(), compare(), byte\_size(), max\_byte\_size(), byte\_pack and byte\_unpack() methods.

The class-name specified must be the name of the vmm\_data extension class that is being implemented.

The shorthand section must have been started by a

```
"'vmm_data_member_begin()" .
```

### **Example**

## 'vmm\_data\_member\_scalar\*()

The shorthand implementation for a scalar data member.

### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Add the specified scalar-type, fixed array of scalars, dynamic array of scalars, scalar-indexed associative array of scalars or string-indexed associative array of scalars data member to the default implementation of the methods specified by the do\_what argument.

A scalar is an integral type, such as bit, bit vector, and packed unions.

The shorthand implementation must be located in a section started by "'vmm\_data\_member\_begin()".

# **Example**

```
class eth_frame extends vmm_data;
  rand bit [47:0] da;
  ...
  'vmm_data_member_begin(eth_frame)
        'vmm_data_member_scalar(da, DO_ALL);
        ...
  'vmm_data_member_end(eth_frame)
        ...
endclass
```

# 'vmm\_data\_member\_string\*()

The shorthand implementation for a string data member.

## **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Add the specified string-type, fixed array of strings, dynamic array of strings, scalar-indexed associative array of strings or string-indexed associative array of strings data member to the default implementation of the methods specified by the do\_what argument.

The shorthand implementation must be located in a section started by "'vmm\_data\_member\_begin()".

# **Example**

```
class eth_frame extends vmm_data;
    string frame_name;
    ...
    `vmm_data_member_begin(eth_frame)
        `vmm_data_member_string(frame_name, DO_ALL)
        ...
    `vmm_data_member_end(eth_frame)
    ...
endclass
```

### vmm\_data\_member\_enum\*()

The shorthand implementation for an enumerated data member.

### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Add the specified enum-type, fixed array of enums, dynamic array of enums, scalar-indexed associative array of enums or string-indexed associative array of enums data member to the default implementation of the methods specified by the do\_what argument.

The shorthand implementation must be located in a section started by "'vmm\_data\_member\_begin()".

# **Example**

```
typedef enum bit[1:0] {NORMAL, VLAN, JUMBO } packet_type;

class eth_frame extends vmm_data;
  rand packet_type packet_type_var;
    . . .
  `vmm_data_member_begin(eth_frame)
      `vmm_data_member_enum (packet_type_var, DO_ALL)
      . . .
  `vmm_data_member_end(eth_frame)
      . . .
endclass
```

## 'vmm\_data\_member\_vmm\_data\*()

The shorthand implementation for a vmm\_data-based data member.

## **SystemVerilog**

# **OpenVera**

Not supported.

# **Description**

Add the specified vmm\_data-type, fixed array of vmm\_datas, dynamic array of vmm\_datas, scalar-indexed associative array of vmm\_datas or string-indexed associative array of vmm\_datas data member to the default implementation of the methods specified by the do\_what argument. The do\_how argument specifies whether the vmm\_data values must be processed deeply or shallowly.

The shorthand implementation must be located in a section started by "'vmm\_data\_member\_begin()".

# **Example**

```
class vlan_frame extends vmm_data;
    . . .
endclass

class eth_frame extends vmm_data;
    vlan_frame vlan_fr_var;
    . . .
    `vmm_data_member_begin(eth_frame)
    `vmm_data_member_vmm_data(vlan_fr_var, DO_ALL, DO_DEEP)
    . . .
    `vmm_data_member_end(eth_frame)
    . . .
endclass
```

## 'vmm\_data\_member\_handle\*()

The shorthand implementation for a class handle data member.

### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Add the specified handle-type fixed array of handles, dynamic array of handles, scalar-indexed associative array of handles or string-indexed associative array of handles data member to the default implementation of the methods specified by the do\_what argument.

The shorthand implementation must be located in a section started by 'vmm\_data\_member\_begin().

# **Example**

```
class vlan_frame;
    . . .
endclass

class eth_frame extends vmm_data;
    vlan_frame vlan_fr_var;
    . . .
    `vmm_data_member_begin(eth_frame)
        `vmm_data_member_handle(vlan_fr_var, DO_ALL)
        . . .
    `vmm_data_member_end(eth_frame)
        . . .
endclass
```

## 'vmm\_data\_member\_user\_defined()

User-defined shorthand implementation data member.

## **SystemVerilog**

## **OpenVera**

Not supported.

# **Description**

Add the specified user-defined default implementation of the methods specified by the do\_what argument.

Refer to the section entitled, "User-defined vmm\_data Member Default Implementation" on page 2-6 for details on how to specify the shorthand implementation for a data member.

The shorthand implementation must be located in a section started by "'vmm\_data\_member\_begin()".

### **Example**

```
class eth_frame extends vmm_data;
  rand bit [47:0] da;
    . . .
    `vmm_data_member_begin(eth_frame)
        `vmm_data_member_user_defined(da, DO_ALL)
        . . .
    `vmm_data_member_end(eth_frame)
```

```
function bit do_da ( input vmm_data::do_what_e do_what)

do_da = 1; // Success, abort by returning 0

case (do_what)

. . .

endcase
endfunction
endclass
```

## 'vmm\_data\_byte\_size()

The shorthand implementation packing size methods.

## **SystemVerilog**

```
'vmm_data_byte_size(max-expr, size-expr)
```

## **OpenVera**

Not supported.

## **Description**

Provide a default implementation of the byte\_size() and max\_byte\_size() methods. The first and second expressions specify the value returned by the max\_byte\_size() and byte\_size() methods respectively. The expression must be a valid SystemVerilog expression in the content of the class.

The shorthand implementation must be located immediately after the "'vmm\_data\_member\_end()".

## **Example**

```
class eth_frame extends vmm_data;
...
    'vmm_data_member_begin(eth_frame)
         ...
    'vmm_data_member_end(eth_frame)
         'vmm_data_byte_size(1500, this.len_typ+16)
         ...
endclass
```

## vmm\_data::new()

Create a new instance of this data model or transaction descriptor.

### **SystemVerilog**

```
function new(vmm_log log);
```

### **OpenVera**

Not supported.

## **Description**

Creates a new instance of this data model or transaction descriptor with the specified message service interface. The specified message service interface is used when constructing the vmm\_data::notify property.

## **Example**

### Example A-64

Because of the potentially large number of instances of data objects, a class-static message service interface should be used to minimize memory usage and to be able to control class-generic messages:

```
class eth_frame extends vmm_data {
   static vmm_log log = new("eth_frame", "class");
   function new()
      super.new(this.log);
   ...
   endfunction
endclass: eth_frame
```

### vmm\_data::log

Replace the message service interface for this instance of a data model or transaction descriptor.

# **SystemVerilog**

function vmm\_log set\_log(vmm\_log log);

# **OpenVera**

Not supported.

# **Description**

Replaces the message service interface for this instance of a data model or transaction descriptor with the specified message service interface and returns a reference to the previous message service interface. Can be used to associate a descriptor with the message service interface of a transactor currently processing the transaction or to set the service when it was not available during initial construction.

### vmm\_data::stream\_id

Unique identifier for a data model or transaction descriptor instance

# **SystemVerilog**

int stream\_id;

### **OpenVera**

Not supported.

# **Description**

Specifies the offset of the descriptor within a sequence and the sequence offset within a stream. This property must be set by the transactor that instantiates the descriptor. It is set by the predefined generator before randomization so it can be used to specify conditional constraints to express instance-specific or stream-specific constraints.

### vmm\_data::scenario\_id

Unique identifier for a data model or transaction descriptor instance

# **SystemVerilog**

int scenario\_id;

### **OpenVera**

Not supported.

# **Description**

Specifies the offset of the descriptor within a sequence and the sequence offset within a stream. This property must be set by the transactor that instantiates the descriptor. It is set by the predefined generator before randomization so it can be used to specify conditional constraints to express instance-specific or stream-specific constraints.

## vmm\_data::data\_id

Unique identifier for a data model or transaction descriptor instance

### **SystemVerilog**

int data\_id;

### **OpenVera**

Not supported.

# **Description**

Specifies the offset of the descriptor within a sequence and the sequence offset within a stream. This property must be set by the transactor that instantiates the descriptor. It is set by the predefined generator before randomization so it can be used to specify conditional constraints to express instance-specific or stream-specific constraints.

## vmm\_data::notify

A notification service interface with three pre-configured events.

## **SystemVerilog**

```
vmm_notify notify;
enum {EXECUTE;
    STARTED;
    ENDED};
```

# **OpenVera**

Not supported.

## **Description**

The **EXECUTE** notification is ON/OFF and indicated by default. It can be used to prevent the execution of a transaction or the transfer of data if reset. The **STARTED** and **ENDED** notifications are ON/OFF events and indicated by the transactor at the start and end of the transaction execution or data transfer. The meaning and timing of the notifications is specific to the transactor executing the transaction described by this instance

# vmm\_data::display()

Display the current value of the transaction or data.

# **SystemVerilog**

```
function void display(string prefix = "");
```

### **OpenVera**

Not supported.

# **Description**

Displays the current value of the transaction or data described by this instance in a human-readable format on the standard output. Each line of the output will be prefixed with the specified prefix. This method prints the value returned by the psdisplay() method.

# vmm\_data::psdisplay()

Return an image of the current value of the transaction or data.

# **SystemVerilog**

virtual function string psdisplay(string prefix = "");

### **OpenVera**

Not supported.

# **Description**

Returns an image of the current value of the transaction or data described by this instance in a human-readable format as a string. The string may contain newline characters to split the image across multiple lines. Each line of the output must be prefixed with the specified prefix.

## vmm\_data::is\_valid()

Check the current value of the transaction or data.

### **SystemVerilog**

```
virtual function bit is_valid(bit silent = 1,
    int kind = -1);
```

## **OpenVera**

Not supported.

# **Description**

Checks if the current value of the transaction or data described by this instance is valid and error free, according to the optionally specified kind or format. Returns TRUE (that is, non-zero) if the content of the object is valid. Returns FALSE otherwise. The meaning (and use) of the kind argument is descriptor-specific and defined by the user extension of this method.

If silent is TRUE (that is, non-zero), no error or warning messages are issued if the content is invalid. If silent is FALSE, warning or error messages may be issued if the content is invalid.

# vmm\_data::allocate()

Allocate a new instance.

# **SystemVerilog**

virtual function vmm\_data allocate();

### **OpenVera**

Not supported.

# **Description**

Allocates a new instance of the same type as the object instance. Returns a reference to the new instance. Useful to implement class factories to create instances of user-defined derived class in generic code written using the base class type.

## vmm\_data::copy()

Copy the current value of the object instance.

### **SystemVerilog**

```
virtual function vmm_data copy(vmm_data to = null);
```

## **OpenVera**

Not supported.

## **Description**

Copies the current value of the object instance to the specified object instance. If no target object instance is specified, a new instance is allocated. Returns a reference to the target instance.

## **Example**

### Example A-65

The following trivial implementation will not work. Constructor copying is a shallow copy. The objects instantiated in the object (such as those referenced by the log and notify properties) are not copied and both copies will share references to the same service interfaces. Furthermore, it will not properly handle the case when the to argument is not null.

Invalid implementation of the vmm\_data::copy() method:

```
function vmm_data atm_cell::copy(vmm_data to = null)
  copy = new this;
endfunction
```

The following implementation is usually preferable.

Proper implementation of the vmm\_data::copy() method:

```
function vmm_data atm_cell::copy(vmm_data to = null)
  atm_cell cpy;

if (to != null) begin
    if ($cast(cpy, to)) begin
        'vmm_fatal(log, "Not an atm_cell instance");
        return null;
    end
end else cpy = new;

this.copy_data(cpy);
cpy.vpi = this.vpi;
...
copy = cpy;
endfunction: copy
```

The base-class implementation of this method must not be called as it contains error detection code of a derived class that forgot to supply an implementation. The vmm\_data::copy\_data() method should be called instead.

## vmm\_data::copy\_data()

Copy the current value of all base class data properties.

# **SystemVerilog**

virtual protected function void copy\_data(vmm\_data to);

### **OpenVera**

Not supported.

# **Description**

Copies the current value of all base class data properties in the current data object into the specified data object instance. This method should be called by the implementation of the vmm\_data::copy() method in classes immediately derived from this base class.

## vmm\_data::compare()

Compare the current object instance with the specified object instance.

## **SystemVerilog**

```
virtual function bit compare(input vmm_data to,
    output string diff,
    input int kind = -1);
```

## **OpenVera**

Not supported.

## **Description**

Compares the current value of the object instance with the current value of the specified object instance, according to the specified kind. Returns TRUE (that is, non-zero) if the value is identical. If the value is different, FALSE is returned and a descriptive text of the first difference found is returned in the specified <code>string</code> variable. The <code>kind</code> argument may be used to implement different comparison functions (for example, full compare, comparison of <code>rand</code> properties only, comparison of all properties physically implemented in a protocol and so on.)

### **Example**

```
check = 0;
if (!index_tbl[hash(actual)].exists()) return;
where = index_tbl[hash(actual)];
q = sb.port[where.port_no].queue[where.queue_no];
expect = q.pop_front();
if (actual.compare(expect)) check = 1;
endfunction: check
```

## vmm\_data::byte\_pack()

Pack the content of the transaction or data into a dynamic array of bytes.

# **SystemVerilog**

```
virtual function int unsigned byte_pack(
    ref logic [7:0] bytes[],
    input int unsigned offset = 0,
    input int kind = -1);
```

### **OpenVera**

Not supported.

## **Description**

Packs the content of the transaction or data into the specified dynamic array of bytes, starting at the specified offset in the array. The array is resized appropriately. Returns the number of bytes added to the array.

If the data can be interpreted or packed in different ways, the *kind* argument can be used to specify which interpretation or packing to use.

## vmm\_data::byte\_unpack()

Unpack the specified number of bytes of data.

### **SystemVerilog**

```
virtual function int unsigned byte_unpack(
   const ref logic [7:0] bytes[],
   input int unsigned offset = 0,
   input int len = -1,
   input int kind = -1);
```

### **OpenVera**

Not supported.

## **Description**

Unpacks the specified number of bytes of data from the specified offset in the specified dynamic array into this descriptor. If the number of bytes to unpack is specified as –1, the maximum number of bytes will be unpacked. Returns the number of bytes unpacked. If there is not enough data in the dynamic array to completely fill the descriptor, the remaining properties are set to unknown and a warning may be issued.

If the data can be interpreted or unpacked in different ways, the kind argument can be used to specify which interpretation or packing to use.

## Example

```
class eth_frame extends vmm_data;
...
```

```
typedef enum {UNTAGGED, TAGGED, CONTROL}
     frame_formats_e;
  rand frame_formats_e format;
  rand bit [47:0] dst;
  rand bit [47:0] src;
  rand bit
                  cfi;
  rand bit [ 2:0] user_priority;
  rand bit [11:0] vlan_id;
  virtual function int unsigned byte_unpack(
     const ref logic [7:0] array[],
     input int unsigned offset = 0,
     input int
                           len = -1,
                           kind = -1);
     input int
     integer i;
     i = offset;
     this.format = UNTAGGED;
     if ({array[i], array[i+1]} === 16'h8100) begin
        this.format = TAGGED;
         i += 2;
         {this.user_priority, this.cfi, this.vlan_id} =
            {array[i], array[i+2]};
         i += 2;
     end
  endfunction: byte_unpack
endclass: eth_frame
```

## vmm\_data::byte\_size()

Return the number of bytes required to pack the content of this descriptor.

## **SystemVerilog**

virtual function int unsigned byte\_size(int kind = -1);

# **OpenVera**

Not supported.

# **Description**

Returns the number of bytes required to pack the content of this descriptor. This method will be more efficient than vmm\_data::byte\_pack() for simply knowing how many bytes are required by the descriptor because no packing is actually done.

If the data can be interpreted or packed in different ways, the kind argument can be used to specify which interpretation or packing to use.

### vmm\_data::max\_byte\_size()

Return the maximum number of bytes required to pack the content of this descriptor.

## **SystemVerilog**

```
virtual function int unsigned max_byte_size(
   int kind = -1);
```

## **OpenVera**

Not supported.

### **Description**

Returns the maximum number of bytes that will ever be required to pack the content of any instance of this descriptor. A value of 0 indicates an unknown maximum size. Can be used to allocate memory buffers in the DUT or verification environment of suitable sizes.

If the data can be interpreted or packed in different ways, the *kind* argument can be used to specify which interpretation or packing to use.

# vmm\_data::save()

Append the content of this descriptor to the specified file.

# **SystemVerilog**

virtual function void save(int file);

### **OpenVera**

Not supported.

# **Description**

Appends the content of this descriptor to the specified file. The format is user defined and may be binary. By default, simply packs the descriptor and saves the value of the bytes, in sequence, as binary values and terminated by a newline.

# vmm\_data::load()

Set the content of this descriptor.

# **SystemVerilog**

virtual function bit load(int file);

### **OpenVera**

Not supported.

# **Description**

Sets the content of this descriptor from the data in the specified file. The format is user defined and may be binary. By default, interprets a complete line as binary byte data and unpacks it.

Should return FALSE (i.e., zero) if the loading operation was not successful.

#### vmm\_data::do\_what\_e

Specifies which methods are to be provided by a shorthand implementation.

## **SystemVerilog**

## **OpenVera**

Not supported.

#### **Description**

Used to specify which methods are to include the specified data members in their default implementation. Multiple methods can be specified by using an add or an or in the individual symbolic values. All methods are specified by specifying the DO\_ALL symbol.

#### **Example**

#### vmm data::do how e

Specifies how vmm\_data references are interpreted by a shorthand implementation.

## **SystemVerilog**

#### **OpenVera**

Not supported.

## **Description**

Used to specify how the copy and compare methods deal with a reference to a vmm\_data instance in their default implementation.
Multiple mechanisms can be specified by using an add or an or in the individual symbolic values. Following are the meanings of the DO\_NONE, DO\_REF, and DO\_DEEP symbols:

- DO\_NONE skip all comparison and copy operations
- DO\_REF use the reference itself in comparison and copy operations
- DO\_DEEP do deep compare and deep copy operations

#### **Example**

```
'vmm_data_member_vmm_data(parent, DO_ALL, DO_REF);
```

## vmm\_data::do\_psdisplay()

Override the shorthand psdisplay() method.

#### **SystemVerilog**

```
virtual function string do_psdisplay(string prefix = "")
```

#### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_data::psdisplay() method created by the vmm\_data shorthand macros. If defined, it will be used instead of the default implementation.

The default implementation of this method in the vmm\_data base class must not be called (for example, do not call super.do\_psdisplay()).

## **Example**

#### vmm\_data::do\_is\_valid()

Override the shorthand is\_valid() method.

#### **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_data::is\_valid() method created by the vmm\_data shorthand macros. If defined, it will be used instead of the default implementation.

The default implementation of this method in the vmm\_data base
class **must not** be called (for example, do not call super.do\_is\_valid()).

#### **Example**

```
class eth_frame extends vmm_data;
. . .
virtual bit function do_is_valid(bit silent = 1,
        int kind = -1);
   do_is_valid = 1;
   if (!do_is_valid && !silent) begin
   `vmm_error(this.log, "Ethernet Frame is not valid");
   end
```

 $\verb"endfunction"$ 

endclass

#### vmm\_data::do\_allocate()

Override the shorthand allocate() method.

#### **SystemVerilog**

```
virtual vmm_data function do_allocate();
```

## **OpenVera**

Not supported.

#### **Description**

This method overrides the default implementation of the vmm\_data::allocate() method created by the vmm\_data shorthand macros. If defined, it will be used instead of the default implementation.

The default implementation of this method in the vmm\_data base class **must not** be called (for example, do not call super.do\_allocate()).

#### **Example**

```
class eth_frame extends vmm_data;
. . .
virtual vmm_data function do_allocate ();
   `ifdef ETH_USE_COMPOSITION
   eth_frame i = new;
       i.vlan = new
       do_allocate = 1;
   `else
   eth_frame i = new;
```

```
do_allocate = i;
   `endif
   endfunction
   . . .
endclass
```

## vmm\_data::do\_copy()

Override the shorthand copy() method.

## **SystemVerilog**

```
virtual vmm_data function copy(vmm_data to = null);
```

#### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_data::copy() method created by the vmm\_data shorthand macros. If defined, it will be used instead of the default implementation.

The default implementation of this method in the vmm\_data base class **must not** be called (for example, do not call super.do\_copy()).

## **Example**

```
class eth_frame extends vmm_data;
...
virtual vmm_data function do_copy(vmm_data to = null);
eth_frame cpy;
if (to != null) begin
   if (!$cast(cpy, to)) begin
   `vmm_error(this.log, "Cannot copy to non-eth_frame\n
        instance");
   return null;
```

```
end
     end else cpy = new;
     . . .
     `ifdef ETH_USE_COMPOSITION
     if (this.vlan != null) begin
         cpy.vlan = new;
        cpy.vlan.user_priority = this.vlan.user_priority;
         cpy.vlan.cfi = this.vlan.cfi;
         cpy.vlan.id
                             = this.vlan.id;
      end
     `else
        cpy.user_priority = this.user_priority;
        cpy.cfi
                        = this.cfi;
        cpy.vlan_id = this.vlan_id;
     `endif
     do_copy = cpy;
  endfunction
endclass
```

## vmm\_data::do\_compare()

Override the shorthand compare() method.

## **SystemVerilog**

#### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_data::compare() method created by the vmm\_data
shorthand macros. If defined, it will be used instead of the default implementation.

The default implementation of this method in the vmm\_data base class **must not** be called (for example, do not call super.do\_compare()).

## **Example**

```
class eth_frame extends vmm_data;
. . .
virtual bit function do_compare(input vmm_data to =
        null,output string diff, input int kind = -1);
   eth_frame fr;
   do_compare = 1;
        . . .
```

```
`ifdef ETH_USE_COMPOSITION
     if (fr.vlan == null) begin
          diff = "No vlan data";
        do_compare = 0;
       end
       if (fr.vlan.user_priority !==
            this.vlan.user_priority) begin
        $sformat(diff, "user_priority (3'd%0d!== 3'd%0d)",
                   this.vlan.user_priority,
                   fr.vlan.user_priority);
        do_compare = 0;
       end
      `else
     if (fr.user_priority !== this.user_priority) begin
        $sformat(diff, "user_priority (3'd%0d!== 3'd%0d)",
                   this.user_priority, fr.user_priority);
        do_compare = 0;
       end
      `endif
   endfunction
endclass
```

## vmm\_data::do\_byte\_size()

Override the shorthand byte\_size() method.

#### **SystemVerilog**

```
virtual int function do_byte_size(int kind = -1);
```

#### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_data::byte\_size() method created by the vmm\_data shorthand macros. If defined, it will be used instead of the default implementation.

The default implementation of this method in the vmm\_data base class **must not** be called (for example, do not call super.do\_byte\_size()).

## Example

```
class eth_frame extends vmm_data;
. . .
virtual int function do_byte_size(int kind = -1);
   `ifdef TAGGED
   do_byte_size = 14 + data.size();
   `else
   do_byte_size = 14 + data.size() + 4;
   `endif
endfunction
```

endclass

## vmm\_data::do\_max\_byte\_size()

Override the shorthand max\_byte\_size() method.

#### **SystemVerilog**

```
virtual int function do_max_byte_size(int kind = -1);
```

#### **OpenVera**

Not supported.

#### **Description**

This method overrides the default implementation of the vmm\_data::max\_byte\_size() method created by the vmm\_data shorthand macros. If defined, it will be used instead of the default implementation.

The default implementation of this method in the vmm\_data base class **must not** be called (for example, do not call super.do\_max\_byte\_size()).

## **Example**

```
class eth_frame extends vmm_data;
. . .
virtual int function do_max_byte_size(int kind = -1);
   `ifdef JUMBO_PACKET
   do_max_byte_size = 9000;
   `else
   do_max_byte_size = 1500;
   `endif
endfunction
```

endclass

## vmm\_data::do\_byte\_pack()

Override the shorthand byte\_pack() method.

## **SystemVerilog**

#### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_data::byte\_pack() method created by the vmm\_data shorthand macros. If defined, it will be used instead of the default implementation.

The default implementation of this method in the vmm\_data base class **must not** be called (for example, do not call super.do\_byte\_pack()).

## **Example**

```
class eth_frame extends vmm_data;
    . . .
    virtual int function do_byte_pack(ref logic [7:0]
        bytes[],input int unsigned offset = 0,
        input int kind = -1);
    int i;
    . . .
```

## vmm\_data::do\_byte\_unpack()

Override the shorthand byte\_unpack() method.

## **SystemVerilog**

#### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_data::byte\_unpack() method created by the vmm\_data shorthand macros. If defined, it will be used instead of the default implementation.

The default implementation of this method in the vmm\_data base class **must not** be called (for example, do not call super.do\_byte\_unpack()).

#### **Example**

```
class eth_frame extends vmm_data;
. . .
virtual int function do_byte_unpack(const ref logic [7:0]
    bytes[],input int unsigned offset = 0,
    input int len = -1,input int kind = -1);
```

## vmm\_env

This class is a base class used to implement verification environments.

# **Summary**

| • | vmm_env::log                              | page | A-199   |
|---|-------------------------------------------|------|---------|
| • | <pre>vmm_env::notify</pre>                | page | A - 200 |
| • | vmm_env::new()                            |      | A-201   |
| • | vmm_env::run()                            | page | A-202   |
| • | <pre>vmm_env::gen_config()</pre>          | page | A-203   |
| • | <pre>vmm_env::build()</pre>               | page | A - 204 |
| • | <pre>vmm_env::reset_dut()</pre>           | page | A-205   |
| • | <pre>vmm_env::cfg_dut()</pre>             | page | A-206   |
| • | <pre>vmm_env::start()</pre>               | page | A-207   |
| • | vmm_env::end_test                         | page | A-208   |
| • | <pre>vmm_env::wait_for_end()</pre>        | page | A-209   |
| • | <pre>vmm_env::stop()</pre>                |      | A-210   |
| • | <pre>vmm_env::cleanup()</pre>             | page | A-211   |
| • | vmm_env::report()                         |      | A-212   |
| • | <pre>vmm_env::end_vote</pre>              | page | A-213   |
| • | <pre>'vmm_env_member_begin()</pre>        |      | A-214   |
| • | `vmm_env_member_end()                     |      | A-215   |
| • | <pre>'vmm_env_member_scalar*()</pre>      | page | A-216   |
| • | 'vmm_env_member_string*()                 | page | A-218   |
| • | `vmm_env_member_enum*()                   |      | A-220   |
| • | <pre>'vmm_env_member_vmm_data*()</pre>    | page | A-222   |
| • | <pre>'vmm_env_member_channel*()</pre>     |      | A-224   |
| • | <pre>'vmm_env_member_xactor*()</pre>      |      | A-226   |
| • | <pre>'vmm_env_member_subenv*()</pre>      | page | A-228   |
| • | <pre>`vmm_env_member_user_defined()</pre> |      | A-230   |
| • | vmm_env::do_what_e                        | page | A-232   |
| • | <pre>vmm_env::do_psdisplay()</pre>        | page | A-233   |
| • | <pre>vmm_env::do_vote()</pre>             |      | A-234   |
| • | <pre>vmm_env::do_start()</pre>            |      | A-235   |
| • | vmm env::do stop()                        | page | A - 236 |

## vmm\_env::log

Message service interface for the verification environment.

## **SystemVerilog**

vmm\_log log;

## **OpenVera**

Not supported.

## **Description**

This property is set by the constructor using the specified environment name and may be modified at run time.

## vmm\_env::notify

Notification service interface and predefined notifications.

#### **SystemVerilog**

```
vmm_notify notify;
enum {GEN_CFG,
    BUILD,
    RESET_DUT,
    CFG_DUT,
    START,
    WAIT_FOR_END,
    STOP,
    CLEANUP,
    REPORT};
```

## **OpenVera**

Not supported.

## **Description**

Notification service interface and predefined notifications used to indicate the progression of the verification environment. The predefined notifications are used to signal the start of the corresponding predefined virtual methods. All notifications are ON/OFF.

## vmm\_env::new()

Create an instance of the verification environment.

## **SystemVerilog**

```
function new(string name = "Verif Env");
```

## **OpenVera**

Not supported.

## **Description**

Creates an instance of the verification environment, with the specified name. The name is used as the name of the message service interface.

## vmm\_env::run()

Run the simulation.

## **SystemVerilog**

task run()

## **OpenVera**

Not supported.

## **Description**

Runs all remaining steps of the simulation, including vmm\_env::stop(), vmm\_env::cleanup() and 
vmm\_env::report(). This method must be explicitly invoked in the test programs.

## vmm\_env::gen\_config()

Randomize the test configuration descriptor.

## **SystemVerilog**

virtual function void gen\_cfg();

## **OpenVera**

Not supported.

## **Description**

If this method has not been explicitly invoked in the test program, it will be implicitly invoked by the vmm\_env::build() method.

## vmm\_env::build()

Build the verification environment.

## **SystemVerilog**

```
virtual function void build();
```

#### **OpenVera**

Not supported.

## **Description**

Builds the verification environment according to the value of the test configuration descriptor. If this method has not been explicitly invoked in the test program, it will be implicitly invoked by the vmm\_env::reset\_dut() method.

#### **Example**

```
class my_test extends vmm_test;
...
  virtual task run(vmm_env env);
    tb_env my_env;
    $cast(my_env, env);
    my_env.build();
    my_env.gen[0].start_xactor();
    my_env.run();
    endtask
endclass
```

#### vmm\_env::reset\_dut()

Reset the DUT to make it ready for configuration.

## **SystemVerilog**

```
virtual task reset_dut();
```

## **OpenVera**

Not supported.

## **Description**

Physically resets the DUT to make it ready for configuration. If this method has not been explicitly invoked in the test program, it will be implicitly invoked by the vmm\_env::cfg\_dut() method.

## vmm\_env::cfg\_dut()

Configure the DUT.

## **SystemVerilog**

```
virtual task cfg_dut();
```

## **OpenVera**

Not supported.

## **Description**

Configures the DUT according to the value of the test configuration descriptor. If this method has not been explicitly invoked in the test program, it will be implicitly invoked by the vmm\_env::start()
method.

## vmm\_env::start()

Start the test.

## **SystemVerilog**

```
virtual task start();
```

## **OpenVera**

Not supported.

## **Description**

Starts all the components of the verification environment to start the actual test. If this method has not been explicitly invoked in the test program, it will be implictly invoked by the

```
vmm_env::wait_for_end() method.
```

#### vmm\_env::end\_test

Cause the vmm\_env::wait\_for\_end() method to return.

## **SystemVerilog**

event end\_test;

#### **OpenVera**

Not supported.

## **Description**

Event that, when triggered, should cause the vmm\_env::wait\_for\_end() method to return. It is up to the user-defined implementation of the vmm\_env::wait\_for\_end() method to detect that this event has been triggered and return.

#### vmm\_env::wait\_for\_end()

Wait for an indication that the test has reached completion.

#### **SystemVerilog**

```
virtual task wait_for_end();
```

#### **OpenVera**

Not supported.

#### **Description**

Waits for an indication that the test has reached completion or its objective—whatever these may be. When this task returns, it signals that the end of simulation condition has been detected. If this method has not been explicitly invoked in the test program, it will be implictly invoked by the vmm\_env::stop() method.

#### **Example**

## vmm\_env::stop()

Terminate the simulation cleanly.

## **SystemVerilog**

```
virtual task stop();
```

#### **OpenVera**

Not supported.

## **Description**

Stops all the components of the verification environment to terminate the simulation cleanly. If this method has not been explicitly invoked in the test program, it will be implicitly invoked by the vmm\_env::cleanup() method.

## vmm\_env::cleanup()

Perform clean-up operations.

#### **SystemVerilog**

```
virtual task cleanup();
```

#### **OpenVera**

Not supported.

## **Description**

Performs clean-up operations to let the simulation terminate gracefully. Clean-up operations may include letting the DUT drain off all buffered data, reading statistics registers in the DUT and sweeping the scoreboard for leftover expected responses. If this method has not been explicitly invoked in the test program, it will be implicitly invoked by the vmm\_env::run() method.

#### vmm\_env::report()

Report success or failure of the test and close all files.

## **SystemVerilog**

```
virtual task report();
```

#### **OpenVera**

Not supported.

## **Description**

Reports final success or failure of the test and close all files. If this method has not been explicitly invoked in the test program, it will be implicitly invoked by the **vmm\_env::run()** method.

#### vmm\_env::end\_vote

End-of-test consensus object.

## **SystemVerilog**

```
vmm_consensus end_vote;
```

#### **OpenVera**

```
vmm_consensus end_vote;
```

## **Description**

Predefined end-of-test consensus instance that can be used in the extension of the vmm\_env::wait\_for\_end() method to determine that the simulation has reached its logical end. The name of the consensus is the name of the environment specified in the vmm\_env constructor. The instance name of the consensus is "End-of-test Consensus".

Triggering the vmm\_env::end\_test event does not force the consensus. A consensus does not trigger the end\_test event. This class property and the end\_test event are not functionally related in the base class.

#### **Example**

```
initial begin
   apb_env env;
   vmm_voter test_voter = env.end_vote.register_voter("Test
case Stimulus");
   . . .
end
```

## 'vmm\_env\_member\_begin()

Start of shorthand section.

#### **SystemVerilog**

```
'vmm_env_member_begin(class-name)
```

## **OpenVera**

Not supported.

## **Description**

Start the shorthand section providing a default implementation for the psdisplay(), start() and stop() methods.

The class-name specified must be the name of the vmm\_env extension class that is being implemented.

The shorthand section can only contain shorthand macros and must be terminated by a "'vmm\_env\_member\_end()".

## **Example**

```
class tb_env extends vmm_env;
    ...
    'vmm_env_member_begin(tb_env)
     ...
    'vmm_env_member_end(tb_env)
    ...
endclass
```

### 'vmm\_env\_member\_end()

End of shorthand section.

## **SystemVerilog**

```
'vmm_env_member_end(class-name)
```

### **OpenVera**

Not supported.

## **Description**

Terminate the shorthand section providing a default implementation for the psdisplay(), start() and stop() methods.

The class-name specified must be the name of the vmm\_env extension class that is being implemented.

The shorthand section must have been started by a ""vmm\_env\_member\_begin()".

## **Example**

```
class my_env extends vmm_env;
    . . .
    `vmm_env_member_begin(my_vmm_env)
    `vmm_env_member_end(my_vmm_env)
    . . .
endclass
```

## 'vmm\_env\_member\_scalar\*()

Shorthand implementation for a scalar data member.

### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Add the specified scalar-type, array of scalars, scalar-indexed associative array of scalars or string-indexed associative array of scalars data member to the default implementation of the methods specified by the 'do\_what' argument.

A scalar is an integral type, such as bit, bit vector, and packed unions.

The shorthand implementation must be located in a section started by a "'vmm\_env\_member\_begin()".

# **Example**

```
class my_vmm_env extends vmm_env;
  bit [31:0] address;
    . . .
    `vmm_env_member_begin(my_vmm_env)
        `vmm_env_member_scalar(address,DO_ALL)
        . . .
    `vmm_env_member_end(my_vmm_env)
        . . .
endclass
```

### 'vmm\_env\_member\_string\*()

Shorthand implementation for a string data member.

### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Add the specified string-type, array of strings, scalar-indexed associative array of strings or string-indexed associative array of strings data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_env\_member\_begin()".

### **Example**

```
class my_vmm_env extends vmm_env;
```

```
string name;
. . .
    `vmm_env_member_begin(my_vmm_env)
        `vmm_env_member_string(name,DO_PRINT)
        . . .
    `vmm_env_member_end(my_vmm_env)
        . . .
endclass
```

### 'vmm\_env\_member\_enum\*()

Shorthand implementation for an enumerated data member.

### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Add the specified enum-type, array of enums, scalar-indexed associative array of enums or string-indexed associative array of enums data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_env\_member\_begin()".

### **Example**

```
typedef enum {blue,green,red,black} my_colors;
```

```
class my_vmm_env extends vmm_env;
   my_colors color;
    . . .
   `vmm_env_member_begin(my_vmm_env)
        `vmm_env_member_enum(color,DO_PRINT)
        . . .
   `vmm_env_member_end(my_vmm_env)
        . . .
endclass
```

## 'vmm\_env\_member\_vmm\_data\*()

Shorthand implementation for a vmm\_data-based data member.

### **SystemVerilog**

## **OpenVera**

Not supported.

### **Description**

Add the specified vmm\_data-type, array of vmm\_datas, scalar-indexed associative array of vmm\_datas or string-indexed associative array of vmm\_datas data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_env\_member\_begin()".

# **Example**

```
class my_data extends vmm_data;
    . . .
endclass : my_data

class my_vmm_env extends vmm_env;
    my_data    data;
    . . .
    `vmm_env_member_begin(my_vmm_env)
        `vmm_env_member_vmm_data(data,DO_PRINT)
        . . .
    `vmm_env_member_end(my_vmm_env)
        . . .
endclass
```

## 'vmm\_env\_member\_channel\*()

Shorthand implementation for a channel data member.

## **SystemVerilog**

## **OpenVera**

Not supported.

### **Description**

Add the specified channel-type, array of channels, dynamic array of channels, scalar-indexed associative array of channels or string-indexed associative array of channels data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_env\_member\_begin()".

# **Example**

```
class my_vmm_env extends vmm_env;
   my_data_channel my_channel;
   . . .
   `vmm_env_member_begin(my_vmm_env)
        `vmm_env_member_channel(my_channel,DO_ALL);
        . . .
   `vmm_env_member_end(my_vmm_env)
        . . .
endclass
```

## 'vmm\_env\_member\_xactor\*()

Shorthand implementation for a transactor data member.

### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Add the specified transactor-type, array of transactors, dynamic array of transactors, scalar-indexed associative array of transactors or string-indexed associative array of transactors data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_env\_member\_begin()".

## **Example**

```
class my_data_gen extends vmm_xactor;
    . . .
endclass

class my_vmm_env extends vmm_env;
    my_data_gen my_xactor;
    . . .
    `vmm_env_member_begin(my_vmm_env)
        `vmm_env_member_xactor(my_xactor,DO_ALL);
        . . .
    `vmm_env_member_end(my_vmm_env)
        . . .
endclass
```

### 'vmm\_env\_member\_subenv\*()

Shorthand implementation for a transactor data member.

### **SystemVerilog**

## **OpenVera**

Not supported.

### **Description**

Add the specified sub-environment-type, array of sub-environments, dynamic array of sub-environments, scalar-indexed associative array of sub-environments or string-indexed associative array of sub-environments data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_env\_member\_begin()".

## **Example**

```
class my_subenv extends vmm_subenv
    . . .
endclass

class my_vmm_env extends vmm_env;
    my_subenv subenv;
    . . .
    `vmm_env_member_begin(my_vmm_env)
        `vmm_env_member_subenv(sub_env,DO_ALL);
        . . .
    `vmm_env_member_end(my_vmm_env)
endclass
```

## 'vmm\_env\_member\_user\_defined()

User-defined shorthand implementation data member.

### **SystemVerilog**

```
'vmm_env_member_user_defined(member-name)
```

### **OpenVera**

Not supported.

## **Description**

Add the specified user-defined default implementation of the methods specified by the 'do\_what' argument.

Refer to "User-defined vmm\_env or vmm\_subenv Member Default Implementation" on page 2-9 for details on how to specify the shorthand implementation for a data member.

The shorthand implementation must be located in a section started by a "'vmm\_env\_member\_begin()".

#### **Example**

```
class my_vmm_env extends vmm_env;
  bit [7:0] env_id;
    . . .
    `vmm_env_member_begin(my_vmm_env)
        `vmm_env_member_user_defined(env_id);
        . . .
    `vmm_env_member_end(my_vmm_env)
```

#### vmm env::do what e

Specifies which methods are to be provided by a shorthand implementation.

## **SystemVerilog**

## **OpenVera**

Not supported.

### **Description**

Used to specify which methods are to include the specified data members in their default implementation. "DO\_PRINT" includes the member in the default implementation of the psdisplay() method. "DO\_START" includes the member in the default implementation of the start() method, if applicable. "DO\_STOP" includes the member in the default implementation of the stop() method, if applicable. "DO\_VOTE" automatically registers the member with the vmm\_env::end\_vote consensus instance, if applicable.

Multiple methods can be specified by adding or or'ing the individual symbolic values. All methods are specified by specifying the "DO\_ALL" symbol.

## **Example**

```
'vmm_env_member_subenv(tcpip_stack, D0_ALL - D0_STOP);
```

## vmm\_env::do\_psdisplay()

Override the shorthand psdisplay() method.

### **SystemVerilog**

```
virtual function string do_psdisplay(string prefix = "")
```

### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_env::psdisplay() method created by the vmm\_env shorthand macros. If defined, it will be used instead of the default implementation.

## **Example**

## vmm\_env::do\_vote()

Override the shorthand voter registration.

## **SystemVerilog**

```
protected virtual task do_vote()
```

### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the voter registration created by the vmm\_env shorthand macros. If defined, it will be used instead of the default implementation.

## **Example**

```
class my_vmm_env extends vmm_env;
    . . .
    protected virtual task do_vote();
        //Register with this.end_vote
        . . .
    endtask
    . . .
endclass
```

### vmm\_env::do\_start()

Override the shorthand start() method.

## **SystemVerilog**

```
protected virtual task do_start()
```

### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_env::start() method created by the vmm\_env shorthand macros. If defined, it will be used instead of the default implementation.

## **Example**

```
class my_vmm_env extends vmm_env;
    . . .
    protected virtual task do_start();
        //vmm_env::start() operations
          . . .
    endtask
    . . .
endclass
```

## vmm\_env::do\_stop()

Override the shorthand stop() method.

## **SystemVerilog**

```
protected virtual task do_stop()
```

### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_env::stop() method created by the vmm\_env shorthand macros. If defined, it will be used instead of the default implementation.

## **Example**

```
class my_vmm_env extends vmm_env;
    . . .
    protected virtual task do_stop();
        //vmm_env::stop() operations
         . . .
    endtask
    . . .
endclass
```

## vmm\_log

The vmm\_log class implements an interface to the message service.

Several methods apply to multiple message service interfaces, not just the one where the method is invoked. All message service interfaces that match the specified name and instance name are affected by these methods. If the name or instance name is enclosed between slashes (for example, "/.../"), then they are interpreted as sed-style regular expressions. If a value of " " is specified, then the name or instance name of the current message service interface is specified. If the recurse parameter is TRUE (that is, non-zero), then all interfaces logically under the matching message service interfaces are also specified.

## **Summary**

```
vmm_log::new() ..... page A-239

      vmm_log::is_above
      page A-240

      vmm_log::copy()
      page A-241

      vmm_log::get_name()
      page A-242

vmm_log::get_instance() ..... page A-243
vmm_log::set_name() ..... page A-244
vmm_log::set_instance() ..... page A-245
vmm_log::kill() ..... page A-246
vmm_log::list() ..... page A-247
vmm_log::enum(message-type) ..... page A-248
vmm_log::enum(message-severity)page A-249vmm_log::enum(simulation-handling-value)page A-250vmm_log::vmm_log_format()page A-252

      vmm_log::set_typ_image()
      page A-253

      vmm_log::set_sev_image()
      page A-254

vmm_log::start_msg() ..... page A-255
vmm_log::text() ..... page A-257
vmm_log::end_msg() ..... page A-259
vmm_log::enable_types() ..... page A-260

      vmm_log::disable_types()
      page A-262

      vmm_log::set_verbosity()
      page A-264

      vmm_log::get_verbosity()
      page A-265

vmm_log::modify() ..... page A-266
vmm_log::unmodify() ..... page A-267
vmm_log::log_start() ..... page A-268
vmm log::log stop() ..... page A-269
```

| • | <pre>vmm_log::stop_after_n_errors()</pre> | page | A-270        |
|---|-------------------------------------------|------|--------------|
| • | <pre>vmm_log::get_message_count()</pre>   | page | A-271        |
| • | <pre>vmm_log::create_watchpoint()</pre>   | page | A - 272      |
| • | <pre>vmm_log::add_watchpoint()</pre>      | page | A-273        |
| • | <pre>vmm_log::remove_watchpoint()</pre>   | page | A-274        |
| • | <pre>vmm_log::wait_for_watchpoint()</pre> | page | A-275        |
| • | <pre>vmm_log::wait_for_message()</pre>    | page | A-276        |
| • | vmm_log::report()                         | page | A-277        |
| • | <pre>vmm_log::prepend_callback()</pre>    | page | A-278        |
| • | <pre>vmm_log::append_callback()</pre>     | page | A-279        |
| • | <pre>vmm_log::unregister_callback()</pre> | page | A-281        |
| • | vmm_log::reset()                          | page | A-282        |
| • | <pre>vmm_log::for_each()</pre>            | page | A-283        |
| • | <pre>vmm_log::uses_hier_inst_name()</pre> | page | A-284        |
| • | <pre>vmm_log::use_hier_inst_name()</pre>  | page | A-285        |
| • | <pre>vmm_log::use_orig_inst_name()</pre>  | page | A-287        |
| • | vmm_log::catch()                          | page | A-288        |
| • | vmm_log::uncatch()                        |      | A-290        |
|   | ymm log::uncatch all()                    |      | <b>D-292</b> |

## vmm\_log::new()

Create a new instance of a message service interface.

## **SystemVerilog**

```
function new(string name,
    string instance,
    vmm_log under = null);
```

## **OpenVera**

Not supported.

## **Description**

Creates a new instance of a message service interface, with the specified interface name and instance name. Furthermore, a message service interface can optionally be specified as hierarchically below another message service instance to create a logical hierarchy of message service interfaces.

## vmm\_log::is\_above

Specify that this message service instance is hierarchically above the specified message service interface.

## **SystemVerilog**

virtual function void is\_above(vmm\_log log);

## **OpenVera**

Not supported.

## **Description**

This method is the corollary of the under argument of the constructor and need not be used if the specified message service interface has already been constructed as being under this message service interface.

## vmm\_log::copy()

Copy the configuration of this message service interface to the specified message service interface.

## **SystemVerilog**

```
virtual function vmm_log copy(vmm_log to = null);
```

## **OpenVera**

Not supported.

## **Description**

Copies the configuration of this message service interface to the specified message service interface (or a new interface if none is specified) and returns a reference to the interface copy. The current configuration of the message service interface is copied, except the hierarchical relationship information, which is not modified.

# vmm\_log::get\_name()

Return the message service interface name.

# **SystemVerilog**

```
virtual function string get_name();
```

## **OpenVera**

Not supported.

# **Description**

Returns the name of the message service interface.

# vmm\_log::get\_instance()

Return the message service interface instance name.

# **SystemVerilog**

virtual function string get\_instance();

## **OpenVera**

Not supported.

# **Description**

Returns the instance name of the message service interface.

# vmm\_log::set\_name()

Set the message service interface name.

# **SystemVerilog**

virtual function void set\_name(string name);

## **OpenVera**

Not supported.

# **Description**

Set the name of the message service interface.

# vmm\_log::set\_instance()

Set the message service interface instance name.

# **SystemVerilog**

virtual function void set\_instance(string inst);

## **OpenVera**

Not supported.

# **Description**

Sets the instance name of the message service interface.

## vmm\_log::kill()

Remove internal references to the message service interface.

## **SystemVerilog**

virtual function void kill();

### **OpenVera**

Not supported.

## **Description**

Remove any internal referene to this message service interface so it may be reclaimed by the garbage collection once all use references are also removed. Once this method has been invoked, it is no longer possible to control this message service interface by name.

## vmm\_log::list()

List message service interfaces that match a specified name and instance name.

## **SystemVerilog**

```
virtual function void list(string name = "/./",
    string instance = "/./",
    bit recurse = 0);
```

## **OpenVera**

Not supported.

## **Description**

Lists all message service interfaces that match the specified name and instance name. If the recurse parameter is TRUE (that is, non-zero), then all interfaces logically under the matching message service interface are also listed.

### vmm\_log::enum(message-type)

Enumerated type defining symbolic values for message types.

## **SystemVerilog**

```
enum {FAILURE_TYP,
NOTE_TYP,
DEBUG_TYP,
TIMING_TYP,
XHANDLING_TYP,
REPORT_TYP,
PROTOCOL_TYP,
TRANSACTION_TYP,
COMMAND_TYP,
CYCLE_TYP,
INTERNAL_TYP,
DEFAULT_TYP,
ALL_TYPS};
```

## **OpenVera**

Not supported.

### **Description**

Enumerated type defining symbolic values for message types used when specifying a message type in properties or method arguments. The <a href="mailto:vmm\_log::DEFAULT\_TYP">vmm\_log::DEFAULT\_TYP</a> and <a href="mailto:vmm\_log::ALL\_TYPS">vmm\_log::ALL\_TYPS</a> are special symbolic values usable only with some control methods and are not used to issue actual messages. Multiple message types can be specified to some control methods by combining the value of the required types using the bitwise-or or addition operator.

## vmm\_log::enum(message-severity)

Enumerated type defining symbolic values for message severities.

### **SystemVerilog**

```
enum {FATAL_SEV,
ERROR_SEV,
WARNING_SEV,
NORMAL_SEV,
TRACE_SEV,
DEBUG_SEV,
VERBOSE_SEV,
DEFAULT_SEV,
ALL_SEVS};
```

### **OpenVera**

Not supported.

#### **Description**

Enumerated type defining symbolic values for message severities used when specifying a message severity in properties or method arguments. The vmm\_log::DEFAULT\_SEV and vmm\_log::ALL\_SEVS are special symbolic values usable only with some control methods and are not used to issue actual messages. Multiple message severities can be specified to some control methods by combining the value of the required severities using the bitwise-or or addition operator.

### vmm\_log::enum(simulation-handling-value)

Symbolic values for simulation handling.

## **SystemVerilog**

### **OpenVera**

Not supported.

## **Description**

Enumerated type defining symbolic values for simulation handling used when specifying a new simulation handling when promoting or demoting a message using the **vmm\_log::modify()** method.

Unless otherwise specified, message types are assigned the default severity and simulation handling shown in Table A-5.

Table A-5 Default Message Severities and Handling

| Message Type                | Default Severity | Default Handling |
|-----------------------------|------------------|------------------|
| FAILURE_TYP                 | ERROR_SEV        | COUNT_ERROR      |
| NOTE_TYP                    | NORMAL_SEV       | CONTINUE         |
| DEBUG_TYP                   | DEBUG_SEV        | CONTINUE         |
| TIMING_TYP XHANDLING_TYP    | WARNING_SEV      | CONTINUE         |
| TRANSACTION_TYP COMMAND_TYP | TRACE_SEV        | CONTINUE         |

| Message Type            | Default Severity | Default Handling |
|-------------------------|------------------|------------------|
| REPORT_TYP PROTOCOL_TYP | DEBUG_SEV        | CONTINUE         |
| CYCLE_TYP               | VERBOSE_SEV      | CONTINUE         |
| Any type                | FATAL_SEV        | ABORT_SIM        |

## vmm\_log::vmm\_log\_format()

Set the message formatter to the specified message formatter instance.

# **SystemVerilog**

```
virtual function vmm_log_format
    set_format(vmm_log_format fmt);
```

### **OpenVera**

Not supported.

### **Description**

Globally sets the message formatter to the specified message formatter instance. A reference to the previously used message formatter instance is returned. A default global message formatter is provided.

## vmm\_log::set\_typ\_image()

Replace the image used to display the specified message.

## **SystemVerilog**

# **OpenVera**

Not supported.

# **Description**

Globally replaces the image used to display the specified message type with the specified image. The previous image is returned. Default images are provided.

## vmm\_log::set\_sev\_image()

Replace the image used to display the specified message severity.

### **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Globally replaces the image used to display the specified message severity with the specified image. The previous image is returned. Default images are provided.

### **Example**

## Example A-97

The following is an example of colorizing the severity display on ANSI terminals.

## vmm\_log::start\_msg()

Prepare to issue a message.

## **SystemVerilog**

```
virtual function bit start_msg(int typ,
   int severity = DEFAULT_TYP,
   string fname = "/./",
   int line = -1);
```

### **OpenVera**

```
virtual function bit (integer type,
    integer severity = DEFAULT_TYP,
    integer msg_id = -1);
```

## **Description**

Prepare to issue a message of the specified type and severity. If the message service interface instance is configured ignore messages of the specified type or severity, the function returns FALSE.

When using SystemVerilog, the current filename and line number where the message is created can be supplied by using the `\_\_FILE\_\_ and `\_\_LINE\_\_ symbols. For backward compatibility, the `VMM\_LOG\_FORMAT\_FILE\_LINE symbol must be defined to enable the inclusion of the filename and line number to the message formatter.

### **Example**

```
program test
```

```
initial begin
    . . .
    env.log.text.start_msg(vmm_log::NOTE_TYP,

vmm_log::DEFAULT_SEV,`__FILE___,~__LINE___);
    env.log.text("Starting Test My_Test");
    env.log.text();
    . . .
end
```

### vmm\_log::text()

Add the specified text to the message being constructed.

### **SystemVerilog**

```
virtual function bit text(string msg = "");
```

### **OpenVera**

Not supported.

### **Description**

Adds the specified text to the message being constructed. This method specifies a single line of message text. A newline character is automatically appended when the message is issued. Additional lines of messages can be produced by calling this method multiple times, once per line. If an empty string is specified as message text, all previously specified lines of text are flushed to the output, but the message is not terminated. This method may return FALSE if the message will be filtered out based on the text.

A message must be flushed and terminated by calling the vmm\_log::end\_msg() method to trigger the message display and the simulation handling. A message can be flushed multiple times by calling the vmm\_log::text("") method, but the simulation handling and notification will take effect on the message termination.

If additional lines are produced using the \$display() system task or other display mechanisms, they will not be considered by the filters, nor included in explicit log files. They may also be displayed out of order if they are produced before the previous lines of the message are flushed.

For single-line messages, the 'vmm\_fatal(), 'vmm\_error(), 
'vmm\_warning(), 'vmm\_note(), 'vmm\_trace(), 
'vmm\_debug(), 'vmm\_verbose(), 'vmm\_report(), 
'vmm\_command(), 'vmm\_transaction(), 'vmm\_protocol() 
and 'vmm\_cycle() macros can be used as a shorthand notation.

Table A-6 Message Type and Severity for Shorthand Macros

| Macro                                      | Message<br>Type | Message<br>Severity |
|--------------------------------------------|-----------------|---------------------|
| 'vmm_fatal(vmm_log log, string txt);       | Failure         | Fatal               |
| 'vmm_error(vmm_log log, string txt);       | Failure         | Error               |
| 'vmm_warning(vmm_log log, string txt);     | Failure         | Warning             |
| 'vmm_note(vmm_log log, string txt);        | Note            | Default             |
| 'vmm_trace(vmm_log log, string txt);       | Debug           | Trace               |
| 'vmm_debug(vmm_log log, string txt);       | Debug           | Debug               |
| 'vmm_verbose(vmm_log log, string txt);     | Debug           | Verbose             |
| 'vmm_report(vmm_log log, string txt);      | Report          | Default             |
| 'vmm_command(vmm_log log, string txt);     | Command         | Default             |
| 'vmm_transaction(vmm_log log, string txt); | Transaction     | Default             |
| 'vmm_protocol(vmm_log log, string txt);    | Protocol        | Default             |
| 'vmm_cycle(vmm_log log, string txt);       | Cycle           | Default             |

## vmm\_log::end\_msg()

Flush and terminate the current message.

## **SystemVerilog**

virtual function void end\_msg();

### **OpenVera**

Not supported.

## **Description**

Flushes and terminates the current message and triggers the message display and the simulation handling. A message can be flushed multiple times using the vmm\_log::text("") method, but the simulation handling and notification will only take effect on message termination.

## vmm\_log::enable\_types()

Specify the message types to be displayed by the specified message service interfaces

## **SystemVerilog**

```
virtual function void enable_types(int typs,
    string name = "",
    string inst = "",
    bit recursive = 0);
```

### **OpenVera**

Not supported.

## **Description**

Specifies the message types to be displayed by the specified message service interfaces. Message service interfaces are specified by value or regular expression for both the name and instance name. If no name and no instance are explicitly specified, this message service interface is implicitly specified.

If the name or instance named are specified between "/" characters, then the specification is interpreted as a regular expression that must be matched against all known names and instance names, respectively. Both names must match to consider a message service interface as specified. If the recursive argument is TRUE, all message service interface hierarchically below the specified message service interfaces are included in the specification, whether their name and instance name matches or not. A message service interface must exist to be specified.

The types argument specifies the messages types to enable or disable. Types are specified as the bitwise-or or sum of all relevant types.

By default, all message types are enabled.

## vmm\_log::disable\_types()

Specify the message types to be disabled by the specified message service interfaces

## **SystemVerilog**

```
virtual function void disable_types(int typs,
    string name = "",
    string inst = "",
    bit recursive = 0);
```

### **OpenVera**

Not supported.

## **Description**

Specifies the message types to be disabled by the specified message service interfaces. Message service interfaces are specified by value or regular expression for both the name and instance name. If no name and no instance are explicitly specified, this message service interface is implicitly specified.

If the name or instance named are specified between "/" characters, then the specification is interpreted as a regular expression that must be matched against all known names and instance names, respectively. Both names must match to consider a message service interface as specified. If the recursive argument is TRUE, all message service interface hierarchically below the specified message service interfaces are included in the specification, whether their name and instance name matches or not. A message service interface must exist to be specified.

The types argument specifies the messages types to enable or disable. Types are specified as the bitwise-or or sum of all relevant types.

By default, all message types are enabled.

## vmm\_log::set\_verbosity()

Specify the minimum message severity to be displayed.

## **SystemVerilog**

```
virtual function void set_verbosity(int severity,
    string name = "",
    string inst = "",
    bit recursive = 0);
```

### **OpenVera**

Not supported.

### **Description**

Specify the minimum message severity to be displayed when sourced by the specified message service interfaces. See the documentation for the enable\_types() method for the interpretation of the name, inst and recursive arguments and how they are used to specify message service interfaces.

The default minimum severity can be changed by using the +vmm\_log\_default=sev runtime command-line option, where sev is the desired minimum severity and is a one of the following: error, warning, normal, trace, debug or verbose. The default verbosity level can be later modified using this method.

The minimum severity level can be globally forced by using the **+vmm\_force\_verbosity=**sev runtime command-line option. The specified verbosity overrides the verbosity level specified using this method.

# vmm\_log::get\_verbosity()

Return the minimum message severity to be displayed.

# **SystemVerilog**

```
virtual function int get_verbosity();
```

# **OpenVera**

Not supported.

# **Description**

Returns the minimum message severity to be displayed when sourced by this message service interface.

## vmm\_log::modify()

Modifies the specified type, severity or simulation handling for a message source.

## **SystemVerilog**

```
virtual function int
  modify(string name = "",
    string inst = "",
  bit recursive = 0,
  int typs = ALL_TYPS,
  int severity = ALL_SEVS,
  string text = "/./",
  int new_typ = UNCHANGED,
  int new_severity = UNCHANGED,
  int handling = UNCHANGED);
```

### **OpenVera**

Not supported.

### **Description**

Modifies the specified message source by any of the specified message service interfaces with the new specified type, severity or simulation handling. The message can be specified by type, severity, numeric ID or by text pattern. By default, messages of any type, severity, ID or text is specified. A message must match all specified criteria.

This method returns a unique message modifier identifier that can be used to remove it using the **vmm\_log::unmodify()** method. All message modifiers are applied in the same order they were defined before a message is issued.

## vmm\_log::unmodify()

Removes a message modification from the message service interfaces.

# **SystemVerilog**

```
virtual function void unmodify(int mod_id = -1,
    string name = "",
    string instance = "",
    bit recursive = 0);
```

## **OpenVera**

Not supported.

## **Description**

Removes the specified message modification from the specified message service interfaces. By default, all message modifications are removed.

## vmm\_log::log\_start()

Append messages produced by the specified message service interfaces.

## **SystemVerilog**

```
virtual function void log_start(int file,
    string name = "",
    string instance = "",
    bit recurse = 0)
```

### **OpenVera**

Not supported.

## **Description**

Appends all messages produced by the specified message service interfaces to the specified file. The file argument must be a file descriptor, as returned by the \$fopen() system task. By default, all message service interfaces append their messages to the standard output. Specifying a new output file does not stop messages from being appended to previously specified files.

## vmm\_log::log\_stop()

Stop logging messages from a specified message service interface.

### **SystemVerilog**

```
virtual function void log_stop(int file,
    string name = "",
    string instance = "",
    bit recurse = 0);
```

### **OpenVera**

Not supported.

## **Description**

Messages issued by the specified message service interfaces are no longer appended to the specified file. The file argument must be a file descriptor, as returned by the \$fopen() system task. If the specified file argument is 0, messages are no longer sent to the standard simulation output and transcript. If the file argument is specified as -1, appending to all files, except the standard output, is stopped.

## vmm\_log::stop\_after\_n\_errors()

Abort the simulation after a specified number of messages has been issued.

## **SystemVerilog**

virtual function void stop\_after\_n\_errors(int n);

## **OpenVera**

Not supported.

# **Description**

Aborts the simulation after the specified number of messages with a simulation handling of COUNT\_ERROR has been issued. This value is global and all messages from any message service interface count toward this limit. A zero or negative value specifies no maximum. The default value is 10. The message specified by the vmm\_log\_format::abort\_on\_error() is displayed before the simulation is aborted.

## vmm\_log::get\_message\_count()

Return the total number of messages of the specified severities.

## **SystemVerilog**

### **OpenVera**

Not supported.

## **Description**

Returns the total number of messages of the specified severities that have been issued from the specified message service interfaces. Message severities can be specified as a sum of individual message severities to specify more than one severity.

## vmm\_log::create\_watchpoint()

Create a watchpoint descriptor.

### **SystemVerilog**

### **OpenVera**

Not supported.

## **Description**

Creates a watchpoint descriptor that will be triggered when the specified message is used. The message can be specified by type, severity or by text pattern. By default, messages of all types, severities and text are specified. A message must match all specified criteria to trigger the watchpoint. The <code>issued</code> parameter specifies if the watchpoint is triggered when the message is physically issued (1'b1), physically not issued, that is, filtered out (1'b0) or regardless if the message is physically issued or not (1'bx).

A watchpoint will be repeatedly triggered every time a message matching the watchpoint specification is issued by a message service interface associated with the watchpoint.

# vmm\_log::add\_watchpoint()

Add the specified watchpoint to the specified message service interfaces.

## **SystemVerilog**

### **OpenVera**

Not supported.

# **Description**

If a message matching the watchpoint specification is issued by one of the specified message service interfaces associated with the watchpoint, the watchpoint will be triggered.

## vmm\_log::remove\_watchpoint()

Remove the specified watchpoint from the specified message service interfaces.

## **SystemVerilog**

### **OpenVera**

Not supported.

## **Description**

If a message matching the watchpoint specification is issued by one of the specified message service interfaces associated with the watchpoint, the watchpoint will be triggered.

## vmm\_log::wait\_for\_watchpoint()

Wait for the specified watchpoint to be triggered by a message.

### **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Waits for the specified watchpoint to be triggered by a message issued by one of the message service interfaces attached to the watchpoint. A descriptor of the message that triggered the watchpoint will be returned.

## vmm\_log::wait\_for\_message()

Waits for a one-time watchpoint for a specified message.

## **SystemVerilog**

```
virtual task wait_for_msg(string name = "",
    string instance = "",
    bit recurse = 0,
        int typs = ALL_TYPS,
    int severity = ALL_SEVS,
    string text = "",
    logic issued = 1'bx,
    ref vmm_log_msg msg);
```

### **OpenVera**

Not supported.

## **Description**

Sets up and waits for a one-time watchpoint for the specified message on the specified message service interface. The watchpoint is triggered only once and removed after being triggered.

## vmm\_log::report()

Report a failure if a message service interface issued an error or fatal message.

## **SystemVerilog**

```
virtual task report(string name = "/./",
    string instance = "/./",
    bit recurse = 0);
```

### **OpenVera**

Not supported.

## **Description**

Reports a failure if any of the specified message service interfaces have issued any error or fatal messages. Reports a success otherwise. The text of the pass or fail message is specified using the vmm\_log\_format::pass\_or\_fail() method.

## vmm\_log::prepend\_callback()

Prepend a callback façade instance with the message service.

## **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Globally prepends the specified callback façade instance with the message service. Callback methods will be invoked in the order in which they were registered.

A warning is issued if the same callback façade instance is registered more than once. Callback façade instances can be unregistered and re-registered dynamically.

#### **Example**

```
env.build();
begin
    gen_rx_errs cb = new;
    env.phy.prepend_callback(cb);
end
```

## vmm\_log::append\_callback()

Append a callback façade instance with the message service.

### **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Globally appends the specified callback façade instance with the message service. Callback methods will be invoked in the order in which they were registered.

A warning is issued if the same callback façade instance is registered more than once. Callback façade instances can be unregistered and re-registered dynamically.

#### **Example**

```
class tb_env extends vmm_env;
  virtual function void build();
    ...
  begin
    sb_mac_cbs cb = new;
    this.mac.append_callback(cb);
  end
    ...
endfunction: build
```

. . .

endclass: tb\_env

## vmm\_log::unregister\_callback()

Unregister the specified callback façade instance.

### **SystemVerilog**

```
virtual function void unregister_callback(
    vmm_log_callbacks cb);
```

## **OpenVera**

Not supported.

# **Description**

Globally unregisters the specified callback façade instance with the message service. A warning is issued if the specified façade instance is not currently registered with the service. Callback façade instances can later be re-registered.

## vmm\_log::reset()

Initialize the message service instance iterator.

## **SystemVerilog**

```
function void reset(string name = "/./",
    string inst = "/./",
    bit recurse = 0);
```

### **OpenVera**

```
task reset(string name = "/./",
    string inst = "/./",
    bit recurse = 0);
```

## **Description**

Reset the message service instance iterator for this instance of the message service and initialize it to iterator using the specified name and instance name and optional recursion.

It is then possible to iterate over all known instances of the message service interface that match the specified pattern using the

```
"vmm_log::for_each()" method.
```

There is one iterator per message service instance.

### **Example**

```
env.log.reset();
for (vmm_log log = env.log.for_each();
        log != null;
        log = env.log.for_each()) begin
end
```

## vmm\_log::for\_each()

Iterate over message service instances.

## **SystemVerilog**

```
function vmm_log for_each();
```

### **OpenVera**

```
function rvm_log for_each();
```

# **Description**

Return a reference to the next known message service interface that matches the iterator specification specified in the last invocation of "vmm\_log::reset()" . Returns NULL if no more instances match.

There is one iterator per message service instance.

## **Example**

```
env.log.reset();
for (vmm_log log = env.log.for_each();
    log != null;
    log = env.log.for_each()) begin
    ...
end
```

## vmm\_log::uses\_hier\_inst\_name()

Check if hierarchical instance names are in use.

### **SystemVerilog**

```
function bit uses_hier_inst_name();
```

## **OpenVera**

Not supported.

## **Description**

Returns TRUE if the message service interface instances use hierarchical instance name, as defined by calling

```
"vmm_log::use_hier_inst_name()" . Returns FALSE if the
original, flat instance names are in used, as defined by calling
"vmm_log::use_orig_inst_name()" .
```

## **Example**

```
env.build();
if (!env.log.uses_hier_inst_name())
    env.log.use_hier_inst_name();
```

### vmm\_log::use\_hier\_inst\_name()

Switch to hierarchical instance names.

### **SystemVerilog**

```
function void use_hier_inst_name();
```

### **OpenVera**

Not supported.

### **Description**

Rewrite the instance name of all message service interface instances into a dot-separated hierarchical form. The original instance names can later be restored using

```
"vmm_log::use_orig_inst_name()" .
```

An instance name is made hierarchical if the message service instance is specified as being under another message service interface. Message service interface hierarchies can be built by specifying the *under* argument to the constructor or by using the vmm\_log::is\_above() method.

For example, the code in Example A-104 will result in instances names "top", "top.m1", "top.c1" and "s1". The instance name for "s1" is not modified because it is not specified as being under another message service interface and thus creates a new hierarchical root.

## **Example**

```
function tb_env::new();
    super.new("top");
endfunction

function void tb_env::build();
    super.build();
    this.chan = new("Master to slave", "c1");
    this.master = new("m1", this.chan);
    this.slave = new("s1", this.chan);
    this.log.is_above(this.master.log);
    this.log.is_above(this.chan);
    this.log.use_hier_inst_name();
endfunction
```

## vmm\_log::use\_orig\_inst\_name()

Switch to original, flat instance names.

## **SystemVerilog**

```
function void use_orig_inst_name();
```

#### **OpenVera**

Not supported.

## **Description**

Rewrite the instance name of all message service interface instances into the original, flat form specified when the message service instance was constructed.

### **Example**

```
env.build();
if (env.log.uses_hier_inst_name())
    env.log.use_orig_inst_name();
```

### vmm\_log::catch()

Add a user-defined message handler

#### **SystemVerilog**

```
function int catch(
   vmm_log_catcher catcher,
   string name = "",
   string inst = "",
   bit recurse = 0,
   int typs = ALL_TYPS,
   int severity = ALL_SEVS,
   string text = "");
```

#### **OpenVera**

Not supported.

### **Description**

Install the specified message handler to catch any message of the specified type and severity, issued by the specified message service interface instances, which contains the specified text. By default, catches all messages issued by this message service interface instance. A unique message handler identifier is returned that can be used to later uninstall the message handler using <a href="mailto:vmm\_log::uncatch">vmm\_log::uncatch()</a>.

Messages will be considered caught by the first user-defined handler found that can handle the message. User-defined message handlers are considered in reverse order of installation i.e. the last handler installed will be considered first. Once caught, messages are handed off to the <a href="mailto:vmm\_log\_catcher::caught">vmm\_log\_catcher::caught</a>() method and will <a href="mailto:not">not</a> be issued. A user-defined message handler may choose to explicitly issue the

message using the <a href="mailto:vmm\_log\_catcher::issue">vmm\_log\_catcher::issue</a>() method or throw the message back to the message service by using the <a href="mailto:vmm\_log\_catcher::throw">vmm\_log\_catcher::throw</a>() method to be potentially caught by another suitable message handler or be issued.

Watchpoints are triggered after message catching. If the message has been modified in the catcher, the modified message will trigger applicable watchpoints, if any.

#### **Example**

### vmm\_log::uncatch()

Remove a user-defined message handler.

#### **SystemVerilog**

```
function bit uncatch(int catcher_id);
```

## **OpenVera**

Not supported.

### **Description**

Uninstall the specified user-defined message handler. The message handler is identifier by the unique identifier that was returned by the vmm\_log::catch() method when it was originally installed.

Returns TRUE if the specified message handler was successfully uninstalled. Returns FALSE otherwise.

#### **Example**

```
class err_catcher extends vmm_log_catcher;
    . . .
endclass

alu_env env;
err_catcher ctcher;

initial begin
    . . .
    env.build();
    ctcher_id = env.sb.log.catch(ctcher, , , ,
```

```
vmm_log::ERROR_SEV,"/Mismatch/");
. . .
env.sb.log.uncatch(ctcher_id);
end
```

### vmm\_log::uncatch\_all()

Remove all user-defined message handlers.

### **SystemVerilog**

```
function void uncatch_all();
```

### **OpenVera**

Not supported.

## **Description**

Uninstall all user-defined message handlers. All message handlers, even those that were registered with or through a different message service interface are uninstalled.

### **Example**

```
class err_catcher extends vmm_log_catcher;
    . . .
endclass

alu_env env;
err_catcher ctcher1, ctcher2;

initial begin
    . . .
    env.build();
    ctcher_id1 = env.log.catch(ctcher1, , , ,
        vmm_log::ERROR_SEV,"/MON_ERROR_008/");
    ctcher_id2 = env.log.catch(ctcher2, , , ,
        vmm_log::ERROR_SEV,"/MON_ERROR_010/");
    . . .
```

```
if(env.mon.error_cnt >10)
        env.log.uncatch_all();
end
```

# vmm\_log\_msg

This class describes a message issued by a message service interface that caused a watchpoint to be triggered. It is returned by the vmm\_log::wait\_for\_watchpoint() and vmm\_log::wait\_for\_msg() method.

# **Summary**

| • | vmm_log_message::log                           | page | A-295          |
|---|------------------------------------------------|------|----------------|
| • | <pre>vmm_log_message::timestamp</pre>          | page | A-296          |
| • | <pre>vmm_log_message::original_typ</pre>       |      |                |
| • | <pre>vmm_log_message::original_severity</pre>  | page | A-298          |
|   | <pre>vmm_log_message::effective_typ</pre>      |      |                |
| • | <pre>vmm_log_message::effective_severity</pre> | page | A-300          |
| • | <pre>vmm_log_message::text[]</pre>             | page | A-301          |
| • | vmm_log_message::issued                        | page | A-302          |
| • | vmm log message::handling                      | page | $\Delta - 303$ |

# vmm\_log\_message::log

A reference to the message reporting interface that has issued the message.

# **SystemVerilog**

vmm\_log log;

# **OpenVera**

# vmm\_log\_message::timestamp

The simulation time when the message was issued.

# **SystemVerilog**

time timestamp;

# **OpenVera**

# vmm\_log\_message::original\_typ

Original message type as specified in the code creating the message.

# **SystemVerilog**

int original\_typ;

# **OpenVera**

# vmm\_log\_message::original\_severity

Original message severity as specified in the code creating the message.

# **SystemVerilog**

int original\_severity;

# **OpenVera**

# vmm\_log\_message::effective\_typ

Effective message type as potentially modified by the vmm\_log::modify() method.

# **SystemVerilog**

int effective\_typ;

# **OpenVera**

# vmm\_log\_message::effective\_severity

Effective message severity as potentially modified by the vmm\_log::modify() method.

# **SystemVerilog**

int effective\_severity;

# **OpenVera**

# vmm\_log\_message::text[]

Formatted text of the message.

# **SystemVerilog**

string text[\$];

# **OpenVera**

Not supported.

# **Description**

Each element of the array contains one line of text as built by individual calls to the vmm\_log::text() method.

# vmm\_log\_message::issued

Indicates if the message has been physically issued or not.

# **SystemVerilog**

bit issued;

# **OpenVera**

Not supported.

# **Description**

If non-zero, then the message has been issued.

# vmm\_log\_message::handling

The simulation handling after the message is physically issued.

# **SystemVerilog**

int handling;

# **OpenVera**

# vmm\_log\_callbacks

This class provides a facade for the callback methods provided by the messge service. Callbacks are associated with the message service itself, not a particular message service interface instance.

### **Summary**

```
vmm_log_callback::pre_finish()
vmm_log_callback::pre_abort()
vmm_log_callback::pre_stop()
vmm_log_callback::pre_debug()
page A-308
vmm_log_callback::pre_debug()
page A-309
```

#### vmm\_log\_callback::pre\_finish()

Simulation termination callback

#### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

This callback method is invoked by the message service after the "vmm\_log\_callback::pre\_abort()" callback method and immediately before \$finish() is invoked to terminate the simulation.

The value of the "finished" parameter is 0 by default. If its value is ultimately returned as 1 by the sequence of callback methods, it indicates that the callback method has taken the responsibility of terminating the simulation. The final report and \$finish() will therefore not be called.

Use this callback method if you wish to delay the termination of the simulation after an abort condition has been detected.

#### **Example**

#### Example A-109 Terminating the simulation of 100 time units

```
#100;
    log.report();
    $finish();
    end
    join_none
    finished = 1;
endfunction
```

### vmm\_log\_callback::pre\_abort()

Abort condition callback

#### **SystemVerilog**

```
virtual function void pre_abort(vmm_log log);
```

#### **OpenVera**

```
virtual function pre_abort(rvm_log log);
```

## **Description**

This callback method is invoked by the message service when a message was issued with an ABORT simulation handling or the maximum number of message with a COUNT\_ERROR handling have been issued. This callback method is invoked before the "vmm\_log\_callback::pre\_finish()" callback method.

The message service interface provided as an argument may be used to issue further messages.

## vmm\_log\_callback::pre\_stop()

Stop condition callback

## **SystemVerilog**

```
virtual function void pre_stop(vmm_log log);
```

#### **OpenVera**

```
virtual function pre_stop(rvm_log log);
```

# **Description**

This callback method is invoked by the message service when a message was issued with a STOP simulation handling.

The message service interface provided as an argument may be used to issue further messages.

## vmm\_log\_callback::pre\_debug()

Debug condition callback

## **SystemVerilog**

```
virtual function void pre_debug(vmm_log log);
```

#### **OpenVera**

```
virtual function pre_debug(rvm_log log);
```

# **Description**

This callback method is invoked by the message service when a message was issued with a DEBUGGER simulation handling.

The message service interface provided as an argument may be used to issue further messages.

## vmm\_log\_catcher

VMM provides a mechanism to execute user-specific code, if a certain message is issued from the testbench environment, using the vmm\_log\_catcher class.

The vmm\_log\_catcher class is based on regexp to specify matching vmm\_log messages.

If a message with the specified regexp is issued during simulation, the user-specified code is executed.

The vmm\_log\_catcher::caught() method can be used to modify the caught message, changing its type and severity. You can choose to ignore the message, in which case it will not be displayed. The message can be displayed as is after executing user-specified code. The updated message can be displayed by calling vmm\_log\_catcher::issue() in the caught method.

The caught message, modified or unmodified, can be passed to other catchers that have been registered, using the vmm\_log\_catcher::throw function.

The messages to be caught are registered with the vmm\_log class using the vmm\_log::catch() method.

```
class error_catcher extends vmm_log_catcher;
virtual function void caught(vmm_log_msg msg);
   msg.text[0] = {" Acceptable Error" , msg.text[0]};
   msg.effective_severity = vmm_log::WARNING_SEV;
   issue(msg);
endfunction
endclass
```

Registration should be done in the program block.

```
initial begin
  env = new();
  error_catcher catcher = new();
  env.build();
  catcher_id =
      env.sb.log.catch(catcher,,,1,,vmm_log::ERROR_SEV,"/
      Mismatch/");
  env.run();
end
```

The error\_catcher class extends the vmm\_log\_catcher class and implements the caught() method. The caught() method prepends "Acceptable Error" to the original message and changes the severity to WARNING\_SEV.

In the initial block of the program block, an object of <code>error\_catcher</code> is created and a handle passed to the <code>catch()</code> method to register the catcher. Any <code>vmm\_log</code> message from scoreboard (sb), having ERROR\_SEV severity and including the string "Mismatch" will be caught and changed to WARNING\_SEV with "Acceptable Error" prepended to it.

If the message is to be caught from all **vmm\_log** instances, the **catch()** method can be called as:

```
env.sb.log.catch(catcher,"/./","/./
",1,vmm_log::ERROR_SEV,"/Mismatch/");
```

To unregister a catcher vmm\_log::uncatch(catcher-id) or vmm log::uncatch all() methods can be used.

#### **Summary**

```
    vmm_log_catcher::caught() ...... page A-313
```

| • | <pre>vmm_log_catcher::issue()</pre> | page A-315 |
|---|-------------------------------------|------------|
| • | <pre>vmm log catcher::throw()</pre> | page A-316 |

#### vmm\_log\_catcher::caught()

Handle a caught message.

#### **SystemVerilog**

```
virtual function void caught(vmm_log_msg msg);
```

#### **OpenVera**

Not supported.

### **Description**

This method specifies how to handle a caught message. Unless re-issued using the vmm\_log\_catcher::issue() method or thrown back to the message service using the vmm\_log\_catcher::throw() method, this message will not be issued.

How a message is handled once caught is up to the user. Whatever behavior is specified in the extension of this method defines how a message is handled. If left empty, the message will be ignored.

This method <u>must</u> be overloaded.

#### **Example**

```
virtual function void caught(vmm_log_msg msg);
  if (num_errors < max_errors) begin
    msg.text[0] = {"ACCEPTABLE ERROR: ", msg.text[0]};
    msg.effective_severity = vmm_log::WARNING_SEV;
    . . .</pre>
```

end
else
...
endfunction

### vmm\_log\_catcher::issue()

Issue a caught message.

#### **SystemVerilog**

```
protected function void issue(vmm_log_msg msg);
```

#### **OpenVera**

Not supported.

### **Description**

Immediately issue the specified message. The message is <u>not</u> subject to being caught any further by this or another user-defined message handler.

The message described by the vmm\_log\_msg descriptor may be modified before being issued.

#### **Example**

```
virtual function void caught(vmm_log_msg msg);
  if (num_errors > max_errors) begin
    issue(msg);
  end
    . . .
endfunction
```

### vmm\_log\_catcher::throw()

Throw back a caught message.

#### **SystemVerilog**

```
protected function void throw(vmm_log_msg msg);
```

# **OpenVera**

Not supported.

## **Description**

Throw the specified message back to the message service. The message is will be subject to being caught another user-defined message handler but <u>not</u> by this one.

The message described by the vmm\_log\_msg descriptor may be modified before being thrown back.

#### **Example**

```
virtual function void caught(vmm_log_msg msg);
  if (num_errors < max_errors)
  throw(msg);
endfunction</pre>
```

# vmm\_log\_format

This class is used to specify how messages are formatted before being displayed or logged to files. The default implementation of these methods produces the default message format.

## **Summary**

#### vmm\_log\_format::format\_msg()

Format a message.

#### **SystemVerilog**

```
virtual function string format_msg(
    string name,
    string instance,
    string msg_typ,
    string severity,
    ref string lines[$]);
```

#### **OpenVera**

```
virtual function string format_msg(string name,
    string instance,
    string msg_typ,
    string severity,
    string lines[$]);
```

#### **Description**

Return a fully formatted image of the message as specified by the arguments. The lines parameter contains one line of message text for each non-empty call to the vmm\_log::text() method. A line may contain newline characters.

This method is called by all message service interfaces to format a message on the first occurrence of a call to the

```
vmm_log::end_msg() method or empty vmm_log::text()
method call after a call to vmm_log::start_msg(). Subsequent
calls to these methods call the
```

```
vmm_log_format::continue_msg() method.
```

For backward compatibility when using SystemVerilog, the `VMM\_LOG\_FORMAT\_FILE\_LINE symbol must be defined to enable the inclusion of the filename and line number to the message formatter.

#### **Example**

```
class env_log_fmt extends vmm_log_format;
   function string format_msg(string name = "", string
instance = "",
                         string msg_type, string severity,
                               ref string lines[$]);
   for(int i=0;i<lines.size;i++)</pre>
      $sformat(format_msg,
       "%0t, (%s) (%s) [%0s:%0s] \n \t \t %s ",
       $time, name, instance, msg_type, severity, lines[i]);
   endfunction
endclass
class my_env extends vmm_env;
   env_log_fmt env_fmt = new();
   function new();
      this.log.set_format(env_fmt);
      `vmm note(log, "Inside New");
   endfunction
endclass
```

### vmm\_log\_format::continue\_msg()

Format the continuation of a message.

### **SystemVerilog**

```
virtual function string continue_msg(
    string name,
    string instance,
    string msg_typ,
    string severity,
    ref string lines[$]);
```

#### **OpenVera**

```
virtual function string continue_msg(string name,
    string instance,
    string msg_typ,
    string severity,
    string lines[$]);
```

#### **Description**

```
This method is called by all message service interfaces to format the continuation of a message n subsequent calls to the vmm_log::end_msg() method or empty vmm_log::text("")
method call. The first call to the vmm_log::end_msg() method or empty vmm_log::text("") method uses the 
vmm_log_format::format_msg() method.

a message on subsequent occurrences of a call to the 
"vmm_log::end_msg()" method or empty
"vmm_log::text()" method call after a call to 
"vmm_log::start_msg()". The first call to these methods call 
the "vmm_log_format::format_msg()" method.
```

For backward compatibility when using SystemVerilog, the 'VMM\_LOG\_FORMAT\_FILE\_LINE symbol must be defined to enable the inclusion of the filename and line number to the message formatter.

## **Example**

## vmm\_log\_format::abort\_on\_error()

Called when the total number of **COUNT\_ERROR** messages exceeds the error message threshold.

## **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

The string returned by the method describes the cause of the simulation aborting. If nu11 is returned, no explanation is displayed.

This method is called and the returned string is displayed before the vmm\_log\_callbacks::pre\_abort() callback methods are invoked.

## vmm\_log\_format::pass\_or\_fail()

Format the final pass/fail message at the end of simulation.

# **SystemVerilog**

```
virtual function string pass_or_fail(bit pass,
    string name,
    string instance,
    int fatals,
    int errors,
    int warnings,
    int dem_errs,
    int dem_warns);
```

## **OpenVera**

Not supported.

# **Description**

This method is called by the vmm\_log::report() method to format the final pass/fail message at the end of simulation.

The pass argument, if true, indicates that the simulation was successful.

The name and instance arguments are the specified name and instance names specified to the vmm\_log::report() method.

```
The fatals argument is the total number of vmm_log::FATAL_SEV messages that were issued.
```

The errors argument is the total number of vmm\_log::ERROR\_SEV messages that were issued.

The warnings argument is the total number of vmm\_log::WARNING\_SEV messages that were issued.

The dem\_errs argument is the total number of vmm\_log::ERROR\_SEV messages that were demoted.

The dem\_warns argument is the total number of vmm\_log::WARNING\_SEV messages that were demoted.

# vmm\_ms\_scenario

Base class for all user-defined multi-stream scenario descriptors. This class extends from vmm scenario.

# **Summary**

# vmm\_ms\_scenario::new()

Instantiate a multi-stream scenario descriptor.

## **SystemVerilog**

```
function new(vmm_scenario parent = null)
```

## **OpenVera**

Not supported.

# **Description**

Create a new instance of a multi-stream scenario descriptor.

If a parent scenario descriptor is specified, this instance of a multi-stream scenario descriptor is assumed to be instantiated inside the specified scenario descriptor, creating a hierarchical multi-stream scenario descriptor.

If no parent scenario descriptor is specified, it is assumed to be a top-level scenario descriptor.

## **Example**

```
class my_scenario extends vmm_ms_scenario;
    . . .
    function new;
        super.new(null);
        . . .
    endfunction: new
        . . .
endclass
```

```
program test;
    . . .
    my_scenario sc0 = new;
    . . .
endprogram
```

## vmm\_ms\_scenario::execute()

Execute a multi-stream scenario.

# **SystemVerilog**

```
virtual task execute(ref int n)
```

## **OpenVera**

Not supported.

# **Description**

Execute the scenario. Increments the argument "n" by the total number of transactions that were executed in this scenario.

This method must be overloaded to procedurally define a multi-stream scenario.

# **Example**

```
class my_scenario extends vmm_ms_scenario;
   my_atm_cell_scenario atm_scenario;
   my_cpu_scenario cpu_scenario;
   . . .
   function new;
      super.new(null);
      atm_scenario = new;
      cpu_scenario = new;
   endfunction: new

task execute(ref int n);
   fork
      begin
```

```
atm_cell_channel out_chan;
           int unsigned nn = 0;
           $cast(out_chan, this.get_channel(
                "ATM_SCENARIO_CHANNEL"));
           atm_scenario.randomize with {length == 1;};
           atm_scenario.apply(out_chan, nn);
           n += nn;
        end
        begin
           cpu_channel out_chan;
           int unsigned nn = 0;
           $cast(out_chan,this.get_channel(
               "CPU_SCENARIO_CHANNEL"));
           cpu_scenario.randomize with {length == 1;};
           cpu_scenario.apply(out_chan, nn);
           n += nn;
        end
      join
   endtask: execute
endclass: my_scenario
```

# vmm\_ms\_scenario::get\_context\_gen()

Returns the multi-stream scenario generator executing this scenario.

# **SystemVerilog**

function vmm\_ms\_scenario\_gen get\_context\_gen()

## **OpenVera**

Not supported.

# **Description**

Returns a reference to the multi-stream scenario generator that is providing the context for the execution of this multi-stream scenario descriptor. Returns NULL if this multi-stream scenario descriptor has not been registered with a multi-stream scenario generator.

# vmm\_ms\_scenario::get\_ms\_scenario()

Returns a registered multi-stream scenario descriptor.

## **SystemVerilog**

# **OpenVera**

Not supported.

# **Description**

Returns a copy of the multi-stream scenario registered under the specified scenario name in the multi-stream generator registered under the specified generator name. Returns NULL of no such scenario exists.

If no generator name is specified, look into the scenario registry of the generator executing this scenario.

The scenario can then be executed within the context of the generator where it is registered by calling its vmm\_ms\_scenario::execute() method.

# **Example**

```
`vmm_scenario_gen(atm_cell, "atm trans")
program test_ms_scenario;
   vmm_ms_scenario_gen atm_ms_gen = new("Atm Scenario Gen",
12);
```

```
vmm_ms_scenario first_ms_scen = new;
  vmm_ms_scenario buffer_ms_scen = new;
   . . .
  initial begin
      atm_ms_gen.register_ms_scenario("FIRST
SCEN",first_ms_scen);
     buffer_ms_scen = atm_ms_gen.get_ms_scenario("FIRST
SCEN");
      if(buffer_ms_scen != null)
         vmm_log(log, "Returned scenario \n");
         . . .
      else
         vmm_log(log,"Returned null, scenario doesn't
exists\n");
   end
endprogram
```

# vmm\_ms\_scenario::get\_channel()

Returns a registered output channel.

## **SystemVerilog**

```
function vmm_channel get_channel(string name)
```

# **OpenVera**

Not supported.

# **Description**

Returns the output channel registered under the specified logical name in the multi-stream generator where the multi-stream scenario generator is registered. Returns NULL of no such channel exists.

## **Example**

```
`vmm_channel(atm_cell)
`vmm_scenario_gen(atm_cell, "atm trans")

program test_ms_scenario;
   vmm_ms_scenario_gen atm_ms_gen = new("Atm Scenario Gen",
12);
   atm_cell_channel my_chan=new("MY_CHANNEL", "EXAMPLE");
   atm_cell_channel buffer_channel = new("MY_BUFFER",
"EXAMPLE");
   . . .
   initial begin
    . . .
   buffer_channel = atm_ms_gen.get_channel("MY_CHANNEL");
   if(buffer_channel != null)
        vmm_log(log, "Returned channel \n");
```

```
else
    vmm_log(log,"Returned null value\n");
    end
end
endprogram
```

# vmm\_ms\_scenario\_gen

This class is a pre-defined multi-stream scenario generator.

VMM provides this class to model general purpose scenarios. It is now possible to generate heterogeneous scenarios and have them controlled by a unique transactor.

The multi-stream scenario generation mechanism provides an efficient way of generating and synchronizing stimulus to various BFMs. This helps user in reusing block level scenarios in subsystem and system levels and controlling/synchronizing the execution of those scenarios of same/different streams. Single stream scenarios can also be reused in multi-stream scenarios. <a href="mailto:vmm\_ms\_scenario\_gen">vmm\_ms\_scenario</a> and <a href="mailto:vmm\_ms\_scenario\_gen">vmm\_ms\_scenario</a> are the base classes provided by VMM for this functionality. This section describes the various kinds of usage of multi-stream scenario generation with these base classes.

Generated scenarios can be transferred to any number of channels of various types anytime during simulation, making this solution very scalable, dynamic and completely controllable by the user. Furthermore, it is possible to model sub-scenarios that can be attached and controlled by an overall scenario in a hierarchical way. User can determine the number of scenarios or the number of transactions to be generated, either on a MSS basis or on a given scenario generator, making this use model scalable from block to system level.

It is also possible to add/remove scenarios as simulation advances, facilitating detection of corner cases or address other constraints on the fly. In case multiple scenario generators should access a common channel, it is possible to give the channel access to only

one generator on a given time slot. In this case, other generators do wait until the channel is released, thereby making it a blocking transaction.

The following methods are available. See"Multi-Stream Scenarios" on page 4-11 for guidelines on how the multi-stream scenario generator can be used and how multi-stream scenarios—including hierarchical scenarios—are defined and executed.

## **Summary**

```
vmm_ms_scenario_gen::stop_after_n_scenarios ..... page A-337
vmm_ms_scenario_gen::inst_count ..... page A-343
vmm_ms_scenario_gen::scenario_count ..... page A-341
vmm_ms_scenario_gen::inst_count ..... page A-343
vmm_ms_scenario_gen::get_n_scenarios() ..... page A-345
vmm_ms_scenario_gen::get_n_insts() ..... page A-347
vmm_ms_scenario_gen::GENERATEDpage A-349vmm_ms_scenario_gen::DONEpage A-350
vmm_ms_scenario_gen::register_ms_scenario() ..... page A-351
vmm_ms_scenario_gen::ms_scenario_exists() ...... page A-353
vmm_ms_scenario_gen::get_ms_scenario() ..... page A-355
vmm_ms_scenario_gen::get_ms_scenario_name() ..... page A-357
vmm_ms_scenario_gen::get_ms_scenario_index() ..... page A-359
vmm_ms_scenario_gen::get_names_by_ms_scenario() .. page A-361
vmm_ms_scenario_gen::get_all_ms_scenario_names() . page A-363
vmm_ms_scenario_gen::replace_ms_scenario() ..... page A-365
vmm_ms_scenario_gen::unregister_ms_scenario() .... page A-367
vmm_ms_scenario_gen::unregister_ms_scenario_by_name() page A-369
vmm_ms_scenario_gen::select_scenario ...... page A-371
vmm_ms_scenario_gen::scenario_set[$] ..... page A-373
vmm_ms_scenario_gen::register_channel() ..... page A-375
vmm_ms_scenario_gen::channel_exists() ..... page A-377
vmm_ms_scenario_gen::get_channel() ..... page A-379
vmm_ms_scenario_gen::get_channel_name() ..... page A-381
vmm_ms_scenario_gen::get_names_by_channel()..... page A-383
vmm_ms_scenario_gen::get_all_channel_names() .... page A-385
vmm_ms_scenario_gen::replace_channel() ..... page A-387
vmm_ms_scenario_gen::unregister_channel() ...... page A-389
vmm_ms_scenario_gen::unregister_channel_by_name() page A-391
vmm_ms_scenario_gen::register_ms_scenario_gen() .. page A-393
vmm_ms_scenario_gen::ms_scenario_gen_exists() .... page A-395
vmm_ms_scenario_gen::get_ms_scenario_gen() ..... page A-397
vmm_ms_scenario_gen::get_ms_scenario_gen_name() .. page A-399
vmm_ms_scenario_gen::get_all_ms_scenario_gen_names() page A-403
vmm_ms_scenario_gen::replace_ms_scenario_gen() ... page A-405
vmm_ms_scenario_gen::unregister_ms_scenario_gen()
vmm_ms_scenario_gen::unregister_ms_scenario_gen_by_name() page
```

A - 408

## vmm\_ms\_scenario\_gen::stop\_after\_n\_scenarios

Number of multi-stream scenarios to generate.

## **SystemVerilog**

```
int unsigned stop_after_n_scenarios
```

## **OpenVera**

Not supported.

# **Description**

Automatically stop the multi-stream scenario generator when the number of generated multi-streams scenarios reaches or surpasses the specified value. A value of zero specifies an infinite number of multi-stream scenarios.

Only the multi-stream scenarios explicitly executed by this instance of the multi-stream scenario generator are counted. Sub-scenarios executed as part of a higher-level multi-stream scenario are not counted.

## **Example**

```
`vmm_scenario_gen(atm_cell, "atm trans")

class my_ms_scenario extends vmm_ms_scenario;
    . . .
endclass
program test_ms_scenario;
    . . .
    vmm_ms_scenario_gen ms_gen = new("MS Scenario Gen", 10);
```

```
my_ms_scenario ms_scen = new;
. . .
initial begin
. . .
    ms_gen.stop_after_n_scenarios = 10;
. . .
end
endprogram
```

## vmm\_ms\_scenario\_gen::stop\_after\_n\_insts

Number of transaction descriptor to generate.

## **SystemVerilog**

```
int unsigned stop_after_n_insts
```

## **OpenVera**

Not supported.

# **Description**

Automatically stop the multi-stream scenario generator when the number of generated transaction descriptors reaches or surpasses the specified value. A value of zero indicates an infinite number of transaction descriptors.

The number of transaction descriptor instances generated by the execution of a multi-stream scenario is the number of transactions reported by the <a href="mms\_scenario::execute">mms\_scenario::execute()</a> method when it returns. Entire scenarios are executed before the generator is stopped so the actual number of transaction descriptors generated may be greater than the specified value.

# **Example**

```
`vmm_scenario_gen(atm_cell, "atm trans")
class my_ms_scenario extends vmm_ms_scenario;
    . . .
endclass
```

```
program test_ms_scenario;
    . . .
    vmm_ms_scenario_gen ms_gen = new("MS Scenario Gen", 10);
    my_ms_scenario ms_scen = new;
    . . .
    initial begin
    . . .
    ms_gen.stop_after_n_instances = 100;
    . . .
    end
endprogram
```

## vmm\_ms\_scenario\_gen::scenario\_count

Number of multi-stream scenarios generated so far.

## **SystemVerilog**

```
protected int scenario_count;
```

## **OpenVera**

Not supported.

# **Description**

Current count of the number of top-level multi-stream scenarios generated the multi-stream scenario generator. When is reaches or surpasses the value in

```
vmm_ms_scenario_gen::stop_after_n_scenarios, the
generator stops.
```

Only the multi-stream scenarios explicitly executed by this instance of the multi-stream scenario generator are counted. Sub-scenarios executed as part of a higher-level multi-stream scenario are not counted.

# **Example**

```
class my_ms_scen extends vmm_ms_scenario_gen;
    . . .
    function void print_ms_gen_fields();
    . . .
    `vmm_note(log, $psprintf("Present scenario count is %))
```

```
d\n",this.scenario_count));
    endfunction
    . . .
endclass

program test_scen;
    . . .
    my_ms_scen my_gen= new("MY MS SCENARIO",10);
    . . .
    initial begin
        fork
        begin
        @event;
            my_gen.print_ms_gen_fields();
        end
        . .
        join
        . . .
        end
end
```

#### vmm\_ms\_scenario\_gen::inst\_count

Number of transaction descriptor generated so far.

## **SystemVerilog**

```
protected int inst_count;
```

## **OpenVera**

Not supported.

# **Description**

Current count of the number of individual transaction descriptor instances generated by the multi-stream scenario generator. When is reaches or surpasses the value in

vmm\_ms\_scenario\_gen::stop\_after\_n\_insts, the generator
stops.

The number of transaction descriptor instances generated by the execution of a multi-stream scenario is the number of transactions reported by the <a href="mailto:vmm\_ms\_scenario:execute">vmm\_ms\_scenario:execute</a>() method when it returns.

# **Example**

```
d\n",this.inst_count));
    endfunction
    . . .
endclass

program test_scen;
    . . .
    my_ms_scen my_gen= new("MY MS SCENARIO",10);
    . . .
    initial begin
    . . .
    my_gen.print_ms_gen_fields();
    . . .
    end
end
```

# vmm\_ms\_scenario\_gen::get\_n\_scenarios()

Number of multi-stream scenarios generated so far.

# **SystemVerilog**

```
function int unsigned get_n_scenarios()
```

## **OpenVera**

Not supported.

# **Description**

Return the current value of the

```
vmm_ms_scenario_gen::scenario_count property.
```

# **Example**

```
initial begin
. . .
my_gen.print_ms_gen_fields();
. . .
end
end
```

## vmm\_ms\_scenario\_gen::get\_n\_insts()

Number of transaction descriptors generated so far.

# **SystemVerilog**

```
function int unsigned get_n_insts()
```

## **OpenVera**

Not supported.

# **Description**

Return the current value of the

```
vmm_ms_scenario_gen::inst_count property.
```

# **Example**

```
initial begin
. . .
my_gen.print_ms_gen_fields();
. . .
end
end
```

## vmm\_ms\_scenario\_gen::GENERATED

Notification of a newly generated scenario.

# **SystemVerilog**

```
typedef enum int {GENERATED} symbols_e
```

## **OpenVera**

Not supported.

# **Description**

Notification in vmm\_xactor::notify that is indicated every time a new multi-stream scenario is generated and about to be executed.

# **Example**

```
program test_scen;
    . . .
    vmm_ms_scenario_gen my_ms_gen= new("MY MS
SCENARIO",10);
    . . .
    initial begin
    . . .
    `vmm_note(log,"Waiting for notification : GENERATED
\n");

my_ms_gen.notify.wait_for(vmm_ms_scenario_gen::GENERATED);
    . . .
    end
end
```

## vmm\_ms\_scenario\_gen::DONE

Notification of a generation completed.

## **SystemVerilog**

```
typedef enum int {DONE} symbols_e
```

# **OpenVera**

Not supported.

# **Description**

Notification in vmm\_xactor::notify that is indicated when the
generation process has completed as specified by the
vmm\_ms\_scenario\_gen::stop\_after\_n\_scenarios and
vmm\_ms\_scenario\_gen::stop\_after\_n\_insts class
properties.

# **Example**

```
program test_scen;
    . . .
    vmm_ms_scenario_gen my_ms_gen= new("MY MS
SCENARIO",10);
    . . .
    initial begin
    . . .
    `vmm_note(log,"Waiting for notification : DONE \n");
    my_ms_gen.notify.wait_for(vmm_ms_scenario_gen::DONE);
    . . .
    end
end
```

# vmm\_ms\_scenario\_gen::register\_ms\_scenario()

Register a multi-stream, scenario descriptor

## **SystemVerilog**

# **OpenVera**

Not supported.

# **Description**

Registers the specified multi-stream scenario under the specified name. The same scenario may be registered multiple times under different names, thus creating an alias to the same scenario.

Registering a scenario implicitly appends it to the scenario set if it is not already in the vmm\_ms\_scenario\_gen::scenario\_set[\$] array.

It is an error to attempt to register a scenario under a name that already exists. Use

vmm\_ms\_scenario\_gen::replace\_ms\_scenario() to replace
a registered scenario.

## **Example**

```
class my_ms_scen extends vmm_ms_scenario;
    . . .
endclass
```

```
program test_scenario;
  vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen", 9);
  my_ms_scen ms_scen = new;
    . . .
  initial begin
    . . .
    vmm_log(log, "Registering MS scenario \n");
    my_ms_gen.register_ms_scenario("MS SCEN-1", ms_scen);
    . . .
  end
endprogram
```

# vmm\_ms\_scenario\_gen::ms\_scenario\_exists()

Checks if a scenario is registered under a specified name

## **SystemVerilog**

```
virtual function bit ms_scenario_exists(string name)
```

# **OpenVera**

Not supported.

# **Description**

Returns TRUE if there is a multi-stream scenario registered under the specified name. Returns FALSE otherwise.

Use vmm\_ms\_scenario\_gen::get\_ms\_scenario() to retrieve a scenario under a specified name.

# **Example**

```
class my_ms_scen extends vmm_ms_scenario;
    . . .
endclass

program test_scenario;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen", 9);
    my_ms_scen ms_scen = new;
    . . .
    initial begin
    . . .
    vmm_log(log, "Registering MS scenario \n");
    my_ms_gen.register_ms_scenario("MS SCEN-1", ms_scen);
    . . .
```

# vmm\_ms\_scenario\_gen::get\_ms\_scenario()

Returns the scenario registered under a specified name

## **SystemVerilog**

```
virtual function vmm_ms_scenario get_ms_scenario(
    string name)
```

# **OpenVera**

Not supported.

# **Description**

Returns a copy of the multi-stream scenario descriptor registered under the specified name. Issues a warning message and returns NULL if there are no scenarios registered under that name.

## **Example**

```
class my_ms_scen extends vmm_ms_scenario;
    . . .
endclass

program test_scenario;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen", 9);
    my_ms_scen ms_scen = new;
    my_ms_scen buffer_scen = new;
    . . .
    initial begin
    . . .
    vmm_log(log, "Registering MS scenario \n");
    my_ms_gen.register_ms_scenario("MS-SCEN-1", ms_scen);
    . . .
```

## vmm\_ms\_scenario\_gen::get\_ms\_scenario\_name()

Returns a name under which a scenario is registered

## **SystemVerilog**

```
virtual function string get_names_by_ms_scenario(
    vmm_ms_scenario scenario)
```

# **OpenVera**

Not supported.

# **Description**

Returns a name under which the specified multi-stream scenario descriptor is registered. Returns "" if the scenario is not registered.

# **Example**

```
class my_ms_scen extends vmm_ms_scenario;
    . . .
endclass

program test_scenario;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen", 9);
    my_ms_scen ms_scen = new;
    string buffer_name;

initial begin
    . . .
    vmm_log(log, "Registering MS scenario \n");
    my_ms_gen.register_ms_scenario("MS-SCEN-1", ms_scen);
    . . .
    buffer name =
```

#### vmm\_ms\_scenario\_gen::get\_ms\_scenario\_index()

Returns the index of the specified scenario

#### **SystemVerilog**

```
virtual function int get_ms_scenario_index(
    vmm_ms_scenario scenario)
```

### **OpenVera**

Not supported.

### **Description**

Returns the index of the specified scenario descriptor in the vmm\_ms\_scenario\_gen::scenario\_set[\$] array. A warning message is issued and returns -1 if the scenario descriptor is not found in the scenario set.

#### **Example**

```
class my_ms_scen extends vmm_ms_scenario;
    . . .
endclass

program test_scenario;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen", 9);
    my_ms_scen ms_scen = new;
    int buffer_index;

initial begin
    . . .
    vmm_log(log, "Registering MS scenario \n");
    my_ms_gen.register_ms_scenario("MS-SCEN-1", ms_scen);
```

```
buffer_index =
my_ms_gen.get_ms_scenario_index(ms_scen);
    vmm_note(log,`vmm_sformatf("Index for ms_scen is:
%d\n",buffer_index));
    . . .
end
endprogram
```

#### vmm\_ms\_scenario\_gen::get\_names\_by\_ms\_scenario()

Returns the names under which a scenario is registered

#### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Appends the names under which the specified multi-stream scenario descriptor is registered. Returns the number of names that were added to the array.

# **Example**

```
class my_ms_scen extends vmm_ms_scenario;
    . . .
endclass

program test_scenario;
    string scen_name_arr[$];
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen", 9);
    my_ms_scen ms_scen = new;
    . . .
    initial begin
    . . .
    `vmm_note(log, "Registering MS scenario \n");
    my ms gen.register ms scenario("MS-SCEN-1", ms scen);
```

```
my_ms_gen.register_ms_scenario("MS-SCEN-2",ms_scen);
. . .

my_ms_gen.get_names_by_ms_scenario(ms_scen,scen_name_arr);
. . .
end
endprogram
```

#### vmm\_ms\_scenario\_gen::get\_all\_ms\_scenario\_names()

Returns all the names in the scenario registry

#### **SystemVerilog**

```
virtual function void get_all_ms_scenario_names(
    ref string          name[$])
```

### **OpenVera**

Not supported.

## **Description**

Appends the names under which a multi-stream scenario descriptor is registered. Returns the number of names that were added to the array.

#### **Example**

```
class my_ms_scen extends vmm_ms_scenario;
    . . .
endclass

program test_scenario;
    string scen_name_arr[$];
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen", 9);
    my_ms_scen ms_scen = new;
    . . .
    initial begin
        . . .
        `vmm_note(log, "Registering MS scenario \n");
        my_ms_gen.register_ms_scenario("MS-SCEN-1", ms_scen);
        my_ms_gen.register_ms_scenario("MS-SCEN-2", ms_scen);
```

### vmm\_ms\_scenario\_gen::replace\_ms\_scenario()

Replace a scenario descriptor

#### **SystemVerilog**

### **OpenVera**

Not supported.

## **Description**

Registers the specified multi-stream scenario under the specified name, replacing the scenario previously registered under that name (if any). The same scenario may be registered multiple times under different names, thus creating an alias to the same scenario.

Registering a scenario implicitly appends it to the scenario set if it is not already in the vmm\_ms\_scenario\_gen::scenario\_set[\$]
array. The replaced scenario is removed from
vmm\_ms\_scenario\_gen::scenario\_set[\$] if it is not also registered under another name.

#### **Example**

```
class my_ms_scen extends vmm_ms_scenario;
    . . .
endclass

program test_scenario;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen", 9);
```

```
my_ms_scen ms_scen = new;
    . . .
initial begin
    . . .
    my_ms_gen.register_ms_scenario("MS
SCEN-1",ms_scen);
    my_ms_gen.register_ms_scenario("MS
SCEN-2",ms_scen);
    . . .
    vmm_log(log,"Replacing MS scenario \n");
    my_ms_gen.replace_ms_scenario("MS SCEN-1",ms_scen);
    . . .
    end
endprogram
```

#### vmm\_ms\_scenario\_gen::unregister\_ms\_scenario()

Unregister a scenario descriptor

#### **SystemVerilog**

```
virtual function bit unregister_ms_scenario(
    vmm_ms_scenario scenario)
```

### **OpenVera**

Not supported.

## **Description**

Completely unregisters the specified multi-stream scenario descriptor and returns TRUE if it exists in the registry. The unregistered scenario is also removed from the

```
vmm_ms_scenario_gen::scenario_set[$] array.
```

#### **Example**

```
class my_ms_scen extends vmm_ms_scenario;
    . . .
endclass

program test_scenario;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen", 9);
    my_ms_scen ms_scen = new;
    . . .
    initial begin
        my_ms_gen.register_ms_scenario("MS SCEN-1",ms_scen);
        . . .
    if(my_ms_gen.unregister_ms_scenario(ms_scen))
```

```
vmm_log(log, "Scenario unregistered \n");
else
    vmm_log(log, "Unable to unregister \n");
    . . .
end
endprogram
```

### vmm\_ms\_scenario\_gen::unregister\_ms\_scenario\_by\_name()

Unregister a scenario descriptor

#### **SystemVerilog**

```
virtual function vmm_ms_scenario unregister_ms_scenario(
    string name)
```

### **OpenVera**

Not supported.

### **Description**

Unregisters the multi-stream scenario under the specified name and returns the unregistered scenario descriptor. Returns NULL if there is no scenario registered under the specified name.

The unregistered scenario descriptor is removed from vmm\_ms\_scenario\_gen::scenario\_set[\$] if it is not also registered under another name.

# **Example**

```
class my_ms_scen extends vmm_ms_scenario;
    . . .
endclass

program test_scenario;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen", 9);
    my_ms_scen ms_scen = new;
        my_ms_scen buffer_scen =new;
    . . .
```

# vmm\_ms\_scenario\_gen::select\_scenario

Scenario selection factory

#### **SystemVerilog**

```
vmm_ms_scenario_election select_scenario
```

#### **OpenVera**

Not supported.

### **Description**

Randomly select the next multi-stream scenario to execute from the <a href="mailto:vmm\_ms\_scenario\_gen::scenario\_set">vmm\_ms\_scenario\_gen::scenario\_set</a>[\$] array. The selection is performed by calling randomize() on this class property then executing the multi-stream scenario found in the <a href="mailto:vmm\_ms\_scenario\_gen::scenario\_set">vmm\_ms\_scenario\_gen::scenario\_set</a>[\$] array at the index specified by the <a href="mailto:vmm\_ms\_scenario\_election::select class">vmm\_ms\_scenario\_election::select class</a> property.

The default election instance may be replaced by a user-defined extension to modify the scenario election policy.

#### **Example**

```
program test_scenario;
    vmm_ms_scenario_gen parent_ms_gen =
new("Parent-MS-Scen-Gen", 11);
    my_ms_scen ms_scen_1 = new;
    . . .
    initial begin
```

### vmm\_ms\_scenario\_gen::scenario\_set[\$]

Multi-stream scenarios available for execution

#### **SystemVerilog**

```
vmm_ms_scenario scenatio_set[$]
```

#### **OpenVera**

Not supported.

### **Description**

Multi-stream scenarios available for execution by this generator. The scenario executed next is selected by randomizing the

```
vmm_ms_scenario_gen::select_scenario class property.
```

Multi-stream scenario instances in this array should be managed through the

```
vmm_ms_scenario_gen::register_ms_scenario(),
vmm_ms_scenario_gen::replace_ms_scenario() and
vmm_ms_scenario_gen::unregister_ms_scenario()
methods.
```

#### **Example**

```
class my_ms_scen extends vmm_ms_scenario;
    . . .
endclass

program test_scenario;
    vmm_ms_scenario_gen parent_ms_gen =
new("Parent-MS-Scen-Gen", 11);
```

```
my_ms_scen ms_scen_1 = new;
my_ms_scen ms_scen_2 = new;
...
initial begin

parent_ms_gen.register_ms_scenario("MS-Scen-1",ms_scen_1);
parent_ms_gen.register_ms_scenario("MS-Scen-2",ms_scen_2);
...
buffer_ms_gen =
parent_ms_gen.unregister_ms_scenario(ms_scen_1);
current_size = parent_ms_gen.scenario_set.size();
`vmm_note(log, `vmm_sformatf("Current size of scenario set is %

d\n",current_size);
end
endprogram
```

#### vmm\_ms\_scenario\_gen::register\_channel()

Register an output channel

#### **SystemVerilog**

### **OpenVera**

Not supported.

## **Description**

Registers the specified output channel under the specified logical name. The same channel may be registered multiple times under different names, thus creating an alias to the same channel.

Once registered, the output channel becomes available under the specified logical name to multi-stream scenarios via the vmm\_ms\_scenario::get\_channel() method.

It is an error to attempt to register a channel under a name that already exists. Use

vmm\_ms\_scenario\_gen::replace\_channel() to replace a
registered scenario.

#### **Example**

```
`vmm_channel(atm_cell)
`vmm_scenario_gen(atm_cell, "atm_trans")
```

### vmm\_ms\_scenario\_gen::channel\_exists()

Checks if a channel is registered under a specified name

#### **SystemVerilog**

```
virtual function bit channel_exists(string name)
```

## **OpenVera**

Not supported.

### **Description**

Returns TRUE if there is an output channel registered under the specified name. Returns FALSE otherwise.

Use vmm\_ms\_scenario\_gen::get\_channel() to retrieve a
channel under a specified name.

### **Example**

```
`vmm_channel(atm_cell)
`vmm_scenario_gen(atm_cell, "atm_trans")

program test_scen;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen",
11);
    atm_cell_channel ms_chan_1=new("MS-CHANNEL-1",
    "MY_CHANNEL");
    . . .
    initial begin
        vmm_log(log, "Registering channel \n");

my_ms_gen.register_channel("MS-CHANNEL-1", ms_chan_1);
```

### vmm\_ms\_scenario\_gen::get\_channel()

Returns the channel registered under a specified name

#### **SystemVerilog**

```
virtual function vmm_channel get_channel(
    string name)
```

### **OpenVera**

Not supported.

## **Description**

Returns the output channel registered under the specified name. Issues a warning message and returns  $\mathtt{NULL}$  if there are no channels registered under that name.

#### **Example**

```
`vmm_channel(atm_cell)
`vmm_scenario_gen(atm_cell, "atm_trans")

program test_scen;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen",
11);
    atm_cell_channel ms_chan_l=new("MS-CHANNEL-1",
"MY_CHANNEL");
    atm_cell_channel buffer_chan = new("BUFFER","MY_BC");
    . . .
    initial begin
        vmm_log(log, "Registering channel \n");

my_ms_gen.register_channel("MS-CHANNEL-1", ms_chan_1);
```

### vmm\_ms\_scenario\_gen::get\_channel\_name()

Returns a name under which a channel is registered

#### **SystemVerilog**

```
virtual function string get_names_by_channel(
    vmm_channel chan)
```

### **OpenVera**

Not supported.

## **Description**

Return a names under which the specified channel is registered. Returns "" if the channel is not registered.

### **Example**

```
`vmm_channel(atm_cell)
`vmm_scenario_gen(atm_cell, "atm_trans")

program test_scen;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen",
11);
    atm_cell_channel ms_chan_l=new("MS-CHANNEL-1",
"MY_CHANNEL");
    string buffer_chan_name;
    . . .
    initial begin
        vmm_log(log, "Registering channel \n");

my_ms_gen.register_channel("MS-CHANNEL-1", ms_chan_1);
    . . .
    buffer_chan_name =
```

#### vmm\_ms\_scenario\_gen::get\_names\_by\_channel()

Returns the names under which a channel is registered

#### **SystemVerilog**

```
virtual function void get_names_by_channel(
    vmm_channel chan,
    ref string name[$])
```

### **OpenVera**

Not supported.

### **Description**

Appends the names under which the specified output channel is registered. Returns the number of names that were added to the array.

#### **Example**

```
`vmm_channel(atm_cell)
`vmm_scenario_gen(atm_cell, "atm_trans")

program test_scen;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen",
11);
    atm_cell_channel ms_chan_l=new("MS-CHANNEL-1",
"MY_CHANNEL");
    string channel_name_array[$];
    . . .
    initial begin
    `vmm_note(log, "Registering channel \n");
    my_ms_gen.register_channel("MS-CHANNEL-1", ms_chan_1);
```

#### vmm\_ms\_scenario\_gen::get\_all\_channel\_names()

Returns all the names in the channel registry

#### **SystemVerilog**

```
virtual function void get_all_channel_names(
    ref string name[$])
```

#### **OpenVera**

Not supported.

## **Description**

Appends the names under which an output channel is registered. Returns the number of names that were added to the array.

## **Example**

```
`vmm_channel(atm_cell)
`vmm_scenario_gen(atm_cell, "atm_trans")

program test_scen;
   vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen",
11);
   atm_cell_channel ms_chan_1=new("MS-CHANNEL-1",
"MY_CHANNEL");
   string channel_name_array[$];
   ...
   initial begin
    `vmm_note(log, "Registering channel \n");
   my_ms_gen.register_channel("MS-CHANNEL-1", ms_chan_1);
   ...
   my_ms_gen.get_all_channel_names(channel_name_array);
   ...
```

end endprogram

### vmm\_ms\_scenario\_gen::replace\_channel()

Replace an output channel

#### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Registers the specified output channel under the specified name, replacing the channel previously registered under that name (if any). The same channel may be registered multiple times under different names, thus creating an alias to the same output channel.

#### **Example**

```
`vmm_channel(atm_cell)
`vmm_scenario_gen(atm_cell, "atm_trans")

program test_scen;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen",
11);
    atm_cell_channel ms_chan_l=new("MS-CHANNEL-1",
    "MY_CHANNEL");
    . . .
    initial begin
        vmm_log(log, "Registering channel \n");

my_ms_gen.register_channel("MS-CHANNEL-1", ms_chan_1);
```

### vmm\_ms\_scenario\_gen::unregister\_channel()

Unregister an output channel

#### **SystemVerilog**

```
virtual function bit unregister_channel(
    vmm_channel chan)
```

### **OpenVera**

Not supported.

## **Description**

Completely unregisters the specified output channel and returns TRUE if it exists in the registry.

### **Example**

```
`vmm_channel(atm_cell)
`vmm_scenario_gen(atm_cell, "atm_trans")

program test_scen;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen",
11);
    atm_cell_channel ms_chan_l=new("MS-CHANNEL-1",
    "MY_CHANNEL");
    . . .
    initial begin
        vmm_log(log, "Registering channel \n");

my_ms_gen.register_channel("MS-CHANNEL-1", ms_chan_l);
    . . .
    if(my_ms_gen.unregister_channel(ms_chan_l)
        vmm_log(log, "Channel has been
```

#### vmm\_ms\_scenario\_gen::unregister\_channel\_by\_name()

Unregister an output channel

#### **SystemVerilog**

```
virtual function vmm_channel unregister_channel(
    string name)
```

### **OpenVera**

Not supported.

## **Description**

Unregisters the output channel under the specified name and returns the unregistered channel. Returns NULL if there is no channel registered under the specified name.

#### **Example**

```
`vmm_channel(atm_cell)
`vmm_scenario_gen(atm_cell, "atm_trans")

program test_scen;
    vmm_ms_scenario_gen my_ms_gen = new("MS Scenario Gen",
11);
    atm_cell_channel ms_chan_l=new("MS-CHANNEL-1",
"MY_CHANNEL");
    atm_cell_channel buffer_chan = new("BUFFER","MY_BC");
    . . .
    initial begin
        vmm_log(log, "Registering channel \n");

my_ms_gen.register_channel("MS-CHANNEL-1", ms_chan_1);
```

```
vmm_log(log, "Unregistered channel by name \n");
buffer_chan =
my_ms_gen.unregister_channel_by_name("MS-CHANNEL-

1");
end
endprogram
```

#### vmm\_ms\_scenario\_gen::register\_ms\_scenario\_gen()

Register a sub-generator

#### **SystemVerilog**

### **OpenVera**

Not supported.

## **Description**

Registers the specified sub-generator under the specified logical name. The same generator may be registered multiple times under different names, therefore creating an alias to the same generator.

Once registered, the multi-stream generator becomes available under the specified logical name to multi-stream scenarios via the <a href="mailto:vmm\_ms\_scenario::get\_ms\_scenario">vmm\_ms\_scenario::get\_ms\_scenario()</a> method to create hierarchical multi-stream scenarios.

It is an error to attempt to register a generator under a name that already exists. Use

vmm\_ms\_scenario\_gen::replace\_ms\_scenario\_gen() to
replace a registered generator.

# **Example**

```
program test_scen;
    vmm_ms_scenario_gen parent_ms_gen =
```

```
new("Parent-MS-Scen-Gen", 11);
    vmm_ms_scenario_gen child_ms_gen = new("
Child-MS-Scen-Gen", 6);
    . . .
    initial begin
        vmm_log(log, "Registering sub MS generator \n");

parent_ms_gen.register_ms_scenario_gen("Child-MS-Scen-

Gen",child_ms_gen);
    . . .
    end
endprogram
```

# vmm\_ms\_scenario\_gen::ms\_scenario\_gen\_exists()

Checks if a generator is registered under a specified name

#### **SystemVerilog**

```
virtual function bit ms_scenario_gen_exists(string name)
```

#### **OpenVera**

Not supported.

#### **Description**

Returns TRUE if there is a sub-generator registered under the specified name. Returns FALSE otherwise.

Use vmm\_ms\_scenario\_gen::get\_ms\_scenario\_gen() to retrieve a sub-generator under a specified name.

# **Example**

```
program test_scen;
    vmm_ms_scenario_gen parent_ms_gen =
new("Parent-MS-Scen-Gen", 11);
    vmm_ms_scenario_gen child_ms_gen = new("
Child-MS-Scen-Gen", 6);
    . . .
    initial begin
        vmm_log(log, "Registering sub MS generator \n");
parent_ms_gen.register_ms_scenario_gen("Child-MS-Scen-Gen", child_ms_gen);
```

## vmm\_ms\_scenario\_gen::get\_ms\_scenario\_gen()

Returns the sub-generator registered under a specified name

#### **SystemVerilog**

```
virtual function vmm_ms_scenario_gen get_ms_scenario_gen(
    string name)
```

## **OpenVera**

Not supported.

# **Description**

Returns the sub-generator registered under the specified name. Issues a warning message and returns NULL if there are no generators registered under that name.

#### **Example**

```
program test_scenario;
    vmm_ms_scenario_gen parent_ms_gen =
new("Parent-MS-Scen-Gen", 11);
    vmm_ms_scenario_gen child_ms_gen =
new("Child-MS-Scen-Gen", 6);
    vmm_ms_scenario_gen buffer_ms_gen =
new("Buffer-MS-Scen-Gen", 6);
    . . .
    initial begin
        vmm_log(log, "Registering sub MS generator \n");
parent_ms_gen.register_ms_scenario_gen("Child-MS-Scen-
```

## vmm\_ms\_scenario\_gen::get\_ms\_scenario\_gen\_name()

Returns a names under which a generator is registered

## **SystemVerilog**

```
virtual function string get_names_by_ms_scenario_gen(
    vmm_ms_scenario_gen gen)
```

## **OpenVera**

Not supported.

# **Description**

Returns a names under which the specified sub-generator is registered. Returns "" if the generator is not registered.

## **Example**

#### vmm\_ms\_scenario\_gen::get\_names\_by\_ms\_scenario\_gen()

Returns the names under which a generator is registered

#### **SystemVerilog**

```
virtual function void get_names_by_ms_scenario_gen(
    vmm_ms_scenario_gen gen,
    ref string name[$])
```

#### **OpenVera**

Not supported.

## **Description**

Appends the names under which the specified sub-generator is registered. Returns the number of names that were added to the array.

#### **Example**

```
program test_scenario;
   string ms_gen_names_arr[$];
vmm_ms_scenario_gen parent_ms_gen =
        new("Parent-MS-Scen-Gen", 11);
vmm_ms_scenario_gen child_ms_gen =
        new("Child-MS-Scen-Gen", 6);
. . .
initial begin
   `vmm_note(log, "Registering sub MS generator \n");
   parent_ms_gen.register_ms_scenario_gen(
        "Child-MS-Scen-Gen", child_ms_gen);
. . . .
```

# vmm\_ms\_scenario\_gen::get\_all\_ms\_scenario\_gen\_names()

Returns all the names in the generator registry

#### **SystemVerilog**

```
virtual function void get_all_ms_scenario_gen_names(
    ref string name[$])
```

## **OpenVera**

Not supported.

# **Description**

Appends the names under which a sub-generator is registered. Returns the number of names that were added to the array.

# **Example**

```
program test_scenario;
    string ms_gen_names_arr[$];
    vmm_ms_scenario_gen parent_ms_gen =
new("Parent-MS-Scen-Gen", 11);
    vmm_ms_scenario_gen child_ms_gen =
new("Child-MS-Scen-Gen", 6);
    . . .
    initial begin
        `vmm_note(log, "Registering sub MS generator \n");

parent_ms_gen.register_ms_scenario_gen("Child-MS-Scen-Gen", child_ms_gen);
        . . .

parent_ms_gen.get_all_ms_scenario_gen_names(ms_gen_names_arr);
```

end

endprogram

#### vmm\_ms\_scenario\_gen::replace\_ms\_scenario\_gen()

Replace a sub-generator

#### **SystemVerilog**

## **OpenVera**

Not supported.

# **Description**

Registers the specified sub-generator under the specified name, replacing the generator previously registered under that name (if any). The same generator may be registered multiple times under different names, thus creating an alias to the same sub-generator.

#### vmm\_ms\_scenario\_gen::unregister\_ms\_scenario\_gen()

Unregister a sub-generator

#### **SystemVerilog**

```
virtual function bit unregister_ms_scenario_gen(
    vmm_ms_scenario_gen gen)
```

## **OpenVera**

Not supported.

# **Description**

Completely unregisters the specified sub-generator and returns TRUE if it exists in the registry.

## **Example**

```
program test_scenario;
    string buffer_ms_gen_name;
    vmm_ms_scenario_gen parent_ms_gen =
new("Parent-MS-Scen-Gen", 11);
    vmm_ms_scenario_gen child_ms_gen =
new("Child-MS-Scen-Gen", 6);
    . . .
    initial begin
        vmm_log(log, "Registering sub MS generator \n");

parent_ms_gen.register_ms_scenario_gen("Child-MS-Gen-1",child_ms_gen);
        . . .

if(parent_ms_gen.unregister_ms_scenario_gen(child_ms_scen))
```

```
vmm_log(log, "Scenario unregistered \n");
else
    vmm_log(log, "Unable to unregister \n");
end
endprogram
```

# vmm\_ms\_scenario\_gen::unregister\_ms\_scenario\_gen\_by\_n ame()

Unregister a sub-generator

#### **SystemVerilog**

```
virtual function vmm_ms_scenario_gen
     unregister_ms_scenario_gen(
          string name)
```

#### **OpenVera**

Not supported.

# **Description**

Unregisters the generator under the specified name and returns the unregistered generator. Returns NULL if there is no generator registered under the specified name.

# **Example**

```
program test_scenario;
    vmm_ms_scenario_gen parent_ms_gen =
new("Parent-MS-Scen-Gen", 11);
    vmm_ms_scenario_gen child_ms_gen =
new("Child-MS-Scen-Gen", 6);
    vmm_ms_scenario_gen buffer_ms_gen =
new("Buffer-MS-Scen-Gen", 6);
    . . .
    initial begin
        vmm_log(log, "Registering sub MS generator \n");
parent_ms_gen.register_ms_scenario_gen("Child-MS-Gen-1", ch
```

# vmm\_notify

The vmm\_notify class implements an interface to the notification service. The notification service provides a synchronization mechanism for concurrent threads or transactors. Unlike event variables, the operation of the notification is define at configuration time. Furthermore, notification can have status and timestamp information attached to their indication.

#### **Summary**

```
vmm_notify::new()
vmm_notify::copy()
vmm_notify::configure()
vmm_notify::configure()
vmm_notify::is_configured()
vmm_notify::is_configured()
vmm_notify::is_configured()
vmm_notify::is_on()
vmm_notify::wait_for()
vmm_notify::wait_for_off()
vmm_notify::wait_ed_for()
vmm_notify::is_waited_for()
vmm_notify::terminated()
vmm_notify::terminated()
vmm_notify::timestamp()
vmm_notify::timestamp()
vmm_notify::indicate()
vmm_notify::set_notification()
vmm_notify::get_notification()
vmm_notify::reset()
vmm_notify::append_callback()
vmm_notify::append_callback()
vmm_notify::register_vmm_sb_ds()
vmm_notify::register_vmm_sb_ds()
page A-423
vmm_notify::register_vmm_sb_ds()
```

# vmm\_notify::new()

Create a new instance of this class.

# **SystemVerilog**

function new(vmm\_log log);

# **OpenVera**

Not supported.

# **Description**

Creates a new instance of this class, using the specified message service interface to issue error and debug messages.

## vmm\_notify::copy()

Copy the current configuration of this notification service interface.

#### **SystemVerilog**

virtual function vmm\_notify copy(vmm\_notify to = null);

#### **OpenVera**

Not supported.

#### **Description**

Copies the current configuration of this notification service interface to the specified instance. If no instance is specified, a new one is allocated using the same message service interface as the original one. A reference to the target instance copied is returned.

Only the notification configuration information is copied and merged with any pre-configured notification in the destination instance. Copied notification configuration will replace any pre-existing configuration for the same notification identifier. Status and timestamp information is **not** copied.

## vmm\_notify::configure()

Define a new notification.

#### **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Defines a new notification associated with the specified unique identifier. If a negative identifier value is specified, a new, unique identifier greater than 1,000,000 is returned. The thread synchronization mode of a notification is defined when the notification is configured, not when it is triggered or waited upon, using one of the vmm\_notify::ONE\_SHOT, vmm\_notify::BLAST, or vmm\_notify::ON\_OFF synchronization types. This definition timing prevents a notification from being

Table A-7 Notification Synchronization Mode Enumerated Values

misused by the triggering or waiting threads.

| Enumerated Value     | Broadcasting Operation                                                            |
|----------------------|-----------------------------------------------------------------------------------|
| vmm_notify::ONE_SHOT | Only threads currently waiting for the notification to be indicated are notified. |

| Enumerated Value   | Broadcasting Operation                                                                                                                                                                                                     |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vmm_notify::BLAST  | All threads waiting for the notification to be indicated in the same timestep at the indication are notified. This mode eliminates certain types of race conditions.                                                       |
| vmm_notify::ON_OFF | The notification is level-sensitive. Notifications remain notified until explicitly reset. Threads waiting for a notification that is still notified will not wait. This mode eliminates certain types of race conditions. |

A warning may be issued if a notification is configured more than once.

Notification identifiers numbered from 1,000,000 and up are reserved for automatically generated notification identifiers. Predefined notification identifiers in the VMM base classes use identifiers 999,999 and down. User-defined notification identifiers can thus use values 0 and up.

# vmm\_notify::is\_configured()

Check if the specified notification is configured.

# **SystemVerilog**

virtual function int is\_configured(int notification\_id);

#### **OpenVera**

Not supported.

# **Description**

Checks if the specified notification is currently configured. If this method returns 0, the notification is not configured. Otherwise, it returns an integer value corresponding to the current

vmm\_notify::ONE\_SHOT, vmm\_notify::BLAST Or

vmm\_notify::ON\_OFF configuration.

# vmm\_notify::is\_on()

Check if the specified **vmm\_notify::ON\_OFF** notification is currently in the **notify** state.

# **SystemVerilog**

virtual function bit is\_on(int notification\_id);

# **OpenVera**

Not supported.

# **Description**

If this method returns TRUE, the notification is in the notify state and any call to the **vmm\_notify::wait\_for()** method will not block. A warning is issued if this method is called on any other types of notifications.

## vmm\_notify::wait\_for()

Suspend the execution thread until the specified notification is notified.

# **SystemVerilog**

```
virtual task wait_for(int notification_id);
```

# **OpenVera**

Not supported.

# **Description**

It is an error to specify an unconfigured notification. Use the vmm\_notify::status() function to retrieve any status descriptor attached to the indicated notification.

#### **Example**

```
class consumer extends vmm_xactor;
...
virtual task main();
...
while (1) begin
...
this.in_chan.peek(tr);
tr.notify.wait_for(vmm_data::ENDED);
this.in_chan.get(tr);
...
end
endtask: main
endclass: consumer
```

# vmm\_notify::wait\_for\_off()

Suspends the execution thread until the specified vmm\_notify::ON\_OFF notification is reset.

# **SystemVerilog**

virtual task wait\_for\_off(int notification\_id);

# **OpenVera**

Not supported.

# **Description**

It is an error to specify an unconfigured or a non-ON/OFF notification. The status returned by subsequent calls to the vmm\_notify::status() function is undefined.

## vmm\_notify::is\_waited\_for()

Check if a thread is currently waiting for the specified notification.

#### **SystemVerilog**

virtual function bit is\_waited\_for(int notification\_id);

#### **OpenVera**

Not supported.

#### **Description**

Checks if a thread is currently waiting for the specified notification, including waiting for an ON/OFF notification to be reset. It is an error to specify an unconfigured notification. The function returns TRUE if there is a thread known to be waiting for the specified notification.

Note that the knowledge about the number of threads waiting for a particular notification is not definitive and may be out of date. As threads call the vmm\_notify::wait\_for() method, the fact that they are waiting for the notification is recorded. Once the notification is indicated and each thread returns from the method call, the fact that they are no longer waiting is also recorded. But if the threads are externally terminated via the disable statement or a timeout, the fact that they are no longer waiting cannot be recorded. In this case, it is up to the terminated threads to report that they are no longer waiting by calling the vmm\_notify::terminated() method.

When a notification is reset with a hard reset, no threads are assumed to be waiting for any notification.

# vmm\_notify::terminated()

Indicate that a thread waiting for the specified notification has been disabled.

# **SystemVerilog**

virtual function void terminated(int notification\_id);

# **OpenVera**

Not supported.

# **Description**

Indicates to the notification service interface that a thread waiting for the specified notification has been disabled and is no longer waiting.

# vmm\_notify::status()

Return the status descriptor associated with the notification.

# **SystemVerilog**

virtual function vmm\_data status(int notification\_id);

# **OpenVera**

Not supported.

# **Description**

Returns the status descriptor associated with the specified notification when it was last indicated. It is an error to specify an unconfigured notification.

# vmm\_notify::timestamp()

Return the time when the notification was last indicated.

# **SystemVerilog**

virtual function time timestamp(int notification\_id);

# **OpenVera**

Not supported.

# **Description**

Returns the simulation time when the specified notification was last indicated. It is an error to specify an unconfigured notification.

# vmm\_notify::indicate()

Indicate the specified notification with the optional status descriptor..

# **SystemVerilog**

# **OpenVera**

Not supported.

# **Example**

```
class consumer extends vmm_xactor;
...
virtual task main();
...
forever begin
...
this.in_chan.get(tr);
tr.notify.indicate(vmm_data::STARTED);
...
end
endtask: main
endclass: consumer
```

## vmm\_notify::set\_notification()

Define the notification using the notification descriptor.

#### **SystemVerilog**

```
virtual function void
    set_notification(int notification_id,
    vmm_notification ntfy = null);
```

#### **OpenVera**

Not supported.

# **Description**

Defines the specified notification using the specified notification descriptor. If the descriptor is null, the notification is undefined and can only be indicated using the  $vmm_notify::indicate()$  method. If a notification is already defined, the new definition replaces the previous definition.

# vmm\_notify::get\_notification()

Get the notification descriptor associated with the notification.

# **SystemVerilog**

# **OpenVera**

Not supported.

# **Description**

Gets the notification descriptor associated with the specified notification, if any. If no notification descriptor is associated with the specified notification, null is returned.

## vmm\_notify::reset()

Reset the specified notification.

#### **SystemVerilog**

```
virtual function void reset(int notification_id = -1,
    reset_e rst_typ = SOFT);
```

#### **OpenVera**

Not supported.

## **Description**

A vmm\_notify::SOFT reset clears the specified ON\_OFF notification and restarts the vmm\_notification::indicate() and vmm\_notification::reset() methods on any attached notification descriptor. A vmm\_notify::HARD reset clears all status information and attached notification descriptor on the specified event and further assumes that no threads are waiting for that notification. If no notification is specified, all notifications are reset.

# **Example**

# Example A-158

The following example shows definitions of three user-defined notifications:

```
class bus_mon extends vmm_xactor;
  static int EVENT_A = 0;
  static int EVENT_B = 1;
  static int EVENT_C = 2;
```

## vmm\_notify::append\_callback()

Register a callback extension.

#### **SystemVerilog**

## **OpenVera**

#### **Description**

Append the specified callback extension to the list of registered callbacks for the specified notification. All registered callback extensions are invoked when the specified notification is indicated.

## **Example**

```
class my_callbacks extends vmm_notify_callbacks;
  virtual function void indicated(vmm_data status);
    . . .
  endfunction
endclass

program vmm_notify_test;
  initial begin
    int EVENT_A = 1;
  vmm_log log = new("Notify event", "vmm_notify_test");
  vmm_notify notify = new(log);
  my_callbacks my_callbacks_inst = new;
  void'(notify.configure(EVENT_A));
```

```
`vmm_note(log, "Appending vmm notify call back");
    notify.append_callback(EVENT_A,my_callbacks_inst);
    . . .
    end
endprogram
```

## vmm\_notify::unregister\_callback()

Unregister a callback extension.

#### **SystemVerilog**

#### **OpenVera**

## **Description**

Unregister the specified callback extension from the notification service interface for the specified notification. An error is issued if the specified callback extension was not previously registered with the specified notification.

#### **Example**

```
class my_callbacks extends vmm_notify_callbacks;
  virtual function void indicated(vmm_data status);
    . . .
  endfunction
endclass

program vmm_notify_test;
  initial begin
    int EVENT_A = 1;
  vmm_log log = new("Notify event", "vmm_notify_test");
  vmm_notify notify = new(log);
```

```
my_callbacks my_callbacks_inst = new;
void'(notify.configure(EVENT_A));
...
`vmm_note(log, "Unregistering vmm notify call back");
notify.unregister_callback(EVENT_A,my_callbacks_inst);
...
end
endprogram
```

# vmm\_notify::register\_vmm\_sb\_ds()

Refer to the VMM Scoreboard User Guide.

# vmm\_notify::unregister\_vmm\_sb\_ds()

Refer to the VMM Scoreboard User Guide.

# vmm\_notification

This class is used to describe a notification that can be autonomously indicated or reset based on a user-defined behavior, such as the composition of other notifications or external events. Notification descriptors are attached to notifications using the vmm\_notify::set\_notification() method.

#### **Summary**

| • | <pre>vmm_notification::indicated()</pre> | page A-435 |
|---|------------------------------------------|------------|
| • | <pre>vmm notification::reset()</pre>     | page A-436 |

#### vmm\_notification::indicated()

Define a method that causes the notification attached to the descriptor to be indicated.

# **SystemVerilog**

```
virtual task indicated(ref vmm_data status);
```

#### **OpenVera**

Not supported.

#### **Description**

Defines a method that, when it returns, causes the notification attached to the descriptor to be indicated. The value of the status argument is used as the indicated notification status descriptor. This method is automatically invoked by the notification service interface when a notification descriptor is attached to a notification using the vmm\_notify::set\_notification() method.

This method must be overloaded in user-defined class extensions. It can be used to implement arbitrary notification mechanisms, such as notifications based on a complex composition of other indications (for example, notification expressions) or external events.

# **Example**

#### vmm\_notification::reset()

Define a method that causes the ON/OFF notification attached to the notification descriptor to be reset.

# **SystemVerilog**

```
virtual task reset();
```

#### **OpenVera**

Not supported.

# **Description**

Defines a method that, when it returns, causes the ON/OFF notification attached to the notification descriptor to be reset. This method is automatically invoked by the notification service interface when a notification definition is attached to a

```
vmm_notify::ON_OFF notification.
```

This method must be overloaded in user-defined class extensions.

# **Example**

#### Example A-161

Example of notification indicated when two other notifications are indicated:

```
int
                           a,
                int
                           b);
      this.notify = notify;
      this.a
                  = a;
      this.b
                  = b;
   endfunction new
   virtual task indicate(ref vmm_data status)
         this.notify.wait_for(a);
         this.notify.wait_for(b);
      join
   endtask
endclass: notify_a_and_b
class bus_mon extends vmm_xactor;
   static int EVENT_A = 0;
   static int EVENT_B = 1;
   static int EVENT_C = 2;
   function new(...);
      super.new(....);
      super.notify.configure(this.EVENT_A);
      super.notify.configure(this.EVENT_B,
                              vmm_notify::ON_OFF);
      super.notify.configure(this.EVENT_C,
                             vmm_notify::BLAST);
      begin
         notify_a_and_b AB = new(super.notify,
                                  this.EVENT A,
                                  this.EVENT B);
         super.notify.set_notification(this.EVENT_C,
                                        AB);
      end
   endfunction
endclass: bus_mon
```

# vmm\_notify\_callbacks

Facade class for callback methods provided by the notification service. User-defined extensions of this class must be registered with specific instances of the notification service interface and for specific notifications using the

```
vmm_notify::append_callback() method.
```

This class is a virtual class and cannot be instantiated on its own.

# **Summary**

```
vmm_notify_callbacks::indicated() ...... page A-439
```

# vmm\_notify\_callbacks::indicated()

Report that a notification has been indicated.

#### **SystemVerilog**

```
virtual function void indicated(vmm_data status);
```

#### **OpenVera**

```
virtual task indicated(rvm_data status);
```

# **Description**

This method is invoked whenever the notification corresponding to the callback extension has been indicated. The status is a reference to the status descriptor specified to the

vmm\_notify::indicate() method that caused the notification to be indicated.

The purpose of this callback is very similar to the vmm\_notify::wait\_for() method. However, unlike the
vmm\_notify:;wait\_for() method, it will reliably report multiple
indications of the same notification during the same timestep.

# vmm\_object

The vmm\_object class is an optional common base class for the vmm\_data, vmm\_scenario, vmm\_ms\_scenario, vmm\_channel, vmm\_notify, vmm\_xactor, vmm\_subenv, vmm\_env, vmm\_consensus and vmm\_test classes.

The vmm\_object class is the foundation of all other VMM classes. Since it is extended by all other classes, common methods such as object display are already defined in the other classes. This makes the user interface consistent across all VMM components.



Each VMM component can be tagged with one of the following specific enumerated values:

```
VMM_DATA
VMM_CHANNEL
VMM_NOTIFY
VMM_XACTOR
VMM_SUBENV
VMM_ENV
VMM_CONSENSUS
VMM_TEST
```

This feature is useful to cast a given object to the correct target object.

It is also possible to associate an object to its parent, providing a back reference to the place where it is instantiated, and a hierarchical name.

For backward compatibility reasons, the **vmm\_object** class is optional.

This option is enabled by loading the customization definitions files as follow:

```
% vcs ... \
    +define+VMM_PRE_INCLUDE=$VMM_HOME/sv/std_lib/opt/vmm_object.svh \
    +define_VMM_POST_INCLUDE=$VMM_HOME/sv/std_lib/opt/vmm_object.sv \
    ...
% vcs ... \
    +define+VMM_PRE_INCLUDE=$VCS_HOME/etc/rvm/sv/std_lib/opt/vmm_object.svh \
    +define_VMM_POST_INCLUDE=$VCS_HOME/etc/rvm/sv/std_lib/opt/vmm_object.sv \
    ...
```

### **Summary**

```
vmm_object::type_e
page A-442
vmm_object::new
page A-444
vmm_object::set_parent()
page A-446
vmm_object::get_parent()
page A-448
vmm_object::get_type()
page A-450
vmm_object::get_hier_inst_name()
page A-452
vmm_object::display()
page A-453
vmm_object::psdisplay()
page A-454
```

#### vmm\_object::type\_e

Type of this object.

# **SystemVerilog**

```
typedef enum {
    VMM_UNKNOWN, VMM_OBJECT, VMM_DATA, VMM_SCENARIO,
    VMM_MS_SCENARIO, VMM_CHANNEL, VMM_NOTIFY, VMM_XACTOR,
    VMM_SUBENV, VMM_ENV, VMM_CONSENSUS, VMM_TEST
} type_e
```

### **OpenVera**

Not supported.

### **Description**

Value returned by the "vmm\_object::type\_e" method to identify the type of this vmm\_object extension. Once the type is known, a reference to a vmm\_object can be cast into the corresponding class type.

The VMM\_UNKNOWN type is an internal value and never returned by the "vmm\_object::type\_e" method.

The VMM\_OBJECT is returned when the type of the object cannot be determined, or to specify any object type to the

```
"vmm_object::type_e" method.
```

### **Example**

```
program test;
  class tb env extends vmm env;
```

```
type_e env_c_type;
function new();
    super.new("tb_env");
    end_vote.set_parent(this);
    env_c_type = get_type();
    endfunction
endclass
initial
begin
    string disp_str;
    . . .
    $sformat(disp_str,"Type of env class is:
%s",env.env_c_type.name());
    `vmm_note(log,disp_str);
    end
endprogram
```

#### vmm\_object::new

Constructor.

# **SystemVerilog**

```
function new(vmm_object parent = NULL);
```

# **OpenVera**

Not supported.

# **Description**

Optionally specify a parent object to this object when constructing a vmm\_object instance. See "vmm\_object::type\_e" for more details on specifying a parent object.

#### **Example**

```
super.new(obj);
       . . .
   endfunction
   typ = obj.get_type();
   `vmm_note(log, $psprintf("Get Type for VMM Object ::
%0s",typ.name));
   . . .
endclass
. . .
initial
begin
   tb_env env;
   tb_object obj;
   env = new;
   env.build();
   if (env.sl.get_type() != vmm_object::VMM_SUBENV) begin
      `vmm_error(log, "Wrong type returned from vmm_subenv
instance");
   end
   obj = new(env.s1);
end
```

#### vmm\_object::set\_parent()

Specify a parent object.

#### **SystemVerilog**

function void set\_parent(vmm\_object parent);

#### **OpenVera**

Not supported.

### **Description**

Specify a new parent object to this object. Specifying a NULL parent breaks the any current parent/child relationship. An object may have only one parent, but the identity of a parent can be changed dynamically.

If this object and the parent object are known to contain their own instance of the message service interface, the <code>vmm\_log</code> instance in the parent is specified as being above the <code>vmm\_log</code> instance in the child by calling <code>parent.is\_above(this)</code>. The instance names of the message service interfaces can then be subsequently made hierarchical by using the "<code>vmm\_log::use\_hier\_inst\_name()</code>" method.

The presence of the vmm\_object base class being optional, it is not possible to call this method in code designed to be reusable with and without this base class. To that effect, the

'VMM\_OBJECT\_SET\_PARENT(\_parent, \_child) macro should be used instead. This macro will call this method if the vmm\_object base class is present but do nothing if not.

# **Examples**

#### Example A-164

```
this.notify = new(this.log);
this.notify.set_parent(this);
```

```
this.notify = new(this.log);
'VMM_OBJECT_SET_PARENT(this.notify, this)
```

# vmm\_object::get\_parent()

Returns a parent object.

### **SystemVerilog**

```
function vmm_object get_parent(
    vmm_object::type_e typ = VMM_OBJECT);
```

# **OpenVera**

Not supported.

# **Description**

Return the parent object of the specified type, if any. Returns NULL if no such parent is found. Specifying VMM\_OBJECT returns the immediate parent of any type.

#### **Example**

```
class tb_env extends vmm_env;
    tr_scenario_gen gen1;
    function new(string inst, vmm_consensus end_vote);
        . . .
        gen1.set_parent(this);
    endfunction
endclass

initial begin
    tb_env env;
        . . .
    if (env.gen1.randomized_obj.get_parent() != env.gen1)
begin
    `vmm_error(log, "Factory instance in atomic_gen returns
```

```
wrong parent");
   end
end
```

# vmm\_object::get\_type()

Returns the type of the object.

# **SystemVerilog**

```
function vmm_object::type_e get_type();
```

#### **OpenVera**

Not supported.

# **Description**

Return the type of this vmm\_object extension.

Returns VMM\_OBJECT if it is not one of the known VMM class extensions. VMM\_UNKNOWN is purely an internal value and is never returned.

# **Example**

```
class tb_env extends vmm_env;
    tr_scenario_gen gen1;
    . . .
    gen1.set_parent(this);
endclass

initial begin
    tb_env env;
    . . .
    if (env.get_type() != vmm_object::VMM_ENV) begin
        `vmm_error(log, "Wrong type returned from vmm_env
instance");
    end
```

end

# vmm\_object::get\_hier\_inst\_name()

Returns the hierarchical instance name of the object.

#### **SystemVerilog**

```
function string get_hier_inst_name();
```

#### **OpenVera**

Not supported.

# **Description**

Return the hierarchical instance name of the object. The instance name is composed of the dot-separated instance names of the message service interface of all the parents of the object.

The hierarchical name is return whether or not the message services interfaces are using hierarchical or flat names.

#### **Example**

```
class tb_env extends vmm_env;
    tr_scenario_gen gen1;
    . . .
endclass
initial begin
    string str;
    tb_env env;
    . . .
    str = env.sl.genl.get_hier_inst_name();
    `vmm_note(log, str);
end
```

# vmm\_object::display()

Display a description of the object to stdout

#### **SystemVerilog**

```
virtual function void display(string prefix = "");
```

#### **OpenVera**

Not supported.

### **Description**

Display the image returned by "vmm\_object::type\_e" to the standard output.

If this method conflicts with a previously declared method in a class now based on the <code>vmm\_object class</code>, it can be removed by defining the <code>vmm\_OBJECT\_NO\_DISPLAY</code> symbol at compile-time.

#### **Example**

```
class trans_data extends vmm_data;
    byte data;
    . . .
endclass

initial begin
    . . .
    trans_data trans;
    trans.display("Test Trans: ");
end
```

# vmm\_object::psdisplay()

Create a description of the object

#### **SystemVerilog**

```
virtual function string psdisplay(string prefix = "");
```

#### **OpenVera**

Not supported.

#### **Description**

Creates a human-readable image of the content of the object and returns it as a string. Each line of the image is prefixed with the specified prefix. The description should not contain a final newline character.

If this method conflicts with a previously declared method in a class now based on the vmm\_object class, it can be removed by defining the 'VMM\_OBJECT\_NO\_DISPLAY symbol at compile-time.

### **Example**

```
class trans_data extends vmm_data;
    byte data;
    . . .
endclass
initial begin
    . . .
    trans_data trans;
    trans.psdisplay("Test Trans: ");
end
```

# vmm\_opts

This class provides an interface to define and access runtime options. Runtime options can be specified using a combination of command-line arguments and option files specified using a plus-separated list of filenames to the "+vmm\_opts\_file="command-line option.

VMM provides this class to grab runtime options from the simulator command line or an option file. Each option is verified and provided with a default value when it is not specified.

This class is able to learn all possible options. You can dump possible options and default value, allowing verification environment options to be self-documented.

Command-line options can be specified using a plus-separated list of runtime options to the +vmm\_opts command-line option, or as separate command-line options prefixed with "+vmm\_". Using the former is preferable as a warning will be issued if an unknown option is specified.

No constructor is documented because this class is implemented using a singleton pattern. Its functionality is accessed strictly through static methods.

The vmm\_opts class provides a set of static methods that support bit, int and string type runtime arguments. A built-in help method prints out the details of the available options.

Available vmm\_opts methods are:

```
vmm_opts::get_string("Option Name" , "Default" , "Help for
the option");
vmm_opts::get_bit("Option Name" , "Help for the option");
```

```
vmm_opts::get_int("Option Name" , -1 , "Help for the
option");
```

The methods get\_string and get\_int are called with three arguments. The first argument is the name of the option, the second specifies the default value and the third is a help string for the option.

The method get\_bit is called with two options: the name of the option and the help string. Calling this method enables the option in argument number one.

These methods can be called from the initial block of a program block.

```
program test();
typedef enum { NORMAL , RECORD , PLAYBACK } my_mode;
string md;
my mode mode;
int num transactions;
bit scb mode;
initial
begin
  md = vmm_opts::get_string("MODE", "NORMAL" , "Specifies
the mode");
  case(md)
     "NORMAL" : mode = NORMAL;
        "RECORD" : mode = RECORD;
        "PLAYBACK" : mode = PLAYBACK;
  endcase
  num_transactions = vmm_opts::get_int("NUM_TRANS", 10,
"Number of Transactions");
  scb mode = vmm opts::qet bit("SCB MODE", "Scoreboard
ON");
. . .
```

These options can be controlled at runtime by specifying runtime options using +vmm\_opts+option-name or +vmm\_option-name.

```
simv +vmm_opts+MODE=RECORD +vmm_NUM_TRANS=20
+vmm_opts+SCB_MODE
```

or

```
simv +vmm_opts+MODE=RECORD+NUM_TRANS=20+SCB_MODE , using +
as the separator
```

VMM options can also be provided using option files, where options are provided using +opt\_name.

#### For example:

```
//file vmm_opts.txt
+MODE=RECORD
+SCB_MODE
//end file vmm_opts.txt
```

The file is provided at runtime using +vmm\_opts\_file.

```
simv +vmm_opts_file+vmm_opts.txt
+vmm_opts_file+vmm_opts2.txt +vmm_opts+NUM_TRANS=10
```

simv +vmm\_opts+help prints the help messages for all available runtime vmm\_options. These include user defined options and built-in VMM run time options like +vmm\_log\_default.

The help can also be printed from with the code by calling the vmm\_opts::get\_help();.

```
+vmm_opts+help calls vmm_opts::get_help() in
vmm_env::reset_dut().
```

For the help to be printed using **+vmm\_opts+help**, a **vmm\_env** object must be instantiated and run.

VMM runtime options defined by this simulation are:

- **MODE** = string (Unspec'd) Specifies the mode
- **NUM\_TRANS** = *int* (Unspec'd) Transactions #
- SCB\_ACTIVATED (0) Scoreboard ON
- channel\_shared\_log (0) All VMM channels share the same vmm\_log
- **force\_verbosity** = str (Unspec'd) Overrides the message verbosity level
- log\_default = str (Unspec'd) Sets the default message verbosity
- log\_nofatal\_at\_1000 (0) Supress fatal message for more than 1000...
- log\_nowarn\_at\_200 (0) Supress warning message for more than 200

#### **Summary**

```
    vmm_opts::get_bit()
    vmm_opts::get_int()
    vmm_opts::get_string()
    vmm_opts::get_help()
    page A-461
    page A-463
    page A-465
```

# vmm\_opts::get\_bit()

Returns a Boolean option value.

# **SystemVerilog**

```
static function bit get_bit(string name, string doc = "");
```

#### **OpenVera**

Not supported.

### **Description**

Returns TRUE if the specified option name was specified. Returns FALSE otherwise.

```
The Boolean runtime option "foo" would be supplied using the "+vmm_opts+...+foo+..." command-line option, or "+vmm_foo" command-line option, or the line "+foo" in the option file.
```

The "doc" argument is a short description of the runtime argument that will be displayed by the vmm\_opts::get\_help() method. If it has been previously defined for the specified option through a prior call of this method, the documentation is not redefined.

# **Example**

```
class opt extends vmm_opts;
    . . .
endclass
```

```
initial begin
  opt o;
  bit option;
  option = o.get_bit("OPT1","Run Time option");
    . . .
end
```

# vmm\_opts::get\_int()

Returns an integer option value.

#### **SystemVerilog**

```
static function int get_int(string name,
    int dflt = 0,
    string doc = "");
```

# **OpenVera**

Not supported.

# **Description**

Returns the integer value specified as the argument of the specified runtime option. If the runtime option was not supplied, returns the specified default value. Different calls specifying the same option may have different default values.

The integer value "5" for runtime option "foo" would be supplied using the "+vmm\_opts+...+foo=5+..." command-line option, or "+vmm\_foo=5" command-line option, or the line "+foo=5" in the option file.

The "doc" argument is a short description of the runtime argument that will be displayed by the vmm\_opts::get\_help() method. If it has been previously defined for the specified option through a prior call of this method, the documentation is not redefined.

# **Example**

```
class opt extends vmm_opts;
    . . .
endclass

initial begin
    int option;
    option = o.get_int("OPT1", 0, "Run Time option");
    . . .
end
```

# vmm\_opts::get\_string()

Returns a string option value.

#### **SystemVerilog**

```
static function string get_string(string name,
    string dflt = "",
    string doc = "");
```

### **OpenVera**

Not supported.

# **Description**

Returns the string value specified as the argument of the specified runtime option. If the runtime option was not supplied, returns the specified default value. Different calls specifying the same option may have different default values.

The string value "bar" for runtime option "foo" would be supplied using the "+vmm\_opts+...+foo=bar+..." command-line option, or "+vmm\_foo=bar" command-line option, or the line "+foo=bar" in the option file.

The "doc" argument is a short description of the runtime argument that will be displayed by the vmm\_opts::get\_help() method. If it has been previously defined for the specified option through a prior call of this method, the documentation is not redefined.

# **Example**

```
class opt extends vmm_opts;
    . . .
endclass

initial begin
    opt o;
    string option;
    option = o.get_string("OPT1", "", "Run Time option");
    . . .
end
```

# vmm\_opts::get\_help()

Display a list of all known runtime options.

# **SystemVerilog**

```
static function void get_help();
```

#### **OpenVera**

Not supported.

# **Description**

Display a human-readable list of all runtime options queried so far.

This method is automatically called, followed by a call to \$finish(), by the vmm\_env::reset\_dut() method if the +vmm\_help command-line option is supplied.

# **Example**

```
virtual task tb_env::start();
    super.start();

if ($test$plusargs("tb_help")) begin
    vmm_opts::get_help();
    $finish;
    end
    ...
endtask
```

# vmm\_scenario

Base class for all user-defined scenarios. This class extends from vmm\_data.

#### **Summary**

```
`vmm_scenario_new() ..... page A-467
'vmm_scenario_member_begin() ..... page A-469

      'vmm_scenario_member_end()
      page A-471

      'vmm_scenario_member_scalar*()
      page A-472

      'vmm_scenario_member_string*()
      page A-474

      'vmm_scenario_member_enum*()
      page A-474

'vmm scenario member vmm data*() ..... page A-476
'vmm_scenario_member_vmm_scenario() ..... page A-478
'vmm_scenario_member_handle*() ..... page A-479
'vmm_scenario_member_user_defined() ..... page A-480
vmm_scenario::stream_id ..... page A-481
vmm_scenario::scenario_idpage A-482vmm_scenario::scenario_kindpage A-484vmm_scenario::lengthpage A-485
vmm_scenario::repeated ..... page A-486
vmm_scenario::repeat_thresh ..... page A-488
vmm_scenario::repetition ..... page A-489
vmm scenario::define scenario() ..... page A-490
vmm_scenario::redefine_scenario() ..... page A-492
vmm_scenario::scenario_name() ..... page A-493
vmm_scenario::psdisplay()page A-495vmm_scenario::set_parent_scenario()page A-497vmm_scenario::get_parent_scenario()page A-499
```

#### 'vmm\_scenario\_new()

Start of explicit constructor implementation.

#### **SystemVerilog**

```
'vmm_scenario_new(class-name)
```

#### **OpenVera**

Not supported.

### **Description**

Specify that an explicit user-defined constructor is used instead of the default constructor provided by the short-hand macros. Also declares a "vmm\_log" instance that can be passed to the base class constructor. Use this macro when data members must be explicitly initialized in the constructor.

The class-name specified must be the name of the vmm\_scenario extension class that is being implemented.

This macro should be followed by the constructor declaration and must precede the shorthand data member section i.e., be located before the "'vmm\_scenario\_member\_begin()" macro.

#### **Example**

```
class my_scenario extends vmm_ms_scenario;
...
'vmm_scenario_new(my_scenario)
    function new(vmm_scenario parent = null);
    super.new(parent)
```

```
endfunction

'vmm_scenario_member_begin(my_scenario)
    ...
  'vmm_scenario_member_end(my_scenario)
    ...
endclass
```

### 'vmm\_scenario\_member\_begin()

Start of shorthand section.

#### **SystemVerilog**

```
'vmm_scenario_member_begin(class-name)
```

#### **OpenVera**

Not supported.

### **Description**

Start the shorthand section providing a default implementation for the psdisplay(), is\_valid(), allocate(), copy(), and compare() methods. A default implementation for the constructor is also provided unless the "'vmm\_scenario\_new()" macro as been previously specified.

The class-name specified must be the name of the vmm\_scenario
extension class that is being implemented.

The shorthand section can only contain shorthand macros and must be terminated by a "'vmm\_scenario\_member\_end()".

#### **Example**

```
class my_scenario extends vmm_data;
...
'vmm_scenario_member_begin(my_scenario)
...
'vmm_scenario_member_end(my_scenario)
...
```

endclass

### 'vmm\_scenario\_member\_end()

End of shorthand section.

### **SystemVerilog**

```
'vmm_scenario_member_end(class-name)
```

### **OpenVera**

Not supported.

### **Description**

Terminate the shorthand section providing a default implementation for the psdisplay(), is\_valid(), allocate(), copy(), and compare() methods.

The class-name specified must be the name of the vmm\_scenario
extension class that is being implemented.

The shorthand section must have been started by a

```
"'vmm_scenario_member_begin()" .
```

#### **Example**

```
class eth_scenario extends vmm_data;
    ...
    'vmm_scenario_member_begin(eth_scenario)
         ...
    'vmm_scenario_member_end(eth_scenario)
         ...
endclass
```

#### 'vmm\_scenario\_member\_scalar\*()

The shorthand implementation for a scalar data member.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Add the specified scalar-type, fixed array of scalars, dynamic array of scalars, scalar-indexed associative array of scalars or string-indexed associative array of scalars data member to the default implementation of the methods specified by the do\_what argument.

A scalar is an integral type, such as bit, bit vector, and packed unions.

The shorthand implementation must be located in a section started by "'vmm\_scenario\_member\_begin()".

### **Example**

### 'vmm\_scenario\_member\_string\*()

The shorthand implementation for a string data member.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Add the specified string-type, fixed array of strings, dynamic array of strings, scalar-indexed associative array of strings or string-indexed associative array of strings data member to the default implementation of the methods specified by the do\_what argument.

The shorthand implementation must be located in a section started by "'vmm\_scenario\_member\_begin()".

### 'vmm\_scenario\_member\_enum\*()

The shorthand implementation for an enumerated data member.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Add the specified enum-type, fixed array of enums, dynamic array of enums, scalar-indexed associative array of enums or string-indexed associative array of enums data member to the default implementation of the methods specified by the do\_what argument.

The shorthand implementation must be located in a section started by "'vmm\_scenario\_member\_begin()".

#### 'vmm\_scenario\_member\_vmm\_data\*()

The shorthand implementation for a vmm\_data-based data member.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Add the specified vmm\_data-type, fixed array of vmm\_datas, dynamic array of vmm\_datas, scalar-indexed associative array of vmm\_datas or string-indexed associative array of vmm\_datas data member to the default implementation of the methods specified by the do\_what argument. The do\_how argument specifies whether the vmm\_data values must be processed deeply or shallowly.

The shorthand implementation must be located in a section started by "`vmm\_scenario\_member\_begin()" .

### 'vmm\_scenario\_member\_vmm\_scenario()

The shorthand implementation for a sub-scenario.

### **SystemVerilog**

# **OpenVera**

Not supported.

# **Description**

Add the specified vmm\_scenario-type sub-scenario member to the default implementation of the methods specified by the do\_what argument.

The shorthand implementation must be located in a section started by "'vmm\_scenario\_member\_begin()".

### 'vmm\_scenario\_member\_handle\*()

The shorthand implementation for a class handle data member.

### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Add the specified handle-type fixed array of handles, dynamic array of handles, scalar-indexed associative array of handles or string-indexed associative array of handles data member to the default implementation of the methods specified by the do\_what argument.

The shorthand implementation must be located in a section started by "'vmm scenario member begin()".

### 'vmm\_scenario\_member\_user\_defined()

User-defined shorthand implementation data member.

### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Add the specified user-defined default implementation of the methods specified by the do\_what argument.

Refer to the section entitled, "User-defined vmm\_data Member Default Implementation" on page 2-6 for details on how to specify the shorthand implementation for a data member.

The shorthand implementation must be located in a section started by "'vmm\_scenario\_member\_begin()".

#### vmm\_scenario::stream\_id

Stream identifier of the randomizing generator.

### **SystemVerilog**

```
int stream_id
```

### **OpenVera**

Not supported.

### **Description**

This data member is set by the scenario generator before randomization to the generator's stream identifier. This state variable can be used to specific stream-specific constraints or to differentiate stimulus from different streams in a scoreboard.

### **Example**

```
class atm_cell extends vmm_data;
    rand int payload[3];
    . . .
endclass

`vmm_scenario_gen(atm_cell, "atm trans")

class atm_cell_ext extends atm_cell;
    . . .
    constraint test {
        payload[0] == stream_id;
        . . .}
endclass
```

#### vmm\_scenario::scenario\_id

Scenario identifier of the randomizing generator.

### **SystemVerilog**

```
int scenario_id
```

### **OpenVera**

Not supported.

### **Description**

This data member is set by the scenario generator before randomization to the generator's current scenario counter value. This state variable can be used to specify scenario-specific constraints or to identify the order of different scenarios within a stream.

### **Example**

```
class atm_cell extends vmm_data;
    rand int payload[3];
    . . .
endclass

`vmm_scenario_gen(atm_cell, "atm trans")

class atm_cell_ext extends atm_cell;
    . . .
    constraint test {
        payload[1] == scenario_id;
        . . .}
```

endclass

### vmm\_scenario::scenario\_kind

Scenario kind identified.

### **SystemVerilog**

rand int unsigned scenario\_kind

#### **OpenVera**

Not supported.

### **Description**

Used to randomly select one of the scenario kinds defined in this random scenario descriptor.

# **Example**

```
`vmm_scenario_gen(atm_cell, "atm trans")

class my_scenario extends atm_cell_scenario;
    . . .
    constraint start_up_const {
        (trans_type == 0 ) -> { scenario_kind inside {RESET_SEQ,START_UP_SEQ}};
        . . . }
endclass
```

#### vmm\_scenario::length

Length of the scenario.

# **SystemVerilog**

rand int unsigned length

### **OpenVera**

Not supported.

### **Description**

Random number of transaction descriptor in this random scenario. Constrained to be less than or equal to the maximum number of transactions in the selected scenario kind.

### **Example**

#### vmm\_scenario::repeated

Scenario identifier of the randomizing generator.

#### **SystemVerilog**

```
rand int unsigned repeated
```

#### **OpenVera**

Not supported.

### **Description**

The number of time the entire scenario is repeated. A repetition value of zero specifies that the scenario will not be repeated, and will be applied only once.

Constrained to zero by default by the

```
"vmm_scenario::repetition" constraint block.
```

Note that is best to repeat the same transaction instead of creating a scenario of many transactions constrained to be identical.

#### **Example**

```
repeated < 4 } ;
. . .
}
endclass</pre>
```

### vmm\_scenario::repeat\_thresh

Repetition warning threshold.

#### **SystemVerilog**

```
static int unsigned repeat_thresh
```

### **OpenVera**

Not supported.

# **Description**

Specifies a threshold value that triggers a warning about possibly unconstrained "vmm\_scenario::repeated" data member. Defaults to 100.

### **Example**

#### vmm\_scenario::repetition

Constraint preventing the scenario from being repeated.

#### **SystemVerilog**

```
constraint repetition {
   repeated == 0;
}
```

### **OpenVera**

Not supported.

### **Description**

The "vmm\_scenario::repeated" data member specifies the number of times a scenario is repeated. It is not often used but, if left unconstrained, can cause stimulus to be erroneously repeatedly applied over 2 billion times on average.

This constraint block constrains this data member to prevent repetition by default. To have a scenario be repeated a random number of times, simply override this constraint block.

### **Example**

```
class many_atomic_scenario
        extends eth_frame_atomic_scenario;
    constraint repetition {
        repeated < 10;
    }
endclass</pre>
```

### vmm\_scenario::define\_scenario()

Define a new scenario kind.

### **SystemVerilog**

```
function int unsigned define_scenario(string name,
    int unsigned max_len);
```

### **OpenVera**

Not supported.

### **Description**

Defines a new scenario kind included in this scenario descriptor and return a unique scenario kind identifier. The

"vmm\_scenario::scenario\_kind" data member will randomly select one of the defined scenario kinds. The new scenario kind may have up to the specified number of random transactions.

The scenario kind identifier should be stored in a state variable that can then be subsequently used to specified kind-specific constraints.

#### **Example**

```
`vmm_scenario_gen(atm_cell, "atm trans")

class my_scenario extends atm_cell_scenario;
  int unsigned START_UP_SEQ;
  int unsigned RESET_SEQ;
   . . .
  function new()
    START_UP_SEQ = define_scenario("START_UP_SEQ",5);
```

### vmm\_scenario::redefine\_scenario()

Redefine an existing scenario kind.

#### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Redefines an existing scenario kind included in this scenario descriptor. The scenario kind may be redefined with a different name or maximum number of random transactions.

Use this method to modify, refine or replace an existing scenario kind in a pre-defined scenario descriptor.

#### **Example**

```
class my_scenario extends atm_cell_scenario;
  int unsigned START_UP_SEQ;
    . . .
  function new()
    redefine_scenario(this.START_UP_SEQ,"WAKE_UP_SEQ",5);
    . . .
  endfunction
    . . .
endclass
```

### vmm\_scenario::scenario\_name()

Name of a scenario kind.

#### **SystemVerilog**

```
function string scenario_name(int unsigned scenario_kind);
```

#### **OpenVera**

Not supported.

### **Description**

Return the name of the specified scenario kind, as defined by the

```
"vmm_scenario::define_scenario()" or
"vmm_scenario::redefine_scenario()" methods.
```

### **Example**

endfunction

endclass

### vmm\_scenario::psdisplay()

Create an image of the scenario descriptor.

#### **SystemVerilog**

```
virtual function string psdisplay(string prefix = "")
```

### **OpenVera**

Not supported.

### **Description**

Create human-readable image of the content of the scenario descriptor.

# **Example**

end

### vmm\_scenario::set\_parent\_scenario()

Define higher-level hierarchical scenario.

### **SystemVerilog**

```
function void set_parent_scenario(
    vmm_scenario parent)
```

### **OpenVera**

Not supported.

### **Description**

Specify the single stream or multiple-stream scenario that is the parent of this scenario. This will allow this scenario to grab a channel that has already been grabbed by the parent scenario.

#### **Example**

```
class atm_cell extends vmm_data;
    rand int payload[3];
    . . .
endclass

`vmm_scenario_gen(atm_cell, "atm trans")

program test_scenario;
    . . .
    atm_cell_scenario parent_scen = new;
    atm_cell_scenario child_scen = new;
    . . .
    initial begin
```

```
vmm_log(log, "Setting parent to a child scenarion \n");
    child.scen.set_parent_scenario(parent_scen);
    . . .
    end
endprogram
```

### vmm\_scenario::get\_parent\_scenario()

Returns the higher-level hierarchical scenario.

#### **SystemVerilog**

```
function vmm_scenario get_parent_scenario()
```

#### **OpenVera**

Not supported.

### **Description**

Returns the single stream or multiple-stream scenario that was specified as the parent of this scenario. A scenario with no parent is a top-level scenario.

### **Example**

```
class atm_cell extends vmm_data;
    . . .
endclass

`vmm_scenario_gen(atm_cell, "atm trans")

program test_scenario;
    . . .
    atm_cell_scenario parent_scen = new;
    atm_cell_scenario child_scen = new;
    . . .
    initial begin
        . . .
    vmm_log(log, "Setting parent to a child scenarion \n");
    child.scen.set_parent_scenario(parent_scen);
```

# vmm\_scenario\_gen

A macro is used to define a class named class-name\_scenario\_gen for any user-specified class derived from vmm\_data<sup>1</sup>, using a process similar to the vmm\_channel macro.

The scenario generator class is an extension of the **vmm\_xactor** class and as such, inherits all of the public interface elements provided in the base class.

#### Summary

```
'vmm_scenario_gen() ..... page A-502
'vmm_scenario_gen_using() ..... page A-503
vmm_scenario_gen::new() ..... page A-504
vmm_scenario_gen::out_chan ..... page A-505
vmm_scenario_gen::stop_after_n_insts ..... page A-506
vmm_scenario_gen::get_n_insts() ..... page A-507
vmm_scenario_gen::stop_after_n_scenariospage A-508vmm_scenario_gen::get_n_scenarios()page A-509vmm_scenario_gen::scenario_set[$]page A-510
vmm_scenario_gen::select_scenario ...... page A-512
vmm_scenario_gen::enum {GENERATED} ..... page A-513
vmm scenario_gen::enum {DONE} ..... page A-514
vmm_scenario_gen::inject_obj() ..... page A-515
vmm_scenario_gen::inject() ..... page A-516
vmm_scenario::define_scenario() ..... page A-517
vmm_scenario_gen::scenario_countpage A-518vmm_scenario_gen::inst_countpage A-519vmm_scenario_gen::register_scenario()page A-520vmm_scenario_gen::scenario_exists()page A-522
vmm_scenario_gen::get_scenario() ...... page A-524
vmm_scenario_gen::get_scenario_name() ..... page A-526
vmm scenario gen::get scenario index() ..... page A-528
vmm_scenario_gen::get_names_by_scenario() ..... page A-530
vmm_scenario_gen::get_all_scenario_names() ..... page A-532
vmm_scenario_gen::replace_scenario() ........... page A-534
vmm_scenario_gen::unregister_scenario() ........... page A-536
vmm_scenario_gen::unregister_scenario_by_name() ... page A-538
```

<sup>1.</sup> With a constructor callable without any arguments.

### 'vmm\_scenario\_gen()

Define a scenario generator class to generate sequences of related instances.

### **SystemVerilog**

```
'vmm_scenario_gen(class_name, "Class Description")
```

### **OpenVera**

Not supported.

### **Description**

Defines a scenario generator class to generate sequences of related instances of the specified class. The specified class must be derived from the vmm\_data class and the class-name\_channel class must exist. It must also have a constructor with no arguments or that has default values for all of its arguments.

The macro defines classes named

- class-name\_scenario\_gen
- class-name\_scenario
- class-name\_scenario\_election
- class-name\_scenario\_gen\_callbacks

# 'vmm\_scenario\_gen\_using()

Define a scenario generator class to generate sequences of related instances.

# **SystemVerilog**

# **OpenVera**

Not supported.

#### **Description**

Defines a scenario generator class to generate sequences of related instances of the specified class, using the specified class-name\_channel output channel. The generated class must be compatible with the specified channel type and both must exist.

This macro should be used only when generating instances of a derived class that must be applied to a channel of the base class.

#### vmm\_scenario\_gen::new()

Create a new instance of a scenario generator transactor.

#### **SystemVerilog**

```
function new(string instance,
   int stream_id = -1,
   class-name_channel out_chan = null);
```

#### **OpenVera**

Not supported.

# **Description**

Creates a new instance of a scenario generator transactor with the specified instance name and optional stream identifier. The generator can be optionally connected to the specified output channel. If no output channel is specified, one will be created internally in the class-name\_scenario\_gen::out\_chan property.

The name of the transactor is defined as the user-defined class description string specified in the class implementation macro appended with "Scenario Generator".

#### vmm\_scenario\_gen::out\_chan

Reference the output channel for the instances generated by this transactor.

# **SystemVerilog**

class-name\_channel out\_chan;

# **OpenVera**

Not supported.

# **Description**

The output channel may have been specified via the constructor. If no output channel was specified, a new instance is automatically created. The reference in this property may be dynamically replaced but the generator should be stopped during the replacement.

#### vmm\_scenario\_gen::stop\_after\_n\_insts

Stop generation after the specified number of transaction or data descriptor instances have been generated.

# **SystemVerilog**

int unsigned stop\_after\_n\_insts;

# **OpenVera**

Not supported.

#### **Description**

The generator will stop after the specified number of transaction or data descriptor instances have been generated and consumed by the output channel. The generator must be reset before it can be restarted. If the value of this property is 0, the generator will not stop on its own based on the number of generated instances (but may still stop based on the number of generated scenarios).

The default value of this property is 0.

# vmm\_scenario\_gen::get\_n\_insts()

Return the actual number of instances generated.

# **SystemVerilog**

function int unsigned get\_n\_insts();

#### **OpenVera**

Not supported.

# **Description**

The generator stops after the stop\_after\_n\_insts limit on the number of instances has been reached and only after entire scenarios have been applied. It can thus generate a few more instances than configured. This method returns the actual number of instances that were generated.

#### vmm\_scenario\_gen::stop\_after\_n\_scenarios

Stop generation after the specified number of scenarios have been generated.

# **SystemVerilog**

int unsigned stop\_after\_n\_scenarios;

# **OpenVera**

Not supported.

# **Description**

The generator will stop after the specified number of scenarios have been generated and entirely consumed by the output channel. The generator must be reset before it can be restarted. If the value of this property is 0, the generator will not stop on its own based on the number of generated scenarios (but may still stop based on the number of generated instances).

The default value of this property is 0.

#### vmm\_scenario\_gen::get\_n\_scenarios()

Return the actual number of scenarios generated.

# **SystemVerilog**

function int unsigned get\_n\_scenarios();

#### **OpenVera**

Not supported.

# **Description**

The generator stops after the stop\_after\_n\_scenarios limit on the number of scenarios has been reached and only after entire scenarios have been applied. It can thus generate a few less scenarios than configured. This method returns the actual number of scenarios that were generated.

# vmm\_scenario\_gen::scenario\_set[\$]

Set of available scenario descriptors that may be repeatedly randomized.

#### **SystemVerilog**

class-name\_scenario scenario\_set[\$];

### **OpenVera**

Not supported.

#### **Description**

Set of available scenario descriptors that may be repeatedly randomized to create the random content of the output stream. The class-name\_scenario\_gen::select\_scenario property is used to determine which scenario descriptor, out of the available set of descriptors, is randomized next. The individual instances of the output stream are then created by calling the class-name\_scenario::apply() method of the randomized scenario descriptor.

By default, this property contains one instance of the atomic scenario descriptor  $class-name\_atomic\_scenario$ . Out of the box, the scenario generator will generate individual random descriptors.

The vmm\_data::stream\_id property of the randomized instance is assigned the value of the generator's stream identifier before randomization. The vmm\_data::scenario\_id property of the randomized instance is assigned a unique value before

randomization. It will be reset to 0 when the generator is reset and after the specified number of instances or scenarios has been generated.

#### vmm\_scenario\_gen::select\_scenario

Determine which scenario descriptor will be randomized next.

#### **SystemVerilog**

class-name\_scenario\_election select-scenario;

#### **OpenVera**

Not supported.

# **Description**

References the scenario descriptor selector that is repeatedly randomized to determine which scenario descriptor, out of the available set of scenario descriptors, will be randomized next.

By default, a round-robin selection process is used. The constraint blocks or randomized properties in this instance can be turned off or the instance can be replaced with a user-defined extension to modify the election rules.

#### vmm\_scenario\_gen::enum {GENERATED}

Notification identifier for the **vmm\_xactor::notify** notification service interface.

# **SystemVerilog**

```
enum {GENERATED};
```

# **OpenVera**

Not supported.

# **Description**

Notification identifier for the vmm\_xactor::notify notification service interface provided by the vmm\_xactor base class. It is configured as a vmm\_notify::ONE\_SHOT notification and is indicated immediately before a scenario is applied to the output channel. The randomized scenario is specified as the status of the notification.

#### vmm\_scenario\_gen::enum {DONE}

Notification identifier for the **vmm\_xactor::notify** notification service interface.

# **SystemVerilog**

```
enum {DONE};
```

# **OpenVera**

Not supported.

# **Description**

Notification identifier for the vmm\_xactor::notify notification
service interface provided by the vmm\_xactor base class. It is
configured as a vmm\_notify::ON\_OFF notification and is indicated
when the generator stops because the specified number of
instances or scenarios has been generated. No status information is
specified.

#### vmm\_scenario\_gen::inject\_obj()

Inject the specified descriptor in the output stream.

#### **SystemVerilog**

```
virtual task inject_obj(class-name obj);
```

# **OpenVera**

Not supported.

# **Description**

Unlike injecting the descriptor directly in the output channel, it counts toward the number of instances and scenarios generated by this generator and will be subjected to the callback methods as an atomic scenario. The method returns once the descriptor has been consumed by the output channel or it has been dropped by the callback methods.

This method can be used to inject directed stimulus while the generator is running (with unpredictable timing) or when the generated is stopped.

#### vmm\_scenario\_gen::inject()

Inject the specified scenario descriptor in the output stream.

#### **SystemVerilog**

virtual task inject(class-name\_scenario scenario);

# **OpenVera**

Not supported.

# **Description**

Unlike injecting the descriptors directly in the output channel, it counts toward the number of instances and scenarios generated by this generator and will be subjected to the callback methods. The method returns once the scenario has been consumed by the output channel or it has been dropped by the callback methods.

This method can be used to inject directed stimulus while the generator is running (with unpredictable timing) or when the generated is stopped.

# vmm\_scenario::define\_scenario()

Define a new scenario kind.

# **SystemVerilog**

function int unsigned define\_scenario(string name,
 int unsigned max-len);

# **OpenVera**

Not supported.

# **Description**

Defines a new scenario kind included in this scenario descriptor and returns a unique scenario kind identifier. The

"vmm\_scenario::scenario\_kind" data member will randomly select one of the defined scenario kinds.

#### vmm\_scenario\_gen::scenario\_count

Number of scenarios generated so far.

# **SystemVerilog**

```
protected int scenario_count;
```

#### **OpenVera**

```
protected integer scenario_count;
```

# **Description**

Current count of the number of scenarios generated by or injected through the scenario generator. When it reaches or surpasses the value in vmm\_scenario\_gen::stop\_after\_n\_scenarios, the generator stops.

#### **Example**

```
class generator_ext extends pkt_scenario_gen;
    . . .
    virtual task inject(pkt_scenario scenario);
        scenario.scenario_id = this.scenario_count;
    . . .
    endtask
endclass
```

#### vmm\_scenario\_gen::inst\_count

Number of instances generated so far.

# **SystemVerilog**

```
protected int inst_count;
```

# **OpenVera**

```
protected integer inst_count;
```

# **Description**

Current count of the number of individual instances generated by or injected through the scenario generator. When is reaches or surpasses the value in

vmm\_scenario\_gen::stop\_after\_n\_insts, the generator
stops.

#### **Example**

```
class generator_ext extends pkt_scenario_gen;
    . . .
    function void reset_xactor(reset_e rst_typ = SOFT_RST);
        this.inst_count = 0;
        . . .
    endfunction
endclass
```

# vmm\_scenario\_gen::register\_scenario()

Register a scenario descriptor

#### **SystemVerilog**

# **OpenVera**

Not supported.

#### **Description**

Registers the specified scenario under the specified name. The name under which a scenario is registered does not need to be the same as the name of a kind of scenario defined in the scenario descriptor using vmm\_scenario::define\_scenario(). The same scenario may be registered multiple times under different names, therefore, creating an alias to the same scenario.

Registering a scenario implicitly appends it to the scenario set if it is not already in the **vmm\_scenario\_gen::scenario\_set[\$]** array.

It is an error to attempt to register a scenario under a name that already exists. Use

vmm\_scenario\_gen::replace\_scenario() to replace a
registered scenario.

# **Example**

```
class atm_cell extends vmm_data;
    . . .
endclass

`vmm_scenario_gen(atm_cell, "atm trans")

program test_scenario;
    atm_cell_scenario_gen atm_gen = new("Atm Scenario Gen",
12);
    atm_cell_scenario parent_scen = new;
    . . .
    initial begin
    . . .
    vmm_log(log, "Registering scenario \n");
    atm_gen.register_scenario("PARENT SCEN", parent_scen);
    . . .
end
endprogram
```

# vmm\_scenario\_gen::scenario\_exists()

Checks if a scenario is registered under a specified name.

#### **SystemVerilog**

```
virtual function bit scenario_exists(string name)
```

# **OpenVera**

Not supported.

# **Description**

Returns TRUE if there is a scenario registered under the specified name. Returns FALSE otherwise.

Use vmm\_scenario\_gen::get\_scenario() to retrieve a scenario under a specified name.

# **Example**

```
class atm_cell extends vmm_data;
    . . .
endclass

`vmm_scenario_gen(atm_cell, "atm trans")

program test_scenario;
    atm_cell_scenario_gen atm_gen = new("Atm Scenario Gen",
12);
    atm_cell_scenario parent_scen = new;
    . . .
    initial begin
```

```
vmm_log(log, "Registering scenario \n");
atm_gen.register_scenario("PARENT SCEN", parent_scen);
...
if(atm_gen.scenario_exists("PARENT SCEN") begin
    vmm_log(log, "Scenario exists and you can use \n");
...
end
end
end
```

# vmm\_scenario\_gen::get\_scenario()

Returns the scenario registered under a specified name

#### **SystemVerilog**

```
virtual function vmm_scenario get_scenario(string name)
```

#### **OpenVera**

Not supported.

# **Description**

Returns the scenario descriptor registered under the specified *name*. Issues a warning message and returns NULL if there are no scenarios registered under that name.

# **Example**

```
class atm_cell extends vmm_data;
    . . .
endclass

`vmm_scenario_gen(atm_cell, "atm trans")

program test_scenario;
    atm_cell_scenario_gen atm_gen = new("Atm Scenario Gen",
12);
    atm_cell_scenario atm_scenario = new;
    . . .
    initial begin
    . . .
    if(atm_gen.get_scenario("PARENT SCEN") == atm_scenario)
        vmm_log(log, "Scenario matching \n");
```

end

 ${\tt endprogram}$ 

# vmm\_scenario\_gen::get\_scenario\_name()

Returns the name of the specified scenario.

#### **SystemVerilog**

```
virtual function int get_scenario_index(
    vmm_scenario scenario)
```

# **OpenVera**

Not supported.

# **Description**

Returns a name under which the specified scenario descriptor is registered. Returns " " if the scenario is not registered.

# **Example**

```
class atm_cell extends vmm_data;
    . . .
endclass

`vmm_scenario_gen(atm_cell, "atm trans")

program test_scenario;
    atm_cell_scenario_gen atm_gen = new("Atm Scenario Gen",
12);
    atm_cell_scenario atm_scenario = new;
    . . .
    initial begin
    . . .
    scenario_name =
atm_gen.get_scenario_name(atm_scenario);
    vmm_note(log,`vmm_sformatf("Registered name for
```

# vmm\_scenario\_gen::get\_scenario\_index()

Returns the index of the specified scenario.

#### **SystemVerilog**

# **OpenVera**

Not supported.

# **Description**

Returns the index of the specified scenario descriptor in the scenario set array. A warning message is issued and returns -1 if the scenario descriptor is not found in the scenario set.

#### **Example**

```
class atm_cell extends vmm_data;
    . . .
endclass

`vmm_scenario_gen(atm_cell, "atm trans")

program test_scenario;
    atm_cell_scenario_gen atm_gen = new("Atm Scenario Gen",
12);
    atm_cell_scenario atm_scenario = new;
    . . .
    initial begin
    . . .
    scen_index = atm_gen.get_scenario_index(atm_scenario);
```

# vmm\_scenario\_gen::get\_names\_by\_scenario()

Returns the names under which a scenario is registered

#### **SystemVerilog**

```
virtual function void get_names_by_scenario(
    vmm_scenario scenario,
    ref string name[$])
```

# **OpenVera**

Not supported.

# **Description**

Appends the names under which the specified scenario descriptor is registered. Returns the number of names that were added to the array.

#### **Example**

```
class atm_cell extends vmm_data;
    . . .
endclass

`vmm_scenario_gen(atm_cell, "atm trans")

program test_scenario;
    string scen_names_arr[$];
    atm_cell_scenario_gen atm_gen = new("Atm Scenario Gen",
12);
    atm_cell_scenario atm_scenario = new;
    . . .
    initial begin
```

atm\_gen.get\_names\_by\_scenario(atm\_scenario,scen\_names\_arr);
 end
endprogram

# vmm\_scenario\_gen::get\_all\_scenario\_names()

Returns all the names in the scenario registry

#### **SystemVerilog**

```
virtual function void get_all_scenario_names(
    ref string          name[$])
```

# **OpenVera**

Not supported.

# **Description**

Appends the names under which a scenario descriptor is registered. Returns the number of names that were added to the array.

# **Example**

```
class atm_cell extends vmm_data;
    . . .
endclass

`vmm_scenario_gen(atm_cell, "atm trans")

program test_scenario;
    string scen_names_arr[$];
    atm_cell_scenario_gen atm_gen = new("Atm Scenario Gen",
12);
    atm_cell_scenario atm_scenario = new;
    . . .
    initial begin
    . . .
    atm_gen.get_all_scenario_names(scen_names_arr);
```

end

endprogram

# vmm\_scenario\_gen::replace\_scenario()

Replace a scenario descriptor

#### **SystemVerilog**

# **OpenVera**

Not supported.

#### **Description**

Registers the specified scenario under the specified name, replacing the scenario previously registered under that name, if any. The name under which a scenario is registered does not need to be the same as the name of a kind of scenario defined in the scenario descriptor using vmm\_scenario::define\_scenario(). The same scenario may be registered multiple times under different names, therefore, creating an alias to the same scenario.

Registering a scenario implicitly appends it to the scenario set if it is not already in the vmm\_scenario\_gen::scenario\_set[\$]
array. The replaced scenario is removed from the scenario set if it is not also registered under another name.

#### **Example**

```
`vmm_scenario_gen(atm_cell, "atm trans")
program test_scenario;
```

```
atm_cell_scenario_gen atm_gen = new("Atm Scenario Gen",
12);
atm_cell_scenario parent_scen = new;
...
initial begin
...
atm_gen.register_scenario("MY SCENARIO", parent_scen);
atm_gen.register_scenario("PARENT SCEN", parent_scen);
...
if(atm_gen.scenario_exists("MY SCENARIO") begin
atm_gen.replace_scenario("MY SCENARIO", parent_scen);
vmm_log(log, "Scenario exists and has been replaced\n");
...
end
end
```

# vmm\_scenario\_gen::unregister\_scenario()

Unregister a scenario descriptor.

#### **SystemVerilog**

```
virtual function bit unregister_scenario(
     vmm_scenario scenario)
```

# **OpenVera**

Not supported.

# **Description**

Completely unregisters the specified scenario descriptor and returns TRUE if it exists in the registry. The unregistered scenario is also removed from the scenario set.

#### **Example**

```
`vmm_scenario_gen(atm_cell, "atm trans")

program test_scenario;
  atm_cell_scenario_gen atm_gen = new("Atm Scenario Gen",
12);
  atm_cell_scenario atm_scenario = new;
    . . .
  initial begin
    . . .
  if(atm_gen.unregister_scenario(atm_scenario))
    vmm_log(log, "Scenario has been unregistered \n");
    . . .
  else
    vmm_log(log, "Unable to unregister scenario\n");
```

end

 ${\tt endprogram}$ 

#### vmm\_scenario\_gen::unregister\_scenario\_by\_name()

Unregister a scenario descriptor.

#### **SystemVerilog**

virtual function vmm\_scenario unregister\_scenario(string
name)

# **OpenVera**

Not supported.

# **Description**

Unregisters the scenario under the specified name and returns the unregistered scenario descriptor. Returns NULL if there is no scenario registered under the specified name.

The unregistered scenario descriptor is removed from the scenario set if it is not also registered under another name.

#### **Example**

```
`vmm_scenario_gen(atm_cell, "atm trans")

program test_scenario;
  atm_cell_scenario_gen atm_gen = new("Atm Scenario Gen",
12);
  atm_cell_scenario atm_scenario = new;
  atm_cell_scenario buffer_scenario = new;
  . . .
  initial begin
  . . .
```

```
buffer_scenario =
atm_gen.unregister_scenario_by_name("PARENT SCEN");
    if(buffer_scenario != null)
        vmm_log(log, "Scenario has been unregistered \n");
        . . .
    else
        vmm_log(log, "Returned null value\n");
        . . .
    end
endprogram
```

#### class-name\_scenario

This class implements a base class for describing scenarios or sequences of transaction descriptors. This class named <code>class-name\_scenario</code> is automatically declared and implemented for any user-specified class named <code>class-name</code> by the scenario generator macro, using a process similar to the <code>'vmm\_channel</code> macro.

#### **Summary**

| • | class-name_scenario::log                            | page | A-541 |
|---|-----------------------------------------------------|------|-------|
| • | <pre>class-name_scenario::stream_id</pre>           |      | A-542 |
| • | <pre>class-name_scenario::scenario_id</pre>         |      | A-543 |
| • | <pre>class-name_scenario::define_scenario()</pre>   |      | A-544 |
| • | <pre>class-name_scenario::redefine_scenario()</pre> |      | A-545 |
| • | <pre>class-name_scenario::scenario_name()</pre>     |      | A-546 |
| • | class-name_scenario::scenario-kind                  |      | A-547 |
| • | class-name_scenario::length                         |      | A-548 |
| • | <pre>class-name_scenario::items[]</pre>             |      | A-549 |
| • | class-name_scenario::using                          |      | A-550 |
| • | class-name_scenario::repeated                       |      | A-551 |
| • | <pre>class-name_scenario::repeat_thresh</pre>       |      | A-552 |
| • | <pre>class-name_scenario::allocate_scenario()</pre> |      | A-553 |
| • | <pre>class-name_scenario::fill_scenario()</pre>     |      | A-554 |
| • | <pre>class-name_scenario::apply()</pre>             | page | A-555 |

## class-name\_scenario::log

Message service interface to be used to issue generic messages.

# **SystemVerilog**

static vmm\_log log;

#### **OpenVera**

Not supported.

# **Description**

Message service interface to be used to issue generic messages when the message service interface of the scenario generator is not available or in scope.

# class-name\_scenario::stream\_id

Stream identifier.

# **SystemVerilog**

int stream\_id;

# **OpenVera**

Not supported.

# **Description**

Stream identifier. It is set by the scenario generator before the scenario descriptor is randomized. Can be used to express stream-specific constraints.

#### class-name\_scenario::scenario\_id

Scenario identifier.

#### **SystemVerilog**

int scenario\_id;

#### **OpenVera**

Not supported.

#### **Description**

Scenario identifier within the stream. It is set by the scenario generator before the scenario descriptor is randomized and incremented after each randomization. Can be used to express scenario-specific constraints. The scenario identifier is reset to 0 when the scenario generator is reset or when the specified number of scenarios has been generated.

#### class-name\_scenario::define\_scenario()

Define a new scenario.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Defines a new scenario with the specified name and the specified maximum number of transactions or data descriptors. Returns a unique scenario identifier that should be assigned to an intunsigned property.

#### class-name\_scenario::redefine\_scenario()

Redefine the name and maximum number of descriptors in a scenario.

#### **SystemVerilog**

```
function void
  redefine_scenario(int unsigned scenario-kind,
     string name,
  int unsigned max-len);
```

#### **OpenVera**

Not supported.

#### **Description**

Redefines the name and maximum number of descriptors in a previously defined scenario. Used to redefine an existing scenario instead of creating a new one and constraining the original scenario out of existence.

# class-name\_scenario::scenario\_name()

Returns the name associated with the specified scenario identifier.

# **SystemVerilog**

# **OpenVera**

Not supported.

#### class-name\_scenario::scenario-kind

Select the identifier of the scenario that is generated.

#### **SystemVerilog**

rand int unsigned scenario-kind;

#### **OpenVera**

Not supported.

#### **Description**

When randomized, selects the identifier of the scenario that is generated. Constrained to the known scenario identifiers defined using the <code>class-name\_scenario::define\_scenario()</code> method. Can be constrained to modify the distribution of generated scenarios.

# class-name\_scenario::length

Randomized number of items in the scenario.

# **SystemVerilog**

rand int unsigned length;

# **OpenVera**

Not supported.

# **Description**

Defines how many instances in the class-name\_scenario::items[] property are part of the scenario.

#### class-name\_scenario::items[]

Instances that are randomized to form the scenarios.

#### **SystemVerilog**

```
rand class-name items[];
```

# **OpenVera**

Not supported.

#### **Description**

Instances of user-specified class-name that are randomized to form the scenarios. Only elements from index 0 to class-name\_scenario::length-1 are part of the scenario.

The constraint blocks and rand attributes of the instances in the randomized array may be turned **on** or **off** to modify the constraints on scenario items. They can also be replaced with extensions.

By default, the output stream is formed by copying the values of the items in this array onto the output channel.

#### class-name\_scenario::using

Instance used in pre\_randomize() when invoking fill\_scenario().

#### **SystemVerilog**

class-name using;

#### **OpenVera**

Not supported.

# **Description**

Instance used in the default implementation of the  $pre\_randomize()$  method when invoking the  $fill\_scenario()$  method. Set to null by default. Can be replaced by an instance of a derived class to subject the items of the scenario to different constraints or content.

#### class-name\_scenario::repeated

Number of times the items in the scenario are repeated.

#### **SystemVerilog**

rand int unsigned repeated;

#### **OpenVera**

Not supported.

#### **Description**

A value of 0 indicates that the scenario is not repeated, hence is applied only once. The repeated instances in teh scenario count toward the total number of instances generated but only one scenario is considered generated, regardless of the number of times it is repeated.

#### class-name\_scenario::repeat\_thresh

Threshold for the number of times to repeat a scenario.

#### **SystemVerilog**

static int unsigned repeat\_thresh;

#### **OpenVera**

Not supported.

#### **Description**

To avoid accidentally repeating a scenario many times because the repeated property was left unconstrained, a warning message will be issued if the value of the repeated property is greater than the value specified in this property. The default value is 100.

# class-name\_scenario::allocate\_scenario()

Allocate a new set of instances in the items property.

#### **SystemVerilog**

```
function void
   allocate_scenario(class-name using = null);
```

#### **OpenVera**

Not supported.

## **Description**

Allocates a new set of instances in the items property, up to the maximum number of items in the maximum-length scenario. Any instance previously located in the items array is replaced. If a reference to an instance is specified in the using argument, the array is filled by calling vmm\_data::copy() on the specified instance. Otherwise, the array is filled with new instance of class-name class.

#### class-name\_scenario::fill\_scenario()

Allocate new instances in the items property.

#### **SystemVerilog**

function void fill\_scenario(class-name using = null);

#### **OpenVera**

Not supported.

#### **Description**

Allocates new instances in the items property, up to the maximum number of items in the maximum-length scenario in any null element of the array. Any instance previously located in the items array is left untouched. If a reference to an instance is specified in the using argument, the array is filled by calling vmm\_data::copy() on the specified instance. Otherwise, the array is filled with a new instance of class-name class.

#### class-name\_scenario::apply()

Apply the items in the scenario descriptor to an output channel.

#### **SystemVerilog**

```
virtual task apply(class-name_channel channel,
    ref int unsigned n-insts);
```

#### **OpenVera**

Not supported.

#### **Description**

Applies the items in the scenario descriptor to the specified output channel and returns when they have all been consumed by the channel. The n-insts argument is set to the number of instances that were consumed by the channel. By default, copies the values of the items array using their  $vmm_data::copy()$  method.

This method may be overloaded to define procedural scenarios.

#### **Example**

#### Example A-204

endtask
endclass: dut\_ms\_sequence

#### class-name\_atomic\_scenario

This class implements a predefined atomic scenario descriptor. An atomic scenario is composed of a single unconstrained transaction or data descriptor. This class named class-name\_atomic\_scenario is automatically implemented for any user-specified class named class-name by the scenario generator macro, using a process similar to the 'vmm\_channel

#### **Summary**

macro.

```
    class-name_atomic_scenario::ATOMIC . . . . . page A-558
    class-name_atomic_scenario::atomic-scenario . . . . page A-559
```

#### class-name\_atomic\_scenario::ATOMIC

Identifier for the atomic scenario.

# **SystemVerilog**

int unsigned ATOMIC;

#### **OpenVera**

Not supported.

# **Description**

Symbolic scenario identifier for the atomic scenario described by this descriptor. The atomic scenario is a single, random, unconstrained, transaction descriptor (that is, an atomic descriptor).

#### class-name\_atomic\_scenario::atomic-scenario

Constraints of the atomic scenario.

#### **SystemVerilog**

constraint atomic-scenario;

#### **OpenVera**

Not supported.

#### **Description**

Specifies the constraints of the atomic scenario. By default, the atomic scenario is a single unrepeated unconstrained item. This constraint block may be overridden to redefine the atomic scenario.

# class-name\_scenario\_election

This class implements a random selection process for selecting the next scenario descriptor, from a set of available descriptors, to be randomized next. This class named

class-name\_scenario\_election is automatically implemented for any user-specified class named *class-name* by the scenario generator macros, using a process similar to the **vmm channel** macro.

#### **Summary**

| • | <pre>class-name_scenario_election::stream_id</pre>         | page | A-561 |
|---|------------------------------------------------------------|------|-------|
| • | <pre>class-name_scenario_election::scenario_id</pre>       | page | A-562 |
| • | class-name_scenario_election::n_scenarios                  | page | A-563 |
|   | <pre>class-name_scenario_election::last_selected[\$]</pre> |      |       |
| • | <pre>class-name_scenario_election::next_in_set</pre>       | page | A-565 |
| • | <pre>class-name_scenario_election::scenario_set[\$]</pre>  | page | A-566 |
| • | class-name_scenario_election::select                       | page | A-567 |
| • | class-name scenario election::round robin                  | page | A-568 |

#### class-name\_scenario\_election::stream\_id

Stream identifier.

# **SystemVerilog**

int stream\_id;

# **OpenVera**

Not supported.

# **Description**

It is set by the scenario generator to the value of the generator stream identifier before the scenario selector is randomized. Can be used to express stream-specific constraints.

#### class-name\_scenario\_election::scenario\_id

Scenario identifier within the stream.

#### **SystemVerilog**

int scenario\_id;

#### **OpenVera**

Not supported.

#### **Description**

It is set by the scenario generator before the scenario selector is randomized and incremented after each randomization. Can be used to express scenario-specific constraints. The scenario identifier is reset to 0 when the scenario generator is reset or when the specified number of scenarios has been generated.

#### class-name\_scenario\_election::n\_scenarios

Number of available scenario descriptors in the scenario set.

# **SystemVerilog**

int unsigned n\_scenarios;

# **OpenVera**

Not supported.

# **Description**

The final value of the select property must be in the [0:n\_scenarios-1] range.

#### class-name\_scenario\_election::last\_selected[\$]

History of the last scenario selections.

#### **SystemVerilog**

int unsigned last\_selected[\$];

#### **OpenVera**

Not supported.

#### **Description**

A history (maximum of 10) of the last scenario selections. Can be used to express constraints based on the historical distribution of the selected scenarios (for example, "Never select the same scenario twice in a row.").

#### class-name\_scenario\_election::next\_in\_set

The next scenario in a round-robin selection process.

# **SystemVerilog**

int unsigned next\_in\_set;

#### **OpenVera**

Not supported.

#### **Description**

The next scenario descriptor index that would be selected in a round-robin selection process. Used by the **round\_robin** constraint block.

#### class-name\_scenario\_election::scenario\_set[\$]

The set of scenario descriptors.

#### **SystemVerilog**

class-name\_scenario scenario\_set[\$];

#### **OpenVera**

Not supported.

#### **Description**

The available set of scenario descriptors. Can be used to procedurally determine which scenario to select or to express constraints based on the scenario descriptors.

#### class-name\_scenario\_election::select

The index of the selected scenario to be randomized next.

# **SystemVerilog**

rand int select;

# **OpenVera**

Not supported.

# **Description**

The index, within the **scenario\_set** array, of the selected scenario descriptor to be randomized next.

#### class-name\_scenario\_election::round\_robin

Constrain the scenario selection process to a round-robin selection.

#### **SystemVerilog**

constraint round\_robin;

#### **OpenVera**

Not supported.

#### **Description**

This constraint block may be turned off to produce a random scenario selection process or allow a different constraint block to define a different scenario selection process.

# class-name\_scenario\_gen\_callbacks

This class implements a façade for callback containments for the scenario generator transactor. This class named <code>class-name\_scenario\_gen\_callbacks</code> is automatically implemented for any user-specified class named <code>class-name</code> by the scenario generator macro, using a process similar to the <code>vmm\_channel</code> macro.

#### **Summary**

A-570

- class-name\_scenario\_gen\_callbacks::pre\_scenario\_randomize() page
- class-name\_scenario\_gen\_callbacks::post\_scenario\_gen() page A-571

# class-name\_scenario\_gen\_callbacks::pre\_scenario\_randomiz e()

Callback invoked by the generator after a scenario is selected.

#### **SystemVerilog**

```
virtual task pre_scenario_randomize(
    class-name_scenario_gen gen,
    ref class-name_scenario scenario);
```

#### **OpenVera**

Not supported.

#### **Description**

Callback method invoked by the generator after a new scenario has been selected but before it is randomized. The *gen* argument refers to the generator instance that is invoking the callback method. The *scenario* argument refers to the newly selected scenario descriptor which can be modified. Note that any modifications of the randomization state of the scenario descriptor—such as turning constraint blocks ON or OFF—will remain in effect the next time the scenario descriptor is selected to be randomized. If the reference to the scenario descriptor is set to *null*, the scenario will not be randomized and a new scenario will be selected.

To minimize memory allocation and collection, it is possible that the elements of the scenarios may not be allocated. Use the class-name\_scenario::allocate\_scenario() or class-name\_scenario::fill\_scenario() to allocate the elements of the scenario if necessary.

#### class-name\_scenario\_gen\_callbacks::post\_scenario\_gen()

Callback invoked by the generator after a scenario is randomized.

#### **SystemVerilog**

```
virtual task post_scenario_gen(
    class-name_scenario_gen gen,
    class-name_scenario scenario,
    ref bit dropped);
```

#### **OpenVera**

Not supported.

#### **Description**

Callback method invoked by the generator after a new scenario has been randomized but before it is applied to the output channel. The gen argument refers to the generator instance that is invoking the callback method. The scenario argument refers to the newly randomized scenario that can be modified. Note that any modifications of the randomization state of the scenario descriptor—such as turning constraint blocks ON or OFF—will remain in effect the next time the scenario descriptor is selected to be randomized. If the value of the dropped argument is set to non-zero, the generated instance will not be applied to the output channel.

#### vmm\_scheduler

Channels are point-to-point transaction descriptor transfer mechanisms. If multiple sources are adding descriptors to a single channel, the descriptors are interleaved with the descriptors from the other sources in a fair but uncontrollable way. If a multi-point-to-point mechanism is required to follow a specific scheduling algorithm, a vmm\_scheduler component can be used to identify which source stream should next be forwarded to the output stream.

This class is based on the vmm\_xactor class.

# **Summary**

| • | <pre>vmm_scheduler::log</pre>             |      | A-573   |
|---|-------------------------------------------|------|---------|
| • | <pre>vmm_scheduler::out_chan</pre>        | page | A - 574 |
| • | <pre>vmm_scheduler::new()</pre>           | page | A-575   |
| • | <pre>vmm_scheduler::start_xactor()</pre>  |      | A-576   |
| • | <pre>vmm_scheduler::stop_xactor()</pre>   | page | A-577   |
| • | <pre>vmm_scheduler::reset_xactor()</pre>  |      | A-578   |
| • | <pre>vmm_scheduler::new_source()</pre>    | page | A-579   |
| • | vmm_scheduler::sched_on                   | page | A-580   |
| • | <pre>vmm_scheduler::sched_off()</pre>     | page | A-581   |
| • | <pre>vmm_scheduler::schedule()</pre>      | page | A-582   |
| • | <pre>vmm_scheduler::get_object()</pre>    | page | A - 584 |
| • | <pre>vmm_scheduler::randomize_sched</pre> | page | A-586   |

# vmm\_scheduler::log

Message service interface for this scheduler.

# **SystemVerilog**

vmm\_log log;

# **OpenVera**

Not supported.

# **Description**

Set by the constructor and uses the name and instance name specified in the constructor.

# vmm\_scheduler::out\_chan

Reference to the output channel.

# **SystemVerilog**

protected vmm\_channel out\_chan;

# **OpenVera**

Not supported.

# **Description**

Set by the constructor.

# vmm\_scheduler::new()

Create an instance of a channel scheduler.

## **SystemVerilog**

```
function new(string name,
    string instance,
    vmm_channel destination,
    int instance_id = -1);
```

### **OpenVera**

Not supported.

## **Description**

Creates a new instance of a channel scheduler object with the specified name, instance name, destination channel and optional instance identifier.

# vmm\_scheduler::start\_xactor()

Start this vmm\_scheduler instance.

# **SystemVerilog**

virtual function void start\_xactor();

# **OpenVera**

Not supported.

# **Description**

The scheduler can be stopped. Any extension of this method must call super.start\_xactor().

# vmm\_scheduler::stop\_xactor()

Suspend this vmm\_scheduler instance.

# **SystemVerilog**

virtual function void stop\_xactor();

# **OpenVera**

Not supported.

# **Description**

The scheduler can be restarted. Any extension of this method must call super.stop\_xactor().

## vmm\_scheduler::reset\_xactor()

Reset this vmm\_scheduler instance.

## **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

The output channel and all input channels are flushed. If a **HARD\_RST** reset type is specified, the scheduler election factory instance in the **randomized\_sched** property is replaced with a new default instance.

### vmm\_scheduler::new\_source()

Add the channel instance to the scheduler.

## **SystemVerilog**

```
virtual function int new_source(vmm_channel chan);
```

### **OpenVera**

Not supported.

## **Description**

Adds the specified channel instance as a new input channel to the scheduler. This method returns an identifier for the input channel that must be used to modify the configuration of the input channel or -1 if an error occurred.

Any user extension of this method must call super.new\_source().

### vmm\_scheduler::sched\_on

Turns scheduling from the specified input channel on.

### **SystemVerilog**

virtual function void sched\_on(int unsigned input-id);

### **OpenVera**

Not supported.

## **Description**

By default, scheduling from an input channel is on. When scheduling is turned off, the input channel is not flushed and the scheduling of new transaction descriptors from that source channel is inhibited. The scheduling of descriptors from that source channel is resumed as soon as scheduling is turned on.

Any user extension of this method should call super.sched\_on().

### vmm\_scheduler::sched\_off()

Turns scheduling from the specified input channel off.

### **SystemVerilog**

virtual function void sched\_off(int unsigned input-id);

### **OpenVera**

Not supported.

### **Description**

By default, scheduling from an input channel is on. When scheduling is turned off, the input channel is not flushed and the scheduling of new transaction descriptors from that source channel is inhibited. The scheduling of descriptors from that source channel is resumed as soon as scheduling is turned on.

Any user extension of this method should call super.sched\_off().

### vmm\_scheduler::schedule()

Create scheduling components with different rules.

### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Overloading this method allows the creation of scheduling components with different rules. It is invoked for each scheduling cycle. The transaction descriptor returned by this method in the <code>obj</code> argument is added to the output channel. If this method returns <code>null</code>, no descriptor is added for this scheduling cycle. The input channels provided in the <code>sources</code> argument are all the currently non-empty ON input channels. Their corresponding input identifier is found in the <code>input-ids</code> argument.

New scheduling cycles are attempted whenever the output channel is not full. If no transaction descriptor is scheduled from any of the currently non-empty source channels, the next scheduling cycle will be delayed until an additional ON source channel becomes non-empty. If there are no empty input channels and no OFF channels, lock-up will occur.

| The default implementation of this method randomizes the instance found in the randomized_sched property. |
|-----------------------------------------------------------------------------------------------------------|
|                                                                                                           |
|                                                                                                           |
|                                                                                                           |
|                                                                                                           |
|                                                                                                           |
|                                                                                                           |
|                                                                                                           |
|                                                                                                           |

### vmm\_scheduler::get\_object()

Extract the next scheduled transaction descriptor.

### **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

This method is invoked by the default implementation of the vmm\_scheduler::schedule() method to extract the next scheduled transaction descriptor from the specified input channel at the specified offset within the channel. Overloading this method allows access to or replacement of the descriptor that is about to be scheduled. User-defined extensions can be used to introduce errors by modifying the object, interfere with the scheduling algorithm by substituting a different object or recording of the schedule into a functional coverage model.

Any object that is returned by this method via the obj argument must either have been internally created or physically removed from the input source using the **vmm\_channel::get()** method. If a reference to the object remains in the input channel (for example, by using the **vmm\_channel::peek()** or

vmm\_channel::activate() method), it is liable to be scheduled
more than once as the mere presence of an instance in any of the
input channel makes it available to the scheduler.

## vmm\_scheduler::randomize\_sched

Factory instance randomized by the default implementation of the vmm\_scheduler::schedule() method.

# **SystemVerilog**

vmm\_scheduler\_election randomized\_sched;

# **OpenVera**

Not supported.

# **Description**

Can be replaced with user-defined extensions to modify the election rules.

### vmm\_scheduler\_election

This class implements a round-robin election process by default. In its current form, turning it into a random election process requires that this class be extended. The following modifications will simplify this process: only the **default\_round\_robin** constraint block needs to be turned off.

The following class properties should be read or added:

```
"vmm_scheduler_election::next_idx"
```

- "vmm scheduler election::source idx"
- "vmm\_scheduler\_election::obj\_offset"

#### **Summary**

# vmm\_scheduler\_election::instance\_id

Instance identifier of a vmm\_scheduler class instance.

# **SystemVerilog**

int instance\_id;

# **OpenVera**

Not supported.

# **Description**

Instance identifier of the **vmm\_scheduler** class instance that is randomizing this object instance. Can be used to specified instance-specific constraints.

# vmm\_scheduler\_election::election\_id

Incremented by the vmm\_scheduler instance.

## **SystemVerilog**

int unsigned election\_id;

### **OpenVera**

Not supported.

## **Description**

Incremented by the **vmm\_scheduler** instance that is randomizing this object instance before every election cycle. Can be used to specified election-specific constraints.

# vmm\_scheduler\_election::n\_sources

Number of sources.

# **SystemVerilog**

int unsigned n\_sources;

# **OpenVera**

Not supported.

# **Description**

Equal to vmm\_scheduler\_election::sources.size().

# vmm\_scheduler\_election::sources[\$]

Input source channels with transaction descriptors available to be scheduled.

# **SystemVerilog**

vmm\_channel sources[\$];

# **OpenVera**

Not supported.

# vmm\_scheduler\_election::ids[\$]

Input identifiers corresponding to the source channels.

# **SystemVerilog**

int unsigned ids[\$];

# **OpenVera**

Not supported.

# **Description**

Unique input identifiers corresponding to the source channels at the same index in the *sources* array.

# vmm\_scheduler\_election::id\_history[\$]

A queue of input identifiers.

# **SystemVerilog**

int unsigned id\_history[\$];

# **OpenVera**

Not supported.

# **Description**

A queue of the (up to) 10 last input identifiers that were elected.

# vmm\_scheduler\_election::obj\_history[\$]

A list of transaction descriptors.

# **SystemVerilog**

vmm\_data obj\_history[\$];

# **OpenVera**

Not supported.

# **Description**

A list of the (up to) 10 last transaction descriptors that were elected.

# vmm\_scheduler\_election::next\_idx

Assign to source\_idx for a round-robin process.

# **SystemVerilog**

int unsigned next\_idx;

# **OpenVera**

Not supported.

# **Description**

This is the value to assign to **source\_idx** to implement a round-robin election process.

## vmm\_scheduler\_election::source\_idx

Index in the sources array of the elected source channel.

## **SystemVerilog**

rand int unsigned source\_idx;

## **OpenVera**

Not supported.

# **Description**

An index of -1 indicates no election. The vmm\_scheduler\_election\_valid constraint block constrains this property to be in the 0 to sources.size()-1 range.

### vmm\_scheduler\_election::obj\_offset

Offset of the elected transaction descriptor within the elected source channel.

## **SystemVerilog**

rand int unsigned obj\_offset;

## **OpenVera**

Not supported.

## **Description**

Offset, within the source channel indicated by the <code>source\_idx</code> property, of the elected transaction descriptor within the elected source channel. This property is constrained to be 0 in the <code>vmm\_scheduler\_election\_valid</code> constraint block to preserve ordering of the input streams.

# vmm\_scheduler\_election::default\_round\_robin

Constraints required by the default round-robin election process.

# **SystemVerilog**

constraint default\_round\_robin;

# **OpenVera**

Not supported.

# vmm\_scheduler\_election::post\_randomize()

Perform the round-robin election.

# **SystemVerilog**

function void post\_randomize();

# **OpenVera**

Not supported.

# **Description**

The default implementation of this method helps perform the round-robin election.

### vmm\_subenv

This class is a base class used to encapsulate a reusable sub-environment. The guidelines and techniques covering the usage of this class can be found in the section, "Implementing Sub-environments" on page 3-6.

### **Summary**

```
vmm_subenv::new() ..... page A-601
vmm_subenv::log ..... page A-603
vmm_subenv::end_test ..... page A-604
vmm_subenv::configured() ..... page A-605
vmm_subenv::start() ..... page A-606
vmm_subenv::stop() ..... page A-608
vmm_subenv::cleanup() ..... page A-609

      vmm_subenv::report()
      page A-610

      'vmm_subenv_member_begin()
      page A-611

      'vmm_subenv_member_end()
      page A-612

      'vmm_subenv_member_scalar*()
      page A-613

      'vmm_subenv_member_string*()
      page A-615

'vmm_subenv_member_enum*() ..... page A-617
'vmm suberv member vmm data*() ..... page A-619
'vmm_subenv_member_channel*() ..... page A-621
'vmm_subenv_member_xactor*() ..... page A-623
'vmm_subenv_member_subenv*() ..... page A-625
'vmm_subenv::do_what_e page A-629
vmm_subenv::do_psdisplay() page A-630
vmm_env::do_vote() ..... page A-631
vmm_subenv::do_start() ..... page A-632
vmm subenv::do stop() ..... page A-633
```

### vmm\_subenv::new()

Create a new instance of this sub-environment base class.

### **SystemVerilog**

```
function new(string name,
    string inst,
    vmm consensus end test);
```

### **OpenVera**

```
task new(string name,
    string inst,
    vmm_consensus end_test);
```

### **Description**

Create a new instance of this base class with the specified name and instance name. The specified name and instance names are used as the name and instance names of the log class property.

The specified end-of-test consensus object is assigned to the end\_test class property and may be used by the sub-environment to indicate that it opposes or consents to the ending of the test.

#### **Example**

· · · endclass

### vmm\_subenv::log

Message service interface for the sub-environment.

### **SystemVerilog**

```
vmm_log log;
```

### **OpenVera**

```
rvm_log log;
```

## **Description**

This property is set by the constructor using the specified name and instance name. These names may be modified afterward using the vmm\_log::set\_name() or vmm\_log::set\_instance() methods.

# **Example**

### vmm\_subenv::end\_test

End-of-test consensus interface.

### **SystemVerilog**

```
protected vmm_consensus end_test;
```

### **OpenVera**

```
protected vmm_consensus end_test;
```

## **Description**

Local copy of the vmm\_consensus reference supplied to the constructor. It may be used to indicate if the sub-environment and its components consent to or oppose the ending of the test.

Unless an objection is indicated, the sub-environment will consent by default.

### **Example**

### vmm\_subenv::configured()

Indicate that the DUT has been configured.

### **SystemVerilog**

```
protected function void configured();
```

### **OpenVera**

```
protected task configured();
```

### **Description**

Report to the base class that the sub-environment and associated DUT have been configured appropriately and that the sub-environment is ready to be started.

This method must be called by a user-defined *configure()* method in the extension of this base class.

### **Example**

### vmm\_subenv::start()

Start the sub-environment.

### **SystemVerilog**

```
virtual task start();
```

### **OpenVera**

```
virtual task start_t();
```

## **Description**

Start the sub-environment. An error is reported if this method is called before the sub-environment and DUT have been reported as configured to the sub-environment base class using the

```
"vmm_consensus::unregister_voter()" method.
```

A stopped sub-environment may be restarted.

The base implementation must be called using <code>super.start()</code> by any extension of this method in a user-defined extension of this base class.

#### **Example**

```
class my_vmm_subenv extends vmm_subenv;
    . . .
    virtual task start()
        super.start();
        this.my_xactor.start_xactor();
        . . .
    endtask
```

endclass

### vmm\_subenv::stop()

Stop the sub-environment.

### **SystemVerilog**

```
virtual task stop();
```

### **OpenVera**

```
virtual task stop_t();
```

### **Description**

Stop the sub-environment to terminate the test cleanly. An error is issued if the sub-environment has not been previously started.

The base implementation must be called using <code>super.stop()</code> by any extension of this method in a user-defined extension of this base class.

## **Example**

```
class my_vmm_subenv extends vmm_subenv;
    . . .
    virtual task stop()
        super.stop();
        this.my_xactor.stop_xactor();
        . . .
    endtask
    . . .
endclass
```

### vmm\_subenv::cleanup()

Verify end-of-test conditions.

## **SystemVerilog**

```
virtual task cleanup();
```

### **OpenVera**

```
virtual task cleanup_t();
```

### **Description**

Stop the sub-environment (if not already stopped) then verify any end-of-test conditions.

The base implementation must be called using <code>super.cleanup()</code> by any extension of this method in a user-defined extension of this base class.

## **Example**

```
class my_vmm_subenv extends vmm_subenv;
    . . .
    virtual task cleanup()
        super.cleanup();
        . . .
    endtask
    . . .
endclass
```

### vmm\_subenv::report()

Report information collected by the sub-environment.

### **SystemVerilog**

```
virtual function void report();
```

### **OpenVera**

```
virtual task report();
```

### **Description**

Report status, coverage or statistical information collected by the sub-environment, but not pass or fail of the test or sub-environment.

This method needs to be extended. It may also be invoked multiple times during the simulation.

### **Example**

```
class my_vmm_subenv extends vmm_subenv;
    . . .
    virtual function void report()
        super.report();
        . . .
    endfunction
    . . .
endclass
```

# 'vmm\_subenv\_member\_begin()

Start of shorthand section.

## **SystemVerilog**

```
'vmm_subenv_member_begin(class-name)
```

## **OpenVera**

Not supported.

# **Description**

Start the shorthand section providing a default implementation for the psdisplay(), start() and stop() methods.

The class-name specified must be the name of the vmm\_subenv extension class that is being implemented.

The shorthand section can only contain shorthand macros and must be terminated by a "'vmm\_subenv\_member\_end()".

# **Example**

```
class tcpip_stack extends vmm_subenv;
    ...
    'vmm_subenv_member_begin(tcpip_stack)
     ...
    'vmm_subenv_member_end(tcpip_stack)
    ...
endclass
```

# 'vmm\_subenv\_member\_end()

End of shorthand section.

# **SystemVerilog**

```
`vmm_subenv_member_end(class-name)
```

## **OpenVera**

Not supported.

# **Description**

Terminate the shorthand section providing a default implementation for the psdisplay(), start() and stop() methods.

The class-name specified must be the name of the vmm\_subenv extension class that is being implemented.

The shorthand section must have been started by a

```
"'vmm_subenv_member_begin()" .
```

# **Example**

```
class my_vmm_subenv extends vmm_subenv;
    . . .
    `vmm_subenv_member_begin(my_vmm_subenv)
          . . .
    `vmm_subenv_member_end(my_vmm_subenv)
          . . .
endclass
```

## 'vmm\_subenv\_member\_scalar\*()

Shorthand implementation for a scalar data member.

## **SystemVerilog**

# **OpenVera**

Not supported.

## **Description**

Add the specified scalar-type, array of scalars, scalar-indexed associative array of scalars or string-indexed associative array of scalars data member to the default implementation of the methods specified by the 'do\_what' argument.

A scalar is an integral type, such as bit, bit vector, and packed unions.

The shorthand implementation must be located in a section started by a "'vmm\_subenv\_member\_begin()".

# **Example**

```
class my_vmm_subenv extends vmm_subenv;
  bit [31:0] address;
    . . .
    `vmm_subenv_member_begin(my_vmm_subenv)
        `vmm_subenv_member_scalar(address,DO_ALL)
        . . .
    `vmm_subenv_member_end(my_vmm_subenv)
        . . .
endclass
```

# 'vmm\_subenv\_member\_string\*()

Shorthand implementation for a string data member.

## **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Add the specified string-type, array of strings, scalar-indexed associative array of strings or string-indexed associative array of strings data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_subenv\_member\_begin()".

#### **Example**

```
class my_vmm_subenv extends vmm_subenv;
```

```
string xactor_name;
. . . .
`vmm_subenv_member_begin(my_vmm_subenv)
        `vmm_subenv_member_string(xactor_name,DO_ALL)
        . . .
`vmm_subenv_member_end(my_vmm_subenv)
        . . .
endclass
```

## 'vmm\_subenv\_member\_enum\*()

Shorthand implementation for an enumerated data member.

# **SystemVerilog**

# **OpenVera**

Not supported.

## **Description**

Add the specified enum-type, array of enums, scalar-indexed associative array of enums or string-indexed associative array of enums data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_subenv\_member\_begin()".

#### **Example**

```
typedef enum {blue,green,red,black} my_colors;
```

```
class my_vmm_subenv extends vmm_subenv;
    my_colors color;
    . . .
    `vmm_subenv_member_begin(my_vmm_subenv)
        `vmm_subenv_member_enum(color,DO_ALL)
        . . .
    `vmm_subenv_member_end(my_vmm_subenv)
        . . .
endclass
```

## 'vmm\_subenv\_member\_vmm\_data\*()

Shorthand implementation for a vmm\_data-based data member.

## **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Add the specified vmm\_data-type, array of vmm\_datas, scalar-indexed associative array of vmm\_datas or string-indexed associative array of vmm\_datas data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_subenv\_member\_begin()".

# **Example**

# 'vmm\_subenv\_member\_channel\*()

Shorthand implementation for a channel data member.

# **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Add the specified channel-type, array of channels, dynamic array of channels, scalar-indexed associative array of channels or string-indexed associative array of channels data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_subenv\_member\_begin()".

# **Example**

```
class my_vmm_subenv extends vmm_subenv;
  data_channel subenv_channel;
    . . .
    `vmm_subenv_member_begin(my_vmm_subenv)
        `vmm_subenv_member_channel(subenv_channel,DO_ALL)
        . . .
    `vmm_subenv_member_end(my_vmm_subenv)
        . . .
endclass
```

# 'vmm\_subenv\_member\_xactor\*()

Shorthand implementation for a transactor data member.

# **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Add the specified transactor-type, array of transactors, dynamic array of transactors, scalar-indexed associative array of transactors or string-indexed associative array of transactors data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_subenv\_member\_begin()".

# **Example**

```
class my_vmm_subenv extends vmm_subenv;
  data_gen subenv_xactor;
    . . .
    `vmm_subenv_member_begin(my_vmm_subenv)
        `vmm_subenv_member_xactor(subenv_xactor,DO_ALL)
          . . .
    `vmm_subenv_member_end(my_vmm_subenv)
          . . .
endclass
```

## 'vmm\_subenv\_member\_subenv\*()

Shorthand implementation for a transactor data member.

# **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Add the specified sub-environment-type, array of sub-environments, dynamic array of sub-environments, scalar-indexed associative array of sub-environments or string-indexed associative array of sub-environments data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_subenv\_member\_begin()".

# **Example**

```
class sub_subenv extends vmm_subenv;
  function new(...);
    super.new(...);
    ...
  endfunction
endclass

class my_vmm_subenv extends vmm_subenv;
  sub_subenv sub_subenv_inst;
    ...
  `vmm_subenv_member_begin(my_vmm_subenv)
    `vmm_subenv_member_subenv(sub_subenv_inst,DO_ALL)
    ...
  `vmm_subenv_member_end(my_vmm_subenv)
    ...
  endclass
```

## 'vmm\_subenv\_member\_user\_defined()

User-defined shorthand implementation data member.

## **SystemVerilog**

```
'vmm_subenv_member_user_defined(member-name)
```

# **OpenVera**

Not supported.

# **Description**

Add the specified user-defined default implementation of the methods specified by the 'do\_what' argument.

Refer to "User-defined vmm\_env or vmm\_subenv Member Default Implementation" on page 2-9 for details on how to specify the shorthand implementation for a data member.

The shorthand implementation must be located in a section started by a "'vmm\_subenv\_member\_begin()".

#### **Example**

```
class my_vmm_subenv extends vmm_subenv;
  bit [7:0] subenv_id;
    . . .
    `vmm_env_member_begin(my_vmm_subenv)
        `vmm_subenv_member_user_defined(subenv_id)
        . . .
    `vmm_env_member_end(my_vmm_subenv)
```

#### vmm\_subenv::do\_what\_e

Specifies which methods are to be provided by a shorthand implementation.

# **SystemVerilog**

# **OpenVera**

Not supported.

## **Description**

Used to specify which methods are to include the specified data members in their default implementation. "DO\_PRINT" includes the member in the default implementation of the psdisplay() method. "DO\_START" includes the member in the default implementation of the start() method, if applicable. "DO\_STOP" includes the member in the default implementation of the stop() method, if applicable. "DO\_VOTE" automatically registers the member with the vmm\_subenv::end\_test consensus instance, if applicable.

Multiple methods can be specified by adding or or'ing the individual symbolic values. All methods are specified by specifying the "DO\_ALL" symbol.

### **Example**

```
'vmm_subenv_member_subenv(idler, DO_ALL - DO_STOP);
```

## vmm\_subenv::do\_psdisplay()

Override the shorthand psdisplay() method.

## **SystemVerilog**

```
virtual function string do_psdisplay(string prefix = "")
```

## **OpenVera**

Not supported.

# **Description**

This method overrides the default implementation of the vmm\_subenv::psdisplay() method created by the vmm\_subenv shorthand macros. If defined, it will be used instead of the default implementation.

# **Example**

# vmm\_env::do\_vote()

Override the shorthand voter registration.

## **SystemVerilog**

```
protected virtual task do_vote()
```

## **OpenVera**

Not supported.

# **Description**

This method overrides the default implementation of the voter registration created by the vmm\_subenv shorthand macros. If defined, it will be used instead of the default implementation.

# **Example**

```
class my_vmm_subenv extends vmm_subenv;
    . . .
    protected virtual task do_vote();
        //Register with this.end_vote
        . . .
    endtask
    . . .
endclass
```

# vmm\_subenv::do\_start()

Override the shorthand start() method.

# **SystemVerilog**

```
protected virtual task do_start()
```

## **OpenVera**

Not supported.

# **Description**

This method overrides the default implementation of the vmm\_subenv::start() method created by the vmm\_subenv shorthand macros. If defined, it will be used instead of the default implementation.

# **Example**

```
class my_vmm_subenv extends vmm_subenv;
    . . .
    protected virtual task do_start();
        //vmm_subenv::start() operations
          . . .
    endtask
    . . .
endclass
```

# vmm\_subenv::do\_stop()

Override the shorthand stop() method.

# **SystemVerilog**

```
protected virtual task do_stop()
```

## **OpenVera**

Not supported.

# **Description**

This method overrides the default implementation of the vmm\_subenv::stop() method created by the vmm\_subenv shorthand macros. If defined, it will be used instead of the default implementation.

# **Example**

```
class my_vmm_subenv extends vmm_subenv;
    . . .
    protected virtual task do_stop();
        //vmm_subenv::stop() operations
          . . .
    endtask
    . . .
endclass
```

## vmm\_test

VMM provides this class to register all possible tests in a container. Hence, one single compilation/elaboration step is enough to deal with multiple tests. Specifying a particular test is done during simulation using VMM Runtime Options.

The single compilation/elaboration step significantly improves regression time by enabling the "compile once/run many times" model. This class also can take advantage of the VCS separate compile facility.

This base class may be used to implement testcases. It enables runtime selection of the testcase to run on an environment.

## **Summary**

```
    Using vmt_test
    vmm_test::log
    vmm_test::new()
    page A-639
    vmm_test::get_name()
    page A-641
    vmm_test::get_doc()
    page A-643
    vmm_test::run()
    page A-644
    'vmm_test_begin()
    page A-645
    'vmm_test_end()
    page A-647
```

# Using vmt\_test

VMM comes with a new base class name vmm\_test that allows embedding all tests in a single class. The main purpose of this base class is to leverage from a single compile-elaboration-simulate step rather than multiple steps. The VMM recommendation is to gather tests in a program block, since this provides a good way of encapsulating a testbench. Drawbacks of this technique are that one test should reside in one program block and that you need to recompile, elaborate and simulate on a test basis. When dealing with

large regressions consisting of hundreds of tests, multiple elaborations can waste a significant amount of time whereas vmm\_test only requires one elaboration. A given test can be picked up at runtime using a specific option. Switches like +ntb\_random\_seed can be used in conjunction with these tests.

To understand better how this base class works, consider the example that is provided with the VMM 1.1 release available in the sv/examples/std\_lib/vmm\_test directory. This example shows how to constraint some ALU transactions. These transactions are based on an alu\_data extended object and are randomly generated by vmm\_atomic\_gen and passed to an ALU driver using vmm channels.

Before examining the details of vmm\_test, consider how tests are traditionally written:

```
1. class add test data extends alu data;
      constraint cst_test {
2.
3.
       kind == ADD;
4. }
5. endclass
6. program alu_test();
7.
      alu env env;
8.
      initial begin
9.
         add test data tdata = new;
10.
        env.build();
11.
         env.gen.randomized_obj = tdata;
12.
         env.run();
13.
      end
```

#### 14.endprogram

- In lines 1-4, the alu\_data object is extended to the new transactions add\_test\_data, which contains test-specific constraints. In this case only ADD operations are carried forward by this transaction.
- In line 6, a program block is used to instantiate the environment alu\_test based on vmm\_env.
- In lines 9-12, the environment is built and the new transaction add\_test\_data is used as the blueprint for the vmm atomic gen transactor.

This test is very specific and you clearly need to duplicate a similar program block with other constraints to fulfill his test plan. For example, this test can be derived many times to send {MUL, SUB, DIV} ALU operations to the ALU driver. In this case, multiple program blocks are required so as multiple elaborations and binaries to simulate these tests.

VMM provides a way to model a generic program block and include all test files just a single time. The previous test can now be written as follows:

```
1. class add_test_data extends alu_data;
2.    constraint cst_test {
3.        kind == ADD;
4.    }
5. endclass
6. `vmm_test_begin(test_add, alu_env, "Addition")
7.    env.build();
8. begin
```

```
9. add_test_data tdata = new;
10. env.gen.randomized_obj = tdata;
11. end
12. env.run();
13.`vmm_test_end(test_add)
```

In line 6, the vmm\_test shorthand macro `vmm\_test\_begin is used to declare the test name (test\_add in the example above), the name of the vmm\_env where all transactors reside (alu\_env in the example) and a label that is used to tag this particular test.

In lines 7-12, we build the environment, insert the blueprint and kick off the test.

In line 13, the vmm\_test shorthand macro `vmm\_test\_end is used to terminate this test declaration.

Other tests can be written in the same way with variations in constraints. Since the environment is exposed after the `vmm\_test\_begin shorthand macro, it is possible to register callbacks, replace generators or do any other kind of operations that are traditionally done in the VMM program block.

An important aspect of these tests is that whenever they are used s includes, they become statically declared and visible to the environment.

The following example shows how to include these tests in VMM program block:

```
    include "test_add.sv"
    include "test sub.sv"
```

```
include "test_mul.sv"
4. `include "test_ls.sv"
5. `include "test rs.sv"
6. program alu_test();
7.
      alu_env env;
8.
      initial begin
9.
         vmm_test_registry registry = new;
10.
         env = new(alu_drv_port, alu_mon_port);
11.
        registry.run(env);
12.
      end
13.endprogram
```

In lines 1-5, all tests are simply included.

In line 9, registry which is an instance of vmm\_test\_registry, is constructed. This object contains all tests based on vmm\_test\_begin that have been previously included.

In line 11, registry is run and a handle to the environment is passed as an argument to this class. This is how all vmm\_test can access the environment.

Running these tests is done by providing the test name in the command line, as follows:

```
simv +vmm_test=test_add
simv +vmm test=test sub
```

Note that calling simv without +vmm\_test switch returns a FATAL error and lists all registered tests. This is a good way to document tests and easily retrieve existing tests.

#### vmm\_test::log

Message service interface for the testcase.

# **SystemVerilog**

```
vmm_log log;
```

## **OpenVera**

Not supported.

# **Description**

Message service interface instance that can be used to issue messages in the vmm\_test::run() method.

The name of the message service interface is "Testcase" and the instance name is the name specified to the vmm\_test::new()
method.

## **Example**

```
program test;
  class test_100 extends vmm_test;
    vmm_env env;
    function new();
       super.new("test_100", "Single Read");
    endfunction
    task run(vmm_env env1);
       `vmm_note(log, "Test Started");
       $cast(env, env1);
    endtask
endclass
```

```
initial begin
    test_100 T;
    T = new;
    T.run(T.env);
    end
endprogram
```

# vmm\_test::new()

Create a test.

# **SystemVerilog**

```
function new(string name, string doc = "");
```

## **OpenVera**

Not supported.

# **Description**

Create an instance of the testcase, its message service interface and registers it in the global testcase registry under the specified name. A short description of the testcase may also be specified.

# **Example**

```
class my_test extends vmm_test;
  function new();
    super.new("my_test");
  endfunction
  static my_test this_test = new();
  virtual task run(vmm_env env);
    ...
  endtask
endclass
```

# vmm\_test::get\_name()

Returns the name of a test.

# **SystemVerilog**

```
function string get_name();
```

## **OpenVera**

Not supported.

# **Description**

Return the name of the test that was specify in the constructor.

# **Example**

# vmm\_test::get\_doc()

Returns the description of a test.

# **SystemVerilog**

```
function string get_doc();
```

## **OpenVera**

Not supported.

# **Description**

Return the short description of the test that was specify in the constructor.

# **Example**

# vmm\_test::run()

Run a test.

# **SystemVerilog**

```
virtual task run(vmm_env env);
```

# **OpenVera**

Not supported.

# **Description**

The test itself.

The default implementation of this method calls <code>env.run()</code>. If a different test implementation is required, the default implementation of this method must not be invoked using <code>super.run()</code>.

This method should not call vmm\_log::report().

# **Example**

```
class my_test extends vmm_test;
...
  virtual task run(vmm_env env);
    tb_env my_env;
    $cast(my_env, env);
    my_env.build();
    my_env.gen[0].start_xactor();
    my_env.run();
  endtask
endclass
```

# 'vmm\_test\_begin()

Shorthand macro to define a testcase class.

## **SystemVerilog**

'vmm\_test\_begin(testclassname, envclassname, doc string)

## **OpenVera**

Not supported.

# **Description**

Shorthand macro that may be used to define a user-defined testcase implemented using a class based on the <a href="wmm\_test" class">wmm\_test</a> class. The first argument is the name of the testcase class and will also be used as the name of the testcase in the global testcase registry. The second argument is the name of the environment class that will be used to execute the testcase. A data member of that type named "env" will be defined and assigned, ready to be used. The third argument is a string documenting the purpose of the test.

This macro can be used to create the testcase class up to and including the declaration of the vmm\_test::run() method. This macro can then be followed by variable declarations and procedural statements. The instance of the verification environment of the specified type can be accessed as "this.env". It must be preceded by any import statement required by the test implementation.

# **Example**

This example shows how the testcase from Example A-229 and Example A-232 can be implemented using shorthand macros.

### 'vmm\_test\_end()

Shorthand macro to define a testcase class.

## **SystemVerilog**

```
`vmm_test_end(testclassname)
```

### **OpenVera**

Not supported.

### **Description**

Shorthand macro that may be used to define a user-defined testcase implemented using a class based on the vmm\_test class. The first argument must be the same name specified as the first argument of the 'vmm\_test\_begin() macro.

This macro can be used to end the testcase class, including the implementation of the vmm\_test::run() method.

### **Example**

This example shows how the testcase from Example A-229 and Example A-232 can be implemented using shorthand macros.

## vmm\_test\_registry

Global test registry that can be optionally used to implement runtime selection of tests.

No constructor is documented because this class is implemented using a singleton pattern. Its functionality is accessed strictly through static members.

## **Summary**

## vmm\_test\_registry::list()

List all available tests.

## **SystemVerilog**

```
static function void list();
```

### **OpenVera**

Not supported.

## **Description**

List of the tests registered with the global test registry.

This method is invoked automatically by the vmm\_test\_registry::run() method, followed by a call to \$finish(), if the +vmm\_test\_help option is specified.

## **Example**

```
program test;
   `include "test.lst"
   i2c_env env;

initial begin
    vmm_test_registry registry = new;
    env = new;
    registry.list();
    registry.run(env);
   end
endprogram
```

## vmm\_test\_registry::run()

Run a test.

### **SystemVerilog**

```
static task run(vmm_env env);
```

### **OpenVera**

Not supported.

### **Description**

Run a testcase on the specified verification environment. Using SystemVerilog, this method must be invoked in a *program* thread to satisfy *Verification Methodology Manual* rules.

If more than one testcase has been registered, the name of a testcase must be specified using the "+vmm\_test" runtime string option. See vmm\_opts::get\_string() for a description of how to specify runtime string options. If only one test has been registered, it is run by default without having to specify its name at runtime.

A default testcase, named "Default", that simply invokes env::run(), is automatically always available if no testcase has been previously registered under that name.

### **Example**

```
program top;
   tb_env env = new();
```

initial vmm\_test\_registry::run(env);
endprogram

# vmm\_version

This class is used to report the version and vendor of the VMM Standard Library implementation.

# **Summary**

| • | <pre>vmm_version::major()</pre>     | page A-653 |
|---|-------------------------------------|------------|
| • | <pre>vmm_version::minor()</pre>     | page A-654 |
| • | <pre>vmm_version::patch()</pre>     | page A-655 |
| • | <pre>vmm_version::vendor()</pre>    | page A-656 |
| • | <pre>vmm_version::display()</pre>   | page A-657 |
| • | <pre>vmm_version::psdisplay()</pre> | page A-658 |

# vmm\_version::major()

Return the major revision number.

# **SystemVerilog**

```
function int major();
```

## **OpenVera**

Not supported.

## **Description**

Return the major version number of the implemented VMM Standard Library. Should always return 1.

## vmm\_version::minor()

Return the minor revision number.

## **SystemVerilog**

```
function int minor();
```

### **OpenVera**

```
function integer minor();
```

## **Description**

Return the minor version number of the implemented VMM Standard Library. Should always return 5 if the additions and updates specified in this appendix are fully implemented.

## **Example**

```
initial begin
   string minor_ver;
   vmm_version v = new;
   $sformat(minor_ver, "VMM Minor Version %d", v.minor());
   `vmm_note(log, minor_ver);
end
```

# vmm\_version::patch()

Return the patch number.

## **SystemVerilog**

```
function int patch();
```

## **OpenVera**

Not supported.

## **Description**

Return the patch number of the implemented VMM Standard Library. The return value is vendor-dependent.

# vmm\_version::vendor()

Return the name of the library vendor.

# **SystemVerilog**

```
function int major();
```

## **OpenVera**

Not supported.

## **Description**

Return the name of the vendor supplying the VMM Standard Library implementation. The return value is vendor-dependent.

# vmm\_version::display()

Display the version.

# **SystemVerilog**

```
function void display(string, "");
```

## **OpenVera**

Not supported.

# **Description**

Display the version image returned by the psdisplay() method to the standard output.

## vmm\_version::psdisplay()

Format the major and minor version, patch, and vendor information.

## **SystemVerilog**

function string psdisplay(string prefix = "");

### **OpenVera**

Not supported.

## **Description**

Create a well formatted image of the VMM Standard Library implementation version information. The format is:

prefix VMM Version major.minor.patch (vendor)

### vmm\_voter

This class is an interface to participate in a consensus and indicate consent or opposition to the end of test. It is created through the "vmm\_consensus::register\_voter()" method. Its constructor is not documented, therefore, it must not be created directly.

## **Summary**

```
    vmm_voter::oppose()
    vmm_voter::consent()
    vmm_voter::forced()
    page A-661
    page A-662
```

## vmm\_voter::oppose()

Oppose to a consensus.

## **SystemVerilog**

```
function void oppose(string why = "No specified reason");
```

## **OpenVera**

```
task oppose(string why = "No specified reason");
```

## **Description**

Prevents consensus from being reached for the optionally specified reason. This is the default. This method may be called repeatedly to modify the reason for the opposition.

## **Example**

```
initial begin
   my_env env = new();
   vmm_voter test_voter = env.end_vote.register_voter(
        "Test case Stimulus");
   test_voter.oppose("test not done");
end
```

## vmm\_voter::consent()

Agree to a consensus.

### **SystemVerilog**

```
function void consent(string why = "No specified reason");
```

### **OpenVera**

```
task consent(string why = "No specified reason");
```

## **Description**

Allow consensus to be reached for the optionally specified reason. This method may be called repeatedly to modify the reason for the consent. A consent may be withdrawn by calling the

```
"vmm_voter::oppose()" method.
```

### **Example**

```
program test_consensus;

string who[];
string why[];
vmm_consensus vote = new("Vote", "Main");
vmm_voter v1;

initial begin
   v1 = vote.register_voter("Voter #1");
   v1.consent("Consent by default");
   . . .
end

endprogram
```

## vmm\_voter::forced()

Force a consensus.

## **SystemVerilog**

```
function void forced(string why = "No specified reason");
```

## **OpenVera**

```
task forced(string why = "No specified reason");
```

## **Description**

Force an end of test consensus for the optionally specified reason. The end of test is usually forced by a directed testcase, but can be forced by any participant, as necessary. A forced consensus may be cancelled (if the simulation is still running) by calling the

```
"vmm_voter::oppose()" Or "vmm_voter::consent()"
method.
```

### **Example**

```
initial begin
    . . .
    vmm_voter test_voter = env.end_vote.register_voter(
        "Test case Stimulus");
    test_voter.oppose("Test not done");
    . . .
    test_voter.forced("Test is done");
end
```

#### vmm\_xactor

This base class is to be used as the basis for all transactors, including bus-functional models, monitors and generators. It provides a standard control mechanism expected in all transactors.

### **Summary**

```
vmm_xactor::new() ..... page A-664
vmm_xactor::get_name() ..... page A-665
vmm_xactor::get_instance() ..... page A-666
vmm_xactor::log ..... page A-667
vmm_xactor::stream_id ..... page A-668
vmm_xactor::prepend_callback() ..... page A-670
vmm_xactor::notify ...... page A-674
vmm_xactor::start_xactor() ..... page A-676
vmm_xactor::stop_xactor() ..... page A-677
vmm_xactor::reset_xactor() ..... page A-678
vmm_xactor::main() ..... page A-680
vmm_xactor::save_rng_state() ..... page A-681
vmm_xactor::restore_rng_state() ..... page A-682
vmm_xactor::xactor_status() ..... page A-683
vmm_xactor::do_psdisplay() ..... page A-686
vmm_xactor::do_start_xactor() ..... page A-687
vmm_xactor::do_stop_xactor() ..... page A-689
vmm_xactor::do_reset_xactor() ..... page A-691
vmm_xactor::notifications_e ..... page A-693
vmm_xactor::psdisplay() ..... page A-695
vmm_xactor::wait_if_stopped()page A-696vmm_xactor::wait_if_stopped_or_empty()page A-698vmm_xactor::get_input_channels()page A-700
vmm_xactor::get_output_channels() ..... page A-701
vmm_xactor::exp_vmm_sb_ds() ..... page A-703
vmm xactor::register vmm sb ds() ..... page A-704
vmm_xactor::unregister_vmm_sb_ds() ..... page A-705
vmm_xactor::kill() ..... page A-706
'vmm_xactor_member_begin() ..... page A-708
'vmm_xactor_member_end() ..... page A-709
'vmm_xactor_member_enum*() ..... page A-714
'vmm_xactor_member_vmm_data*() ..... page A-716
'vmm_xactor_member_channel*() ..... page A-718
'vmm_xactor_member_xactor*() ..... page A-720
'vmm_xactor_member_user_defined() ..... page A-722
vmm_xactor_callbacks ..... page A-724
```

## vmm\_xactor::new()

Create an instance of the transactor base class.

## **SystemVerilog**

```
function new(string name,
    string instance,
    int stream id = -1);
```

## **OpenVera**

Not supported.

## **Description**

Creates an instance of the transactor base class, with the specified name, instance name and optional stream identifier. The name and instance name are used to create the message service interface in the vmm\_xactor::log property and the specified stream identifier is used to initialize the vmm\_xactor::stream\_id property.

# vmm\_xactor::get\_name()

Return the name of this transactor.

# **SystemVerilog**

virtual function string get\_name();

# **OpenVera**

Not supported.

# vmm\_xactor::get\_instance()

Return the instance name of this transactor.

# **SystemVerilog**

virtual function string get\_instance();

# **OpenVera**

Not supported.

# vmm\_xactor::log

Message service interface for messages issued from within this transactor instance.

# **SystemVerilog**

vmm\_log log;

# **OpenVera**

Not supported.

### vmm\_xactor::stream\_id

Identifier for the stream of transaction and data descriptors.

### **SystemVerilog**

```
int stream_id;
```

### **OpenVera**

Not supported.

### **Description**

The stream\_id is a unique identifier for the stream of transaction and data descriptors flowing through this transactor instance. It should be used to set the vmm\_data::stream\_id property of the descriptors as they are received or randomized by this transactor.

### **Example**

```
class responder extends vmm_xactor;
...
virtual task main();
...
forever begin
    this.req_chan.get(tr);
    tr.stream_id = this.stream_id;
    tr.data_id = response_id++;
    if (!tr.randomize()) ...
    this.resp_chan.sneak(tr);
    end
    endtask: main
endclass: responder
```

## vmm\_xactor::prepend\_callback()

Prepend the specified callback façade instance with this instance of the transactor.

## **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Callback methods will be invoked in the order in which they were registered.

A warning is issued if the same callback façade instance is registered more than once with the same transactor. A façade instance can be registered with more than one transactor. Callback façade instances can be unregistered and re-registered dynamically.

## **Example**

```
program test;
initial begin
  dut_env env = new;
  align_tx cb = new(...);
  env.build();
  foreach (env.mii[i]) begin
      env.mii[i].prepend_callback(cb);
  end
```

env.run();
end
endprogram

## vmm\_xactor::append\_callback()

Appends the specified callback façade instance with this instance of the transactor.

## **SystemVerilog**

### **OpenVera**

Not supported.

### **Description**

Callback methods will be invoked in the order in which they were registered.

A warning is issued if the same callback façade instance is registered more than once with the same transactor. A façade instance can be registered with more than one transactor. Callback façade instances can be unregistered and re-registered dynamically.

# vmm\_xactor::unregister\_callback()

Unregister the specified callback façade instance.

## **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Unregisters the specified callback façade instance for this transactor instance. A warning is issued if the specified façade instance is not currently registered with the transactor. Callback façade instances can later be re-registered with the same or another transactor.

### vmm\_xactor::notify

Notification service interface and pre-configure notifications.

### **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Notification service interface and pre-configures notifications to indicate the state and state transitions of the transactor. The vmm\_xactor::XACTOR\_IDLE and vmm\_xactor::XACTOR\_BUSY notifications are vmm\_notify::ON\_OFF. All other events are vmm\_notify::ONE\_SHOT.

### **Example**

```
class consumer extends vmm_xactor;
...
virtual task main();
...
forever begin
    transaction tr;
    this.in_chan.peek(tr);
    tr.notify.indicate(vmm_data::STARTED);
...
```

#### tr.notify.indicate(vmm\_data::ENDED, ...);

this.in\_chan.get(tr);

end

endtask: main
endclass: consumer

## vmm\_xactor::start\_xactor()

Start the execution threads in this transactor instance.

### **SystemVerilog**

```
virtual function void start_xactor();
```

### **OpenVera**

Not supported.

## **Description**

Starts the execution threads in this transactor instance. The transactor can later be stopped. Any extension of this method must call super.start\_xactor(). The base class indicates the

```
vmm_xactor::XACTOR_STARTED and
vmm_xactor::XACTOR_BUSY notifications and resets the
vmm xactor::XACTOR IDLE notification.
```

### **Example**

```
class tb_env extends vmm_env;
    ...
    virtual task start();
        super.start();
        ...
        this.mac.start_xactor();
        ...
    endtask: start
    ...
endclass: tb_env
```

## vmm\_xactor::stop\_xactor()

Stop the execution threads in this transactor instance.

### **SystemVerilog**

virtual function void stop\_xactor();

### **OpenVera**

Not supported.

## **Description**

Stops the execution threads in this transactor instance. The transactor can later be restarted. Any extension of this method must call super.stop\_xactor(). The transactor will actually stop when the vmm\_xactor::wait\_if\_stopped() or vmm\_xactor::wait\_if\_stopped\_or\_empty() method is called. It is calls to these methods that define the granularity of stopping a transactor.

## vmm\_xactor::reset\_xactor()

Reset the state and terminate the execution threads in this transactor instance.

## **SystemVerilog**

```
virtual function void
                reset_xactor(reset_e rst_typ = SOFT_RST);
```

## **OpenVera**

Not supported.

### **Description**

Resets the state and terminates the execution threads in this transactor instance, according to the specified reset type (see Table A-8). The base class indicates the

vmm xactor::XACTOR RESET and

vmm\_xactor::XACTOR\_IDLE notifications and resets the

vmm\_xactor::XACTOR\_BUSY notification.

Table A-8 Reset Types

| Enumerated Value         | Broadcasting Operation                                                                                                                                                                                                                                                                        |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vmm_xactor::SOFT_RST     | Clears the content of all channels, resets all ON_OFF notifications and terminates all execution threads but maintains the current configuration, notification service and random number generation state information. The transactor must be restarted. This reset type must be implemented. |
| vmm_xactor::PROTOCOL_RST | Equivalent to a reset signaled via the physical interface. The information affected by this reset is user defined.                                                                                                                                                                            |

| Enumerated Value     | Broadcasting Operation                                                                                                                                    |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| vmm_xactor::FIRM_RST | Like <b>soft_rst</b> , but resets all notification service interface and random-number-generation state information. This reset type must be implemented. |
| vmm_xactor::HARD_RST | Resets the transactor to the same state found after construction. The registered callbacks are unregistered.                                              |

To facilitate the implementation of this method, the actual values associated with these symbolic properties are of increasing magnitude (for example, vmm\_xactor::FIRM\_RST is greater than vmm\_xactor::SOFT\_RST). Not all reset types may be implemented by all transactors. Any extension of this method must call super.reset\_xactor(rst\_type) first to terminate the vmm\_xactor::main() method, reset the notifications and reset the main thread seed according to the specified reset type. Calling super.reset\_xactor() with a reset type of vmm\_xactor::PROTOCOL\_RST is functionally equivalent to vmm\_xactor::SOFT\_RST.

### **Example**

```
function void
   mii_mac_layer::reset_xactor(reset_e typ = SOFT_RST);
   super.start_xactor(typ);
   ...
endfunction: reset_xactor
```

## vmm\_xactor::main()

Fork off this task whenever the start\_xactor() method is called.

### **SystemVerilog**

```
protected virtual task main();
```

### **OpenVera**

Not supported.

## **Description**

This task is forked off whenever the <code>start\_xactor()</code> method is called. It is terminated whenever the <code>reset\_xactor()</code> method is called. The functionality of a user-defined transactor must be implemented in this method. Any additional subthreads must be started within this method, not in the constructor. It can have a blocking or non-blocking implementation.

Any extension of this method must first fork a call to super.main().

## **Example**

```
task mii_mac_layer::main();
    super.main();
    ...
endtask: main
```

## vmm\_xactor::save\_rng\_state()

Save the state of all random generators.

## **SystemVerilog**

virtual function void save\_rng\_state();

## **OpenVera**

Not supported.

## **Description**

This method saves, in local properties, the state of all random generators associated with this transactor instance.

### vmm\_xactor::restore\_rng\_state()

Restore the state of all random generators.

## **SystemVerilog**

virtual function void restore\_rng\_state();

## **OpenVera**

Not supported.

## **Description**

This method restores, from local properties, the state of all random generators associated with this transactor instance.

#### vmm\_xactor::xactor\_status()

Display the current status of the transactor instance.

## **SystemVerilog**

virtual function void xactor\_status(string prefix = "");

#### **OpenVera**

Not supported.

## **Description**

Displays the current status of the transactor instance in a human-readable format using the message service interface found in the vmm\_log::log property, using vmm\_log::NOTE\_TYP messages. Each line of the status information is prefixed with the specified prefix.

# vmm\_xactor::'vmm\_callback()

Macro to simplify the syntax of invoking callback methods in a transactor.

## **SystemVerilog**

```
'vmm_callback(callback_class_name, method(args));
```

## **OpenVera**

Not supported.

## **Example**

#### Example A-247

Instead of:

```
foreach (this.callbacks[i]) begin
  ahb_master_callbacks cb;
  if ($cast(cb, this.callbacks[i])) continue;
  cb.ptr_tr(this, tr, drop);
end
```

#### Use:

```
'vmm_callback(ahb_master_callbacks,
    ptr_tr(this, tr, drop));
```

#### vmm\_xactor::do\_what\_e

Specifies which methods are to be provided by a shorthand implementation.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Used to specify which methods are to include the specified data members in their default implementation. "DO\_PRINT" includes the member in the default implementation of the psdisplay() method. "DO\_START" includes the member in the default implementation of the start\_xactor() method, if applicable. "DO\_STOP" includes the member in the default implementation of the stop\_xactor() method, if applicable. "DO\_RESET" includes the member in the default implementation of the reset\_xactor() method, if applicable.

Multiple methods can be specified by adding or or'ing the individual symbolic values. All methods are specified by specifying the "DO\_ALL" symbol.

#### **Example**

```
'vmm_xactor_member_xactor(idler, DO_ALL - DO_STOP);
```

#### vmm\_xactor::do\_psdisplay()

Override the shorthand psdisplay() method.

#### **SystemVerilog**

```
virtual function string do_psdisplay(string prefix = "")
```

#### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_xactor::psdisplay() method created by the vmm\_xactor shorthand macros. If defined, it will be used instead of the default implementation.

#### **Example**

#### vmm\_xactor::do\_start\_xactor()

Override the shorthand start\_xactor() method.

#### **SystemVerilog**

```
protected virtual function void do_start_xactor()
```

#### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_xactor::start\_xactor() method created by the vmm\_xactor shorthand macros. If defined, it will be used instead of the default implementation.

#### **Example**

```
class xact1 extends vmm_xactor;
    . . .
endclass

class xact2 extends vmm_xactor;
    . . .
endclass

class xact extends vmm_xactor;
    xact1 xact1_inst;
    xact2 xact2_inst;
    . . .
    protected virtual function void do_start_xactor ();
        `ifdef XACT_2
```

```
xact2_inst.start_xactor();
    `else
        xact1_inst.start_xactor();
    `endif
        . . .
    endfunction
        . . .
endclass
```

#### vmm\_xactor::do\_stop\_xactor()

Override the shorthand stop\_xactor() method.

#### **SystemVerilog**

```
protected virtual function void do_stop_xactor()
```

#### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_xactor::stop\_xactor() method created by the vmm\_xactor shorthand macros. If defined, it will be used instead of the default implementation.

#### **Example**

```
class xact1 extends vmm_xactor;
    . . .
endclass

class xact2 extends vmm_xactor;
    . . .
endclass

class xact extends vmm_xactor;
    xact1 xact1_inst;
    xact2 xact2_inst;
    . . .
    protected virtual function void do_stop_xactor ();
        `ifdef XACT_2
```

```
xact2_inst.stop_xactor();
    `else
        xact1_inst.stop_xactor();
    `endif
        . . .
    endfunction
        . . .
endclass
```

#### vmm\_xactor::do\_reset\_xactor()

Override the shorthand reset\_xactor() method.

#### **SystemVerilog**

```
protected virtual function void do_reset_xactor(
    vmm_xactor::reset_e rst_typ)
```

#### **OpenVera**

Not supported.

## **Description**

This method overrides the default implementation of the vmm\_xactor::reset\_xactor() method created by the 
vmm\_xactor shorthand macros. If defined, it will be used instead of the default implementation.

#### **Example**

```
class xact1 extends vmm_xactor;
    . . .
endclass

class xact2 extends vmm_xactor;
    . . .
endclass

class xact extends vmm_xactor;
    xact1 xact1_inst;
    xact2 xact2_inst;
```

```
protected virtual function void do_reset_xactor ();
   `ifdef XACT_2
        xact2_inst.reset_xactor();
   `else
        xact1_inst.reset_xactor();
   `endif
    . . .
endfunction
    . . .
endclass
```

#### vmm\_xactor::notifications\_e

Predefined notifications.

#### **SystemVerilog**

#### **OpenVera**

```
static int XACTOR_IDLE;
static int XACTOR_BUSY;
static int XACTOR_STARTED;
static int XACTOR_STOPPING;
static int XACTOR_STOPPED;
static int XACTOR_RESET;
```

## **Description**

Predefined notifications that are indicated whenever the transactor changes state.

```
XACTOR_IDLE
```

ON/OFF notification that is indicated when the transactor is idle. Must be the complement of XACTOR\_BUSY.

```
XACTOR_BUSY
```

ON/OFF notification that is indicated when the transactor is busy. Must be the complement of XACTOR\_IDLE.

```
XACTOR_STARTED
```

ONE\_SHOT notification indicating that the transactor has been started.

#### XACTOR\_STOPPING

ON/OFF notification indicating that a request has been made for the transactor to stop.

#### XACTOR\_STOPPED

ONE\_SHOT notification indicating that all threads in the transactor have been stopped.

#### XACTOR\_RESET

ONE\_SHOT notification indicating that the transactor has been reset.

## **Example**

#### Example A-253

xactor.notify.wait\_for(vmm\_xactor::XACTOR\_STARTED);

#### vmm\_xactor::psdisplay()

Human-readable description of the transactor.

#### **SystemVerilog**

```
virtual function string psdisplay(string prefix = "")
```

#### **OpenVera**

Not supported.

## **Description**

This method returns a human-readable description of the transactor. Each line is prefixed with the specified prefix.

## **Example**

#### vmm\_xactor::wait\_if\_stopped()

Suspend an execution thread.

#### **SystemVerilog**

```
protected task wait_if_stopped(int unsigned n_threads = 1);
```

#### **OpenVera**

```
protected task wait_if_stopped_t(integer n_threads = 1);
```

## **Description**

Blocks the thread execution if the transactor has been stopped via the stop\_xactor() method or if the specified input channel is currently empty. This method will indicate the

```
vmm_xactor::XACTOR_STOPPED and
vmm_xactor::XACTOR_IDLE notifications and reset the
vmm_xactor::XACTOR_BUSY notification. The tasks will return
once the transactor has been restarted using the start_xactor()
method and the specified input channel is not empty. These methods
do not block if the transactor is not stopped and the specified input
channel is not empty.
```

#### Calls to this method and the

"vmm\_xactor::wait\_if\_stopped\_or\_empty()" methods define the granularity by which the transactor can be stopped without violating the protocol. If a transaction can be suspended in the middle of its execution, the wait\_if\_stopped() method should be called at every opportunity. If a transaction cannot be suspended, the wait\_if\_stopped\_or\_empty() method should only be called after the current transaction has been completed, before fetching the next transaction descriptor for the input channel.

If a transactor is implemented using more than one concurrently running thread that must be stopped, the total number of threads to be stopped must be specified in all invocations of this and the

```
"vmm_xactor::wait_if_stopped_or_empty()" method.
```

#### **Example**

```
protected virtual task main();
    super.main();
    forever begin
        transaction tr;
        this.wait_if_stopped_or_empty(this.in_chan);
        this.in_chan.activate(tr);
        ...
        this.wait_if_stopped();
        ...
    end
endtask: main
```

#### vmm\_xactor::wait\_if\_stopped\_or\_empty()

Suspend an execution thread or wait on a channel.

#### **SystemVerilog**

#### **OpenVera**

#### **Description**

Blocks the thread execution if the transactor has been stopped via the stop\_xactor() method or if the specified input channel is currently empty. This method will indicate the

```
vmm_xactor::XACTOR_STOPPED and
```

vmm\_xactor::XACTOR\_IDLE notifications and reset the
vmm\_xactor::XACTOR\_BUSY notification. The tasks will return
once the transactor has been restarted using the start\_xactor()
method and the specified input channel is not empty. These methods
do not block if the transactor is not stopped and the specified input
channel is not empty.

#### Calls to this method and the

"vmm\_xactor::wait\_if\_stopped()" methods define the granularity by which the transactor can be stopped without violating the protocol.

If a transactor is implemented using more than one concurrently running thread that must be stopped, the total number of threads to be stopped must be specified in all invocations of this and the

```
"vmm_xactor::wait_if_stopped()" method.
```

#### **Example**

#### vmm\_xactor::get\_input\_channels()

Returns the input channels of this transactor.

## **SystemVerilog**

```
function void get_input_channels(ref vmm_channel chans[$]);
```

#### **OpenVera**

Not supported.

## **Description**

Returns the channels where this transactor has been identifier as the consumer using the vmm\_channel::set\_consumer().

## **Example**

#### vmm\_xactor::get\_output\_channels()

Returns the output channels of this transactor.

#### **SystemVerilog**

```
function void get_output_channels(
    ref vmm_channel chans[$]);
```

#### **OpenVera**

Not supported.

## **Description**

Returns the channels where this transactor has been identifier as the producer using the vmm\_channel::set\_producer().

## **Example**

# vmm\_xactor::inp\_vmm\_sb\_ds()

# vmm\_xactor::exp\_vmm\_sb\_ds()

# vmm\_xactor::register\_vmm\_sb\_ds()

# vmm\_xactor::unregister\_vmm\_sb\_ds()

#### vmm\_xactor::kill()

Prepare a transactor for deletion.

#### **SystemVerilog**

```
function void kill();
```

#### **OpenVera**

Not supported.

## **Description**

Prepare the transactor for deletion and reclamation by the garbage collector.

Remove this transactor as the producer of its output channels and as the consumer of its input channels. De-registers all data stream scoreboards and callback extensions.

#### **Example**

end

endprogram

#### 'vmm\_xactor\_member\_begin()

Start of shorthand section.

#### **SystemVerilog**

```
'vmm_xactor_member_begin(class-name)
```

#### **OpenVera**

Not supported.

#### **Description**

Start the shorthand section providing a default implementation for the psdisplay(), start\_xactor(), stop\_xactor() and reset\_xactor() methods.

The class-name specified must be the name of the vmm\_xactor extension class that is being implemented.

The shorthand section can only contain shorthand macros and must be terminated by a "'vmm\_xactor\_member\_end()".

#### **Example**

```
class eth_mac extends vmm_xactor;
    ...
    'vmm_xactor_member_begin(eth_mac)
    ...
    'vmm_xactor_member_end(eth_mac)
    ...
endclass
```

#### 'vmm\_xactor\_member\_end()

End of shorthand section.

#### **SystemVerilog**

```
'vmm_xactor_member_end(class-name)
```

#### **OpenVera**

Not supported.

#### **Description**

Terminate the shorthand section providing a default implementation for the psdisplay(), start\_xactor(), stop\_xactor() and reset\_xactor() methods.

The class-name specified must be the name of the vmm\_xactor extension class that is being implemented.

The shorthand section must have been started by a

```
"'vmm_xactor_member_begin()" .
```

#### **Example**

```
class eth_mac extends vmm_xactor;
    ...
    'vmm_xactor_member_begin(eth_mac)
         ...
    'vmm_xactor_member_end(eth_mac)
         ...
endclass
```

#### 'vmm\_xactor\_member\_scalar\*()

Shorthand implementation for a scalar data member.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Add the specified scalar-type, array of scalars, scalar-indexed associative array of scalars or string-indexed associative array of scalars data member to the default implementation of the methods specified by the 'do\_what' argument.

A scalar is an integral type, such as bit, bit vector, and packed unions.

The shorthand implementation must be located in a section started by a "'vmm\_xactor\_member\_begin()".

# **Example**

```
class eth_frame_gen extends vmm_xactor;
  local integer fr_count;
    . . .
    `vmm_xactor_member_begin(eth_frame_gen);
        `vmm_xactor_member_scalar (fr_count, DO_ALL)
        . . .
    `vmm_xactor_member_end(eth_frame_gen)
        . . .
endclass
```

# 'vmm\_xactor\_member\_string\*()

Shorthand implementation for a string data member.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Add the specified string-type, array of strings, scalar-indexed associative array of strings or string-indexed associative array of strings data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_xactor\_member\_begin()".

#### **Example**

```
class eth_frame_gen extends vmm_xactor;
```

```
local string fr_name;
. . .
   `vmm_xactor_member_begin(eth_frame_gen);
        `vmm_xactor_member_string (fr_name, DO_ALL)
        . . .
   `vmm_xactor_member_end(eth_frame_gen)
        . . .
endclass
```

#### 'vmm\_xactor\_member\_enum\*()

Shorthand implementation for an enumerated data member.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Add the specified enum-type, array of enums, scalar-indexed associative array of enums or string-indexed associative array of enums data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_xactor\_member\_begin()".

#### **Example**

```
class eth_frame_gen extends vmm_xactor;
```

```
fr_type fr_type_var;
. . .
`vmm_xactor_member_begin(eth_frame_gen);
    `vmm_xactor_member_enum (fr_type_var, DO_ALL)
    . . .
`vmm_xactor_member_end(eth_frame_gen)
    . . .
endclass
```

#### 'vmm\_xactor\_member\_vmm\_data\*()

Shorthand implementation for a vmm\_data-based data member.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Add the specified vmm\_data-type, array of vmm\_datas, scalar-indexed associative array of vmm\_datas or string-indexed associative array of vmm\_datas data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_xactor\_member\_begin()".

# **Example**

```
class eth_frame extends vmm_data;
    . . .
endclass

class eth_frame_gen extends vmm_xactor;
    eth_frame eth_frame_packet;
    . . .
    `vmm_xactor_member_begin(eth_frame_gen);
    `vmm_xactor_member_vmm_data (eth_frame_packet, DO_ALL)
    . . .
    `vmm_xactor_member_end(eth_frame_gen)
    . . .
endclass
```

# 'vmm\_xactor\_member\_channel\*()

Shorthand implementation for a channel data member.

#### **SystemVerilog**

#### **OpenVera**

Not supported.

#### **Description**

Add the specified channel-type, array of channels, dynamic array of channels, scalar-indexed associative array of channels or string-indexed associative array of channels data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_xactor\_member\_begin()".

# **Example**

```
class eth_frame_gen extends vmm_xactor;
  eth_frame_channel in_chan
    . . .
    `vmm_xactor_member_begin(eth_frame_gen);
        `vmm_xactor_member_channel (in_chan, DO_ALL)
          . . .
    `vmm_xactor_member_end(eth_frame_gen)
          . . .
endclass
```

## 'vmm\_xactor\_member\_xactor\*()

Shorthand implementation for a transactor data member.

## **SystemVerilog**

## **OpenVera**

Not supported.

## **Description**

Add the specified transactor-type, array of transactors, dynamic array of transactors, scalar-indexed associative array of transactors or string-indexed associative array of transactors data member to the default implementation of the methods specified by the 'do\_what' argument.

The shorthand implementation must be located in a section started by a "'vmm\_xactor\_member\_begin()".

## **Example**

```
class custom_gen extends vmm_xactor;
    . . .
endclass

class eth_frame_gen extends vmm_xactor;
    custom_gen custom_gen_inst;
    . . .
    `vmm_xactor_member_begin(eth_frame_gen);
        `vmm_xactor_member_xactor (custom_gen_inst, DO_ALL)
        . . .
    `vmm_xactor_member_end(eth_frame_gen)
        . . .
endclass
```

## 'vmm\_xactor\_member\_user\_defined()

User-defined shorthand implementation data member.

## **SystemVerilog**

```
'vmm_xactor_member_user_defined(member-name)
```

## **OpenVera**

Not supported.

## **Description**

Add the specified user-defined default implementation of the methods specified by the 'do\_what' argument.

Refer to "User-defined vmm\_xactor Member Default Implementation" on page 2-11 for details on how to specify the shorthand implementation for a data member.

The shorthand implementation must be located in a section started by a "'vmm\_xactor\_member\_begin()".

## **Example**

```
class eth_frame_gen extends vmm_xactor;
  integer fr_no;
    . . .
  `vmm_xactor_member_begin(eth_frame_gen);
      `vmm_xactor_member_user_defined (fr_no, DO_ALL)
      . . .
  `vmm_xactor_member_end(eth_frame_gen)
    . . .
```

# vmm\_xactor\_callbacks

This class implements a pure virtual base class for callback containments. See the documentation for the "vmm\_xactor::append\_callback()" on page A-672.

## vmm\_xactor\_iter

This class can iterate over all known vmm\_xactor instances, based on the names and instance names, regardless of their location in the class hierarchy.

VMM adds this class to traverse list a registered transactors that match a regular expression. This feature is very useful to register specific transactor callbacks, connect specific transactors to a scoreboard object, and re-allocate transactor by killing its channels and reassigning some new ones.

```
class driver_typed #(type T = vmm_data) extends vmm_xactor;
  function new(string instance);
    super.new("driver", instance);
  endfunction
  virtual protected task main();
     vmm_channel chans[$];
     super.main();
     get_input_channels(chans);
     foreach (chans[i]) begin
       vmm_channel_typed #(T) chan;
       $cast(chan, chans[i]);
       start_drive(chan, i);
     end
  endtask
  virtual task start_drive(vmm_channel_typed #(T) chan);
    T tr;
    fork
     forever begin
       chan.get(tr);
       `vmm_note(log, tr.psdisplay("Executing.."));
       wait_if_stopped();
     end
   join none
  endtask
endclass
```



VMM provides a method to access all transactors available in the environment using the vmm\_xactor\_iter. The VMM transactor iterator iterates over the transactors based on name/instances using regexp. There is no need to know the hierarchical references to the vmm\_xactor instance. The vmm\_xactor\_iter maintains a single queue of all transactors matching the regular expression provided.

The VMM transactor iterator can be used by either creating a new iterator object using vmm\_xactor\_iter::new() or by using the shorthand macro `foreach\_vmm\_xactor(). The two methods are explained below.

## Using the vmm\_xactor\_iter Class

```
vmm_xactor_iter iter = new("/./" , "/./");
```

Uses regexp style name and instance matching. "/./" will return all the vmm\_xactor objects present in the environment.

The methods available with vmm\_xactor\_iter are:

• vmm\_xactor\_iter::first()

Resets the iterator to the first transactor, that is to the start of the queue.

vmm\_xactor\_iter::xactor()

Returns a reference to the current transactor iterated on.

• vmm\_xactor\_iter::next()

Moves the iterator to the next transactor.

The example below shows how to start all transactors extended from the ahb\_transactor class. The ahb\_transactor class is extended from vmm\_xactor class

## Using the Shorthand Macro `foreach\_vmm\_xactor()

The macro `foreach\_vmm\_xactor(ahb\_transactor,"/./
","/./") requires three arguments. This call returns all objects of ahb\_transactor and its derived classes. For returning all

vmm\_xactor objects, use vmm\_xactor as the first argument. The second and third arguments are string name and instance, respectively.

The variable name xact of the type specified as the first argument is implicitly declared.

The example below achieves the same functionality as above using the shorthand macro.

The macro must be used in the declarative portion of the code or immediately followed by a begin keyword.

```
begin
    `foreach_vmm_xactor(ahb_transactor, "/./" , "/./")
    begin
        xact.start_xactor();
    end
end
```

## **Summary**

```
    vmm_xactor_iter::new()
    vmm_xactor_iter::first()
    vmm_xactor_iter::xactor()
    vmm_xactor_iter::next()
    page A-732
    vmm_xactor_iter::next()
    page A-733
```

## vmm\_xactor\_iter::new()

Create a new transactor iterator.

## **SystemVerilog**

```
function void new(string name = "/./",
    string inst = "/./");
```

## **OpenVera**

Not supported.

## **Description**

Create a new transactor iterator and initialize it using the specified name and instance name. If the specified name or instance name is enclosed between '/' characters, their are interpreted as regular expressions. Otherwise, they are interpreted as the full name or instance name to match.

```
"vmm_xactor_iter::first()" is implicitly called. So once
created, the first transactor matching the specified name and
instance name patterns is available using the
"vmm_xactor_iter::xactor()" method. The subsequent
transactors can be iterated on, one at a time, using the
"vmm_xactor_iter::next()" method.
```

## **Example**

```
vmm_xactor_iter iter = new("/AHB/");
while (iter.xactor() != null) begin
   ahb_master ahb;
```

```
if ($cast(ahb, iter.xactor()) begin
    ...
  end
  iter.next();
end
```

## vmm\_xactor\_iter::first()

Reset the iterator to the first transactor.

## **SystemVerilog**

```
function vmm_xactor first();
```

## **OpenVera**

Not supported.

## **Description**

Reset the iterator to the first transactor matching the name and instance name patterns specified when the iterator was created using vmm\_xactor\_iter::new() and return a reference to it, if found.

Returns NULL if no transactors match.

The order in which transactors are iterated on is unspecified.

## **Example**

## vmm\_xactor\_iter::xactor()

Return the current transactor iterated on.

## **SystemVerilog**

```
function vmm_xactor xactor();
```

## **OpenVera**

Not supported.

## **Description**

Return a reference to a transactor matching the name and instance name patterns specified when the iterator was created using

```
vmm_xactor_iter::new().
```

Returns NULL if no transactors match.

## **Example**

```
vmm_xactor_iter iter = new("/AHB/");
while (iter.xactor() != null) begin
   ahb_master ahb;
   if ($cast(ahb, iter.xactor()) begin
        ...
   end
   iter.next();
end
```

## vmm\_xactor\_iter::next()

Move the iterator to the next transactor.

## **SystemVerilog**

```
function vmm_xactor next();
```

## **OpenVera**

Not supported.

## **Description**

Move the iterator to the next transactor matching the name and instance name patterns specified when the iterator was created using vmm\_xactor\_iter::new() and return a reference to it, if found.

Returns NULL if no transactors match.

The order in which transactors are iterated on is unspecified.

## **Example**

```
int i = 0;
vmm_xactor_iter iter = new("/AHB/", "");
vmm_xactor xa;
for (xa = iter.first(); xa != null; xa= iter.next()) i++;
`vmm_note (log, $psprintf("No. of AHB transactors = %0d ",i))
```

## 'foreach\_vmm\_xactor()

Shorthand transactor iterator macro.

## **SystemVerilog**

```
`foreach_vmm_xactor(type, name, inst) begin
    xact...
end
```

## **OpenVera**

Not supported.

## **Description**

Shorthand macro to simplify the creation and operation of a transactor iterator instance, looking for transactors of a specific type, matching a specific name and instance name. The subsequent statement is executed for each transactor iterated on.

A variable named "xact" of the type specified as the first argument to the macro is implicitly declared and iteratively set to each transactor of the specified type that matches the specified name and instance name.

The macro must be located immediately after a "begin" keyword.

## **Example**

Example A-273 Iterating over all transactors of type "ahb\_master"

```
begin
    'foreach_vmm_xactor(ahb_master, "/./", "/./") begin
          xact.register_callback(...);
end
```

end

B

# Command-line Options

This appendix provides detailed documentation on VMM-related command-line options.

The OpenVera and SystemVerilog standard libraries have identical functionality and features. The command-line arguments affecting their operation are thus documented together. How command-line arguments are specified may differ between tools.

The command-line arguments are documented in alphabetical order. A summary of all available command-line arguments, with cross references to the page where their detailed documentation can be found, is provided at the beginning of this Appendix.

# **Argument Summary**

+vmm\_channel\_shared\_log ..... page B-2

## +vmm\_channel\_shared\_log

Use a single vmm\_log instance for all vmm\_channel instances.

## **Description**

By default, all vmm\_channel instances have a unique and separate vmm\_log instance in their vmm\_channel::log property. When this command-line option is used, all vmm\_channel::log properties of all vmm\_channel instances will refer to the same vmm\_log instance.

This run-time command-line option can be used when a large number of channel instances are created in a verification environment, usually triggering a warning message after 200 vmm\_log instances have been created.

#### Side Effects

The name and instance names of channels are assumed to be the name and instance name of the <code>vmm\_log</code> within it. Because all channel instances will share the same <code>vmm\_log</code> instance, they will have the same name and instance name.

It will no longer be possible to control error and debug messages produced by channels on a per-instance basis.

Furthermore, it will not be possible to identify the source of a message produced by a channel, as the reported name will be "VMM Channel([shared])" in all instances.

# C

# Class Customization Macros

This appendix provides detailed documentation component customization macros available in the VMM Standard Library.

The OpenVera and SystemVerilog standard libraries have identical functionality and features. The macros used to customize the components they contain are documented together. The syntax to define and refer to a macro is different in each language. The name of the macro is the same, except for the RVM\_ prefix which is used in OpenVera, and the VMM\_ prefix which is used in SystemVerilog.

The macros are documented for each class they affect. The affected classes are listed in alphabetical order. A summary of all available customizable classes, with cross references to the page where their detailed documentation can be found, is provided at the beginning of this Appendix.

# **Customizable Class Summary**

| • | vmm_atomic_gen    | page | c-3  |
|---|-------------------|------|------|
| • | vmm_scenario_gen  | page | c-3  |
| • | vmm_broadcast     | page | c-3  |
| • | vmm_scheduler     | page | c-3  |
| • | vmm_watchdog      | page | c-3  |
| • | vmm_channel       | page | c-5  |
| • | vmm_consensus     | page | c-8  |
| • | vmm_data          | page | C-10 |
| • | vmm_env           | page | C-12 |
| • | vmm_log           | page | C-15 |
| • | vmm_notify        | page | C-17 |
| • | vmm_object        | page | C-19 |
| • | vmm_scenario      | page | C-21 |
| • | usertype_scenario | page | C-23 |
| • | vmm_xactor        | page | C-25 |
| • | xvc_manager       | page | C-28 |
| • | xvc_xactor        | page | C-29 |

vmm\_atomic\_gen vmm\_scenario\_gen vmm\_broadcast vmm\_scheduler vmm\_watchdog

#### **Structure**

## **Macros**

The following macros are available to retarget the pre-defined transactors in the VMM Standard Library to a base class other than vmm\_xactor.

#### VMM XACTOR

Base class of the transactor. If this macro is not defined (the default), it is defined to vmm\_xactor.

#### VMM XACTOR NEW ARGS

Additional argument declarations required by the base class constructor. Must start with a comma. All arguments must have a default value. Must be defined if VMM\_XACTOR is defined.

#### VMM\_XACTOR\_NEW\_CALL

Values of additional arguments required by the base class constructor. Must start with a comma. Must be defined if VMM\_XACTOR is defined.

#### See Also

See "vmm\_xactor" for customizing the vmm\_xactor class.

```
define VMM_XACTOR my_xactor
    define VMM_XACTOR_NEW_ARGS ,int i = 0,int j = 0
    define VMM_XACTOR_NEW_EXTERN_ARGS ,int i,int j
    define VMM_XACTOR_NEW_CALL 10,10

class my_xactor;
    . . .
    function new();
        . . .
        'vmm_note(log,$psprintf({"vmm_broadcast is extended from my_xactor with ", "%0d and %0d arguments."},i,j));
        . . .
    endfunction
    . . .
endclass
. . . .
```

## vmm\_channel

#### **Structure**

## **Macros**

The following macros are available to customize the vmm\_channel class. It may be necessary to redefine a group of macros together if one of them is redefined.

#### VMM CHANNEL

Name of the transaction-level interface base class. The user-defined class must ultimately be based on the <code>vmm\_channel</code> class. If this macro is not defined (the default), the class named <code>vmm\_channel</code> is used.

#### VMM CHANNEL BASE

Base class of the vmm\_channel utility class. If this macro is not defined (the default), the vmm\_channel class is not based on any other class.

#### VMM LOG

Name of the message service interface class. The user-defined class must ultimately be based on the <code>vmm\_log</code> class. If this macro is not defined (the default), the class named <code>vmm\_log</code> is used.

#### VMM NOTIFY

Name of the notification service interface class. The user-defined class must ultimately be based on the <code>vmm\_notify</code> class. If this macro is not defined (the default), the class named <code>vmm\_notify</code> is used.

#### VMM CHANNEL BASE NEW CALL

Values of arguments required by the base class constructor. Requires that the VMM\_CHANNEL\_BASE macro be defined.

#### VMM\_CHANNEL\_BASE\_METHODS

Implementation of virtual methods declared in the base class. Requires that the VMM\_CHANNEL\_BASE macro be defined.

```
`define VMM_CHANNEL my_chan

//Now user-defined my_chan will be used instead of

// vmm_channel
class my_chan;
...
endclass

`define VMM_CHANNEL_BASE my_channel

//If you don't define VMM_CHANNEL_BASE_NEW_CALL then also
//it will call super.new() because you have defined

//VMM_CHANNEL_BASE
`define VMM_CHANNEL_BASE_NEW_CALL
```

```
`define VMM_CHANNEL_BASE_METHODS extern function void \
    my_function1(); extern function void my_function2();
`define VMM_LOG my_log
`define VMM_NOTIFY my_notify
class my_channel;
   vmm_log log;
   function new();
      log = new("my_channel","log");
      `vmm_note(log, "vmm_channel is extended from
          my channel");
   endfunction
   . . .
endclass
class my_log extends vmm_log;
  // You can overwrite all the vmm_log method here and those
  // methods will be used everywhere if you have defined
  // VMM_LOG
   . . .
end
class my_notify extends vmm_notify;
  // You can overwrite all the vmm_notify method here and
   // those methods will be
   //used everywhere if you have defined VMM_NOTIFY
end
//Use of VMM CHANNEL BASE METHODS
//These functions will be used as a vmm_channel class
//functions
function void vmm_channel::my_function1();
endfunction
function void vmm_channel::my_function2();
endfunction
. . .
```

## vmm\_consensus

#### **Structure**

```
class vmm_consensus extends 'VMM_CONSENSUS_BASE;
    'VMM_LOG log;
    ...
    function new(...);
        super.new('VMM_CONSENSUS_BASE_NEW_CALL);
        ...
    endfunction: new
    'VMM_CONSENSUS_BASE_METHODS
    ...
endclass: vmm_consensus
```

#### **Macros**

The following macros are available to customize the vmm\_env class. It may be necessary to redefine a group of macros together if one of them is redefined.

#### VMM CONSENSUS BASE

Base class of the vmm\_consensus utility class. If this macro is not defined (the default), the vmm\_consensus class is not based on any other class.

#### VMM LOG

Name of the message service interface class. The user-defined class must ultimately be based on the vmm\_log class. If this macro is not defined (the default), the class named vmm\_log is used.

#### VMM\_CONSENSUS\_BASE\_NEW\_CALL

Values of arguments required by the base class constructor. Requires that the VMM\_CONSENSUS\_BASE macro be defined.

#### VMM\_CONSENSUS\_BASE\_METHODS

Implementation of virtual methods declared in the base class. Requires that the VMM\_CONSENSUS\_BASE macro be defined.

```
//Refer Base example of vmm_channel Example C-2
`define VMM_CONSENSUS_BASE my_consensus

//If you don't define VMM_CONSENSUS_BASE_NEW_CALL then also
//it will call

//super.new() because you have defined VMM_CONSENSUS_BASE
`define VMM_CONSENSUS_BASE_NEW_CALL
`define VMM_CONSENSUS_BASE_METHODS extern function void
    my_function1();

`define VMM_LOG my_log

function void vmm_consensus::my_function1();
    . . .
endfunction
. . .
```

## vmm\_data

#### **Structure**

#### **Macros**

The following macros are available to customize the vmm\_data class. It may be necessary to redefine a group of macros together if one of them is redefined.

#### VMM DATA BASE

Base class of the vmm\_data class. If this macro is not defined (the default), the vmm\_data is not based on any other class.

#### VMM DATA BASE NEW ARGS

Additional argument declarations required by the base class constructor. Must start with a comma. All arguments must have a default value. Requires that the VMM\_DATA\_BASE macro be defined.

#### VMM DATA BASE NEW CALL

Values of arguments required by the base class constructor. Requires that the VMM DATA BASE macro be defined.

#### VMM DATA BASE METHODS

Implementation of virtual methods declared in the base class. Requires that the VMM\_DATA\_BASE macro be defined.

```
//Refer Base example of vmm_channel Example C-2
`define VMM DATA BASE my data
`define VMM_DATA_BASE_NEW_CALL 10,10
`define VMM DATA BASE METHODS extern function void
    my_function1();
`define VMM_DATA_BASE_NEW_ARGS ,int i = 0,int j = 0
`define VMM_DATA_BASE_NEW_EXTERN_ARGS ,int i,int j
class my_data;
  vmm_log log;
   function new(int i, int j);
      `vmm_note(log,$psprintf({"vmm_data is extended from
          my_data with %0d ", "and %0d arguments,",i,j);
   endfunction
endclass
function void vmm_data::my_function1();
   . . .
endfunction
```

## vmm\_env

#### **Structure**

#### **Macros**

The following macros are available to customize the vmm\_env class. It may be necessary to redefine a group of macros together if one of them is redefined.

#### VMM ENV BASE

Base class of the vmm\_env class. If this macro is not defined (the default), the vmm\_env is not based on any other class.

#### VMM LOG

Name of the message service interface class. The user-defined class must ultimately be based on the vmm\_log class. If this macro is not defined (the default), the class named vmm\_log is used.

#### VMM NOTIFY

Name of the notification service interface class. The user-defined class must ultimately be based on the <code>vmm\_notify</code> class. If this macro is not defined (the default), the class named <code>vmm\_notify</code> is used.

#### VMM CONSENSUS

Name of the end-of-test decision-making class. The user-defined class must ultimately be based on the vmm\_consensus class. If this macro is not defined (the default), the class named vmm\_consensus is used.

#### VMM ENV BASE NEW ARGS

Additional argument declarations required by the base class constructor. Must start with a comma. All arguments must have a default value. Requires that the VMM\_ENV\_BASE macro be defined.

#### VMM ENV BASE NEW CALL

Values of arguments required by the base class constructor. Requires that the VMM\_ENV\_BASE macro be defined.

#### VMM\_ENV\_BASE\_METHODS

Implementation of virtual methods declared in the base class. Requires that the VMM\_ENV\_BASE macro be defined.

```
//Refer Base example of vmm_channel Example C-2
`define VMM_ENV_BASE my_env
`define VMM_ENV_BASE_NEW_ARGS ,int i = 0,int j = 0
`define VMM_ENV_BASE_NEW_EXTERN_ARGS ,int i,int j
`define VMM_ENV_BASE_NEW_CALL 10,10
`define VMM_ENV_BASE_METHODS extern function void my_function1();
`define VMM_LOG my_log
`define VMM_NOTIFY my_notify
`define VMM_CONSENSUS my_consensus
class my_env;
```

## vmm\_log

#### **Structure**

```
class vmm_log extends 'VMM_LOG_BASE;
    ...
    function new(...);
        super.new('VMM_LOG_BASE_NEW_CALL);
        ... endfunction: new
    'VMM_LOG_BASE_METHODS
    ...
endclass: vmm_log
```

#### **Macros**

The following macros are available to customize the vmm\_env class. It may be necessary to redefine a group of macros together if one of them is redefined.

#### VMM LOG BASE

Base class of the vmm\_log utility class. If this macro is not defined (the default), the vmm\_log class is not based on any other class.

#### VMM LOG BASE NEW CALL

Values of arguments required by the base class constructor. Requires that the VMM\_LOG\_BASE macro be defined.

#### VMM LOG BASE METHODS

Implementation of virtual methods declared in the base class. Requires that the VMM\_LOG\_BASE macro be defined.

```
//Refer Base example of vmm_channel Example C-2
`define VMM_LOG_BASE my_log
`define VMM_LOG_BASE_NEW_CALL
`define VMM_LOG_BASE_METHODS extern function void
```

```
my_function1();

class my_log;
    . . .
endclass
    . . .
//Use of VMM_LOG_BASE_METHODS
//These functions will be used as a vmm_log class functions
function void vmm_log::my_function1();
    . . .
endfunction
```

# vmm\_notify

### **Structure**

```
class vmm_notify extends 'VMM_NOTIFY_BASE;
...
function new(...);
    super.new('VMM_NOTIFY_BASE_NEW_CALL);
    ...
endfunction: new
    'VMM_NOTIFY_BASE_METHODS
    ...
endclass: vmm_notify
```

### **Macros**

The following macros are available to customize the vmm\_env class. It may be necessary to redefine a group of macros together if one of them is redefined.

#### VMM NOTIFY BASE

Base class of the <code>vmm\_notify</code> utility class. If this macro is not defined (the default), the <code>vmm\_notify</code> class is not based on any other class.

#### VMM NOTIFY BASE NEW CALL

Values of arguments required by the base class constructor. Requires that the VMM\_NOTIFY\_BASE macro be defined.

#### VMM NOTIFY BASE METHODS

Implementation of virtual methods declared in the base class. Requires that the VMM\_NOTIFY\_BASE macro be defined.

```
. . .
//Refer Base example of vmm_channel Example C-2
`define VMM_NOTIFY_BASE my_notify
```

```
`define VMM_NOTIFY_BASE_NEW_CALL
`define VMM_NOTIFY_BASE_METHODS extern function void
        my_function1();
. . .
class my_notify;
        . . .
endclass
```

# vmm\_object

### **Structure**

### **Macros**

The following macros are available to customize the vmm\_object class. It may be necessary to redefined a group of macros together is one of them is redefined.

## VMM\_OBJECT\_BASE

Base class of the vmm\_object class. If this macro is not defined (the default), the vmm\_object class is not based on any other class.

## VMM\_OBJECT\_BASE\_NEW\_ARGS

Additional argument declarations required by the base class constructor. Must start with a comma. All arguments must have a default value. Requires that the VMM\_OBJECT\_BASE macro be defined.

# VMM\_OBJECT\_BASE\_NEW\_EXTERN\_ARGS

Additional argument declarations required by the base class constructor but without default values. Must start with a comma. Requires that the VMM\_OBJECT\_BASE macro be defined. Must be defined if the VMM\_OBJECT\_BASE\_NEW\_ARGS macro is defined.

### VMM OBJECT BASE NEW CALL

Values of arguments required by the base class constructor. Requires that the VMM\_OBJECT\_BASE macro be defined.

### VMM\_OBJECT\_BASE\_METHODS

Implementation of virtual methods declared in the base class. Requires that the VMM\_OBJECT\_BASE macro be defined.

```
//Refer Base example of vmm_channel Example C-2
`define VMM_OBJECT_BASE my_object
`define VMM_OBJECT_BASE_NEW_CALL 10,10
`define VMM_OBJECT_BASE_METHODS extern function void my_function1();
`define VMM_OBJECT_BASE_NEW_ARGS ,int i = 0,int j = 0
`define VMM_OBJECT_BASE_NEW_EXTERN_ARGS ,int i,int j
class my_object;
    . . .
    function new(int i, int j);
    `vmm_note(log, $psprintf({"vmm_object is extended from my_object with %d", "and %0d arguments."},i,j));
    endfunction
    . . .
endclass
. . . .
```

# vmm\_scenario

### **Structure**

### **Macros**

The following macros are available to customize the vmm\_scenario class. It may be necessary to redefine a group of macros together is one of them is redefined.

## VMM\_SCENARIO\_BASE

Base class of the vmm\_scenario class. If this macro is not defined (the default), the vmm\_scenario class is based on the vmm\_data class.

## VMM\_SCENARIO\_BASE\_NEW\_ARGS

Additional argument declarations required by the base class constructor. Must start with a comma. All arguments must have a default value. Defined to VMM\_DATA\_BASE\_NEW\_ARGS by default.

### VMM SCENARIO BASE NEW EXTERN ARGS

Additional argument declarations required by the base class constructor but without default values. Must start with a comma. Must be defined if the VMM\_SCENARIO\_BASE\_NEW\_ARGS macro is defined. Defined to

VMM\_DATA\_BASE\_NEW\_EXTERN\_ARGS by default.

### VMM\_SCENARIO\_BASE\_NEW\_CALL

Values of arguments required by the base class constructor. Defined to VMM DATA BASE NEW CALL by default.

### VMM\_SCENARIO BASE METHODS

Implementation of virtual methods declared in the base class. Defined to VMM\_SCENARIO\_BASE\_METHODS by default.

```
//Refer Base example of vmm channel Example C-2
`define VMM_SCENARIO_BASE my_scenario
`define VMM SCENARIO BASE NEW CALL 10,10
`define VMM_SCENARIO_BASE_METHODS extern function void
    my function1();
`define VMM_SCENARIO_BASE_NEW_ARGS ,int i = 0,int j = 0
`define VMM_SCENARIO_BASE_NEW_EXTERN_ARGS ,int i,int j
class my_scenario;
   function new(int i, int j);
      `vmm_note(log, $psprintf({ "vmm_scenario is extended
          from my_scenario ", "with %0d and %0d
          arguments." \, i, j));
   endfunction
   . . .
endclass
. . .
```

# usertype\_scenario

### **Structure**

```
class user_type_scenario extends 'VMM_SCENARIO;
  function new('VMM_SCENARIO_NEW_ARGS);
     super.new(log, 'VMM_SCENARIO_NEW_CALL);
     ...
  endfunction: new
    ...
endclass: vmm_data
```

### **Macros**

The following macros are available to customize the *usertype*\_scenario base class, defined by the 'vmm\_scenario\_gen macro. It may be necessary to redefine a group of macros together is one of them is redefined.

### **VMM SCENARIO**

Base class of the scenario class. If this macro is not defined (the default), the scenario class is based on the vmm\_scenario class.

## VMM SCENARIO NEW ARGS

Additional argument declarations required by the base class constructor. Must start with a comma. All arguments must have a default value. Defined to VMM\_DATA\_NEW\_ARGS by default.

# VMM\_SCENARIO\_NEW\_EXTERN\_ARGS

Additional argument declarations required by the base class constructor but without default values. Must start with a comma. Must be defined if the VMM\_SCENARIO\_NEW\_ARGS macro is defined. Defined to VMM\_DATA\_NEW\_EXTERN\_ARGS by default.

## VMM\_SCENARIO\_NEW\_CALL

Values of arguments required by the base class constructor. Defined to VMM\_DATA\_NEW\_CALL by default.

```
//Refer Base example of vmm_channel Example C-2
`define VMM_SCENARIO my_scenario
`define VMM_SCENARIO_NEW_ARGS ,int i = 0,int j = 0
`define VMM_SCENARIO_NEW_EXTERN_ARGS ,int i,int j
`define VMM_SCENARIO_NEW_CALL 10,10

class my_scenario;
    . . .
    function new(int i, int j);
        `vmm_note(log,$psprintf({"user_type_scenario is extended from ", "my_scenario with %0d and %0d arguments."},i,j));
    endfunction
    . . .
endclass
    . . .
```

## vmm\_xactor

### **Structure**

### **Macros**

The following macros are available to customize the vmm\_xactor class. It may be necessary to redefine a group of macros together if one of them is redefined.

#### VMM XACTOR BASE

Base class of the vmm\_xactor class. If this macro is not defined (the default), the vmm\_xactor is not based on any other class.

#### VMM LOG

Name of the message service interface class. The user-defined class must ultimately be based on the vmm\_log class. If this macro is not defined (the default), the class named vmm\_log is used.

#### VMM NOTIFY

Name of the notification service interface class. The user-defined class must ultimately be based on the <code>vmm\_notify</code> class. If this macro is not defined (the default), the class named <code>vmm\_notify</code> is used.

#### VMM XACTOR BASE NEW ARGS

Additional argument declarations required by the base class constructor. Must start with a comma. All arguments must have a default value. Requires that the VMM\_XACTOR\_BASE macro be defined.

#### VMM XACTOR BASE NEW CALL

Values of arguments required by the base class constructor. Requires that the VMM\_XACTOR\_BASE macro be defined.

#### VMM XACTOR BASE METHODS

Implementation of virtual methods declared in the base class. Requires that the VMM\_XACTOR\_BASE macro be defined.

## See Also

See "vmm\_atomic\_gen" on page C-3 for customizing the transactors based on this class, that are pre-defined in the VMM Standard Library.

```
//Refer Base example of vmm_channel Example C-2
`define VMM_XACTOR_BASE my_xactor
`define VMM_XACTOR_BASE_NEW_ARGS ,int i = 0,int j = 0
`define VMM_XACTOR_BASE_NEW_EXTERN_ARGS ,int i,int j
`define VMM_XACTOR_BASE_NEW_CALL 10,10
`define VMM_XACTOR_BASE_METHODS extern function void my_function1();
`define VMM_LOG my_log
`define VMM_NOTIFY my_notify
```

```
class my_xactor;
    . . .
    function new();
    . . .
    `vmm_note(log,$psprintf({"vmm_xactor is extended from my_xactor with ", "%0d and %0d arguments."},i,j));
    . . .
    endfunction
    . . .
endclass
. . .
```

# xvc\_manager

### Structure

### **Macros**

The following macros are available to customize the xvc\_manager class. It may be necessary to redefined a group of macros together is one of them is redefined.

#### VMM LOG

Name of the message service interface class. The user-defined class must ultimately be based on the vmm\_log class. If this macro is not defined (the default), the class named vmm\_log is used.

```
define VMM_LOG my_log
. . .
class my_log extends vmm_log;
//You can overwrite all the vmm_log method here and those
//methods will be used everywhere if you have defined VMM_LOG
. . .
end
. . .
```

## xvc\_xactor

### Structure

### **Macros**

The following macros are available to customize the xvc\_xactor class. It may be necessary to redefine a group of macros together if one of them is redefined.

#### VMM XACTOR

Base class of the transactor. If this macro is not defined (the default), it is defined to vmm\_xactor.

#### VMM LOG

Name of the message service interface class. The user-defined class must ultimately be based on the vmm\_log class. If this macro is not defined (the default), the class named vmm\_log is used.

#### VMM XACTOR NEW ARGS

Additional argument declarations required by the base class constructor. Must start with a comma. All arguments must have a default value. Must be defined if VMM\_XACTOR is defined.

#### VMM XACTOR NEW CALL

Values of additional arguments required by the base class constructor. Must start with a comma. Must be defined if VMM\_XACTOR is defined.

### See Also

See "vmm\_xactor" for customizing the vmm\_xactor class itself.

```
//Refer Base example of vmm_channel Example C-2
`define VMM_XACTOR my_xactor
`define VMM_XACTOR_NEW_ARGS ,int i = 0,int j = 0
`define VMM_XACTOR_NEW_EXTERN_ARGS ,int i,int j
`define VMM_XACTOR_NEW_CALL 10,10
`define VMM_LOG my_log

class my_xactor;
    . . .
    function new();
    . . .
    `vmm_note(log,$psprintf({"xvc_xactor is extended from my_xactor with ", "%0d and %0d arguments."},i,j));
    . . .
    endfunction
    . . .
endclass
. . . .
```