

# RFP2N08, RFP2N10

2A, 80V and 100V, 1.05 Ohm, N-Channel Power MOSFETs

July 1998

### **Features**

- 2A, 80V and 100V
- r<sub>DS(ON)</sub> 1.05Ω
- · SOA is Power Dissipation Limited
- · Nanosecond Switching Speeds
- Linear Transfer Characteristics
- · High Input Impedance
- Majority Carrier Device
- Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

# Ordering Information

| PART NUMBER | PACKAGE  | BRAND   |
|-------------|----------|---------|
| RFP2N08     | TO-220AB | RFP2N08 |
| RFP2N10     | TO-220AB | RFP2N10 |

NOTE: When ordering, use entire part number.

## Description

These are N-channel enhancement mode silicon gate power field effect transistors designed for applications such as switching regulators, switching converters. motor drivers, relay drivers, and drivers for high power bipolar switching transistors requiring high speed and low gate drive power. These types can be operated directly from integrated circuits.

Formerly developmental type TA09282.

# Symbol



# **Packaging**

**JEDEC TO-220AB** 



# RFP2N08, RFP2N10

# **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                        | RFP2N08    | RFP2N10    | UNITS |
|------------------------------------------------------------------------|------------|------------|-------|
| Drain to Source Voltage (Note 1)                                       | 80         | 100        | V     |
| Drain to Gate Voltage ( $R_{GS} = 1M\Omega$ ) (Note 1)V <sub>DGR</sub> | 80         | 100        | V     |
| Continuous Drain CurrentI <sub>D</sub>                                 | 2          | 2          | Α     |
| Pulsed Drain Current (Note 3)                                          | 5          | 5          | Α     |
| Gate to Source Voltage                                                 | ±20        | ±20        | V     |
| Maximum Power Dissipation                                              | 25         | 25         | W     |
| Linear Derating Factor                                                 | 0.2        | 0.2        | W/oC  |
| Operating and Storage Temperature                                      | -55 to 150 | -55 to 150 | °C    |
| Maximum Temperature for Soldering                                      |            |            |       |
| Leads at 0.063in (1.6mm) from Case for 10s                             | 300        | 300        | °С    |
| Package Body for 10s, See Techbrief 334                                | 260        | 260        | °C    |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $125^{\circ}C$ .

### **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                                    | SYMBOL               | TEST CONDITIONS                                                                                               | MIN | TYP | MAX  | UNITS |
|----------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| Drain to Source Breakdown Voltage<br>RFP2N10 | BV <sub>DSS</sub>    | ID = 250μA, VGS = 0                                                                                           | 100 | -   | -    | V     |
| RFP2N08                                      |                      |                                                                                                               | 80  | -   | -    | V     |
| Gate Threshold Voltage                       | V <sub>GS(TH)</sub>  | $V_{GS} = V_{DS}$ , $I_D = 250\mu$ A (Figure 8)                                                               | 2   | -   | 4    | V     |
| Zero-Gate Voltage Drain Current              | I <sub>DSS</sub>     | V <sub>DS</sub> = Rated BV <sub>DSS</sub> , T <sub>C</sub> = 25°C                                             | -   | -   | 1    | μΑ    |
|                                              |                      | $V_{DS} = 0.8 \text{ x Rated BV}_{DSS}, T_{C} = 125^{\circ}\text{C}$                                          | -   | -   | 25   | μΑ    |
| Gate to Source Leakage Current               | I <sub>GSS</sub>     | $V_{GS} = \pm 20V, V_{DS} = 0$                                                                                | -   | -   | ±100 | nA    |
| Drain to Source On Resistance (Note 2)       | r <sub>DS(ON)</sub>  | I <sub>D</sub> = 2A, V <sub>GS</sub> = 10V (Figures 6, 7)                                                     | -   | -   | 1.05 | Ω     |
| Drain to Source On Voltage (Note 2)          | V <sub>DS(ON)</sub>  | I <sub>D</sub> = 2A, V <sub>GS</sub> = 10V                                                                    | -   | -   | 2.1  | V     |
| Turn-On Delay Time                           | t <sub>d</sub> (ON)  | $I_D \approx 1A$ , $V_{DD} = 50V$ , $R_G = 50\Omega$ , $R_L = 25\Omega$ , $V_{GS} = 10V$ (Figures 10, 11, 12) | -   | 17  | 25   | ns    |
| Rise Time                                    | t <sub>r</sub>       |                                                                                                               | -   | 30  | 45   | ns    |
| Turn-Off Delay Time                          | t <sub>d</sub> (OFF) |                                                                                                               | -   | 30  | 45   | ns    |
| Fall Time                                    | t <sub>f</sub>       |                                                                                                               | -   | 17  | 25   | ns    |
| Input Capacitance                            | C <sub>ISS</sub>     | $V_{GS} = 0V$ , $V_{DS} = 25V$ , $f = 1MHz$ (Figure 9)                                                        | -   | -   | 200  | pF    |
| Output Capacitance                           | Coss                 |                                                                                                               | -   | -   | 80   | pF    |
| Reverse-Transfer Capacitance                 | C <sub>RSS</sub>     | ]                                                                                                             | -   | -   | 25   | pF    |
| Thermal Resistance Junction to Case          | $R_{\theta JC}$      |                                                                                                               | -   | -   | 5    | °C/W  |

### **Source to Drain Diode Specifications**

| PARAMETER                              | SYMBOL          | TEST CONDITIONS                          | MIN | TYP | MAX | UNITS |
|----------------------------------------|-----------------|------------------------------------------|-----|-----|-----|-------|
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | I <sub>SD</sub> = 2A                     | -   |     | 1.4 | V     |
| Diode Reverse Recovery Time            | t <sub>rr</sub> | $I_{SD} = 2A$ , $dI_{SD}/dt = 50A/\mu s$ | -   | 100 | -   | ns    |

### NOTES:

- 2. Pulse test: pulse width  $\leq 300 \mu s$ , duty cycle  $\leq 2\%$ .
- 3. Repetitive rating: pulse width limited by maximum junction temperature.

### Typical Performance Curves Unless otherwise Specified



2.4 2.2 2.0 DRAIN CURRENT (A) 1.8 1.6 1.4 1.2 1.0 0.8 0.6 0.4 0.2 25 50 75 100 125 150 T<sub>C</sub>, CASE TEMPERATURE (°C)

FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE

FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE





FIGURE 3. FORWARD BIAS SAFE OPERATING AREA

FIGURE 4. SATURATION CHARACTERISTICS





FIGURE 5. TRANSER CHARACTERISTICS

FIGURE 6. DRAIN TO SOURCE ON RESISTANCE vs GATE VOLTAGE AND DRAIN CURRENT

### Typical Performance Curves Unless otherwise Specified (Continued)





FIGURE 7. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE

FIGURE 8. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE





FIGURE 9. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE

NOTE: Refer to Harris Application Notes AN7254 and AN7260. FIGURE 10. NORMALIZED SWITCHING WAVEFORMS FOR

**CONSTANT GATE CURRENT** 

### Test Circuits and Waveforms



FIGURE 11. SWITCHING TIME TEST CIRCUIT



FIGURE 12. RESISTIVE SWITCHING WAVEFORMS