EX. NO: 08

DATE:

## **COUNTERS**

**AIM:** To verify the functionalities of Counters using Verilog HDL program.

**SOFTWARE USED:** Xilinx Vivado

**HARDWARE USED:** Basys3 FPGA Board

#### **COUNTERS:**

#### **Verilog HDL Code in Structural:**

```
module updown counter(up, down, clk, A);
  input up, down, clk;
  output [3:0] A;
  wire [11:0] X;
  wire [3:0] B;
  not(X[0], up);
  and(X[1], X[0], down);
  or(X[2], up, X[1]);
  t flipflop T1(X[2], clk, A[0], B[0]);
  int con I1(A[0], up, B[0], X[1], X[3], X[4], X[5]);
  t flipflop T2(X[5], clk, A[1], B[1]);
  int con I2(A[1], X[3], B[1], X[4], X[6], X[7], X[8]);
  t flipflop T3(X[8], clk, A[2], B[2]);
  int con I3(A[2], X[6], B[2], X[7], X[9], X[10], X[11]);
  t flipflop T4(X[11], clk, A[3], B[3]);
endmodule
module int_con(a, b, c, d, h, i, j);
  input a, b, c, d;
  output wire h, i, j;
  and(h, a, b);
  and(i, c, d);
  or(i, i, h);
endmodule
module t flipflop(T, clk, Q, Qbar);
  input T, clk;
  output reg Q, Qbar;
  initial begin
     Q = 0;
     Qbar = 1;
  end
  always @(posedge clk) begin
     if (T) begin
       Q = \sim Q;
       Obar = \sim O;
```

```
end
     else begin
        Q = Q;
        Qbar = \sim Q;
     end
  end
endmodule
Test bench for Counter Structural:
module tb updown counter;
  reg up, down, clk;
  wire [3:0] A;
  updown counter C(
     .up(up),
     .down(down),
     .clk(clk),
     .A(A));
  always begin
  #5 \text{ clk} = \sim \text{clk};
  end
initial begin
     clk = 0;
     up = 0;
     down = 0;
     #10 \text{ up} = 1; \text{ down} = 0;
     #10 \text{ up} = 1; \text{ down} = 0;
     #10 \text{ up} = 0; down = 1;
     #10 \text{ up} = 0; down = 0;
     #10 \text{ up} = 0; down = 0;
     #10 \text{ up} = 1; \text{ down} = 1;
     #10; $finish;
  end
initial begin
$monitor("Time: %0t | up: %b | down: %b | A: %b", $time, up, down, A);
end
endmodule
Verilog HDL Code in Behavioral:
module up down counter (clk, rst, up, down, count);
  input wire clk, rst, up, down;
  output reg [3:0] count;
  always @(posedge clk or posedge rst) begin
     if (rst) begin
        count <= 4'b0000;
```

end else if (up &&!down && count < 4'b1111) begin

 $count \le count + 1$ :

```
end else if (down && !up && count > 4'b0000) begin
       count <= count - 1;</pre>
     end
  end
endmodule
Test bench for Counter Behavioral:
module tb up down counter;
  reg clk, rst, up, down;
  wire [3:0] count;
  up down counter C(
     .clk(clk),
     .rst(rst),
     .up(up),
     .down(down),
     .count(count)
  );
  initial begin
     clk = 0;
     rst = 0;
     up = 0;
     down = 0;
     #5 \text{ rst} = 1;
     #10 \text{ rst} = 0;
     #5 up = 1;
     #10 \text{ up} = 0;
     #5 up = 1;
     #10 \text{ up} = 0;
     #5 down = 1;
     #10 down = 0;
     #5 down = 1;
     #10 down = 0;
     #5 up = 1;
     #50 \text{ up} = 0;
     #5 down = 1;
     #50 \text{ down} = 0;
     #5 $finish;
  end
  always #5 clk = \simclk;
  initial begin
     $monitor("Time: %0t, Reset: %b, Up: %b, Down: %b, Count: %d",
           $time, rst, up, down, count);
  end
```

endmodule



## **HARDWARE OUTPUT FOR STRUCTRAL MODEL:**

## I/O ports:

 Inputs:
 Outputs:

 clk: W5
 A[3]: L1

 down:T1
 A[2]: P1

 up: R2
 A[1]: N3

 A[0]: P3

<u>For</u>

clk=1,up=0,down=0

**Output:** 

A[3]=1, A[2]=0, A[1]=1, A[0]=1

OC.OR

### **CIRCUIT DIAGRAM:**



FIGURE 6.13 Four-bit up-down binary counter

# **RESULT:**

The Counters has been successfully designed and implemented using Verilog HDL, and its functionalities have been thoroughly verified through simulation with Xilinx Vivado software on the Basys3 FPGA board.