# FPU: multiplication & division



Tilea Anda-Corina Group 30431 05.01.2021

# Contents

| 4 | <br>r |    |   | 1 |    |   | . • |    |   |
|---|-------|----|---|---|----|---|-----|----|---|
|   | In    | 11 | n | А | 11 | വ | 11  | O1 | า |
|   | <br>  | u  | • | u | u  | u | LI  | w  |   |

|    | 1.1        | FPU Definition3             |              |
|----|------------|-----------------------------|--------------|
|    | 1.2        | Floating-Point Numbers3     |              |
|    | 1.3        | 2's Complement Numbers4     |              |
|    | 1.4        | Standard IEEE4              |              |
|    | 1.5        | Special Numbers4-5          |              |
|    | 1.6        | Project Proposal6           |              |
|    | 1.7        | <u>Plan</u> 6               |              |
| 2. | Bibliograp | <u>ohic study</u> 7         |              |
| 3. | Analysis   |                             |              |
|    | 3.1        | Multiplication7-12          |              |
|    | 3.2        | Proper Example8             |              |
|    | 3.3        | <u>Division</u>             | 5            |
| 4. | Design     |                             |              |
|    | 4.1        | <u>Multiplication</u> 15-13 | 8            |
|    | 4.2        | <u>Division</u> 19-20       | $\mathbf{C}$ |
|    | 4.3        | <u>FPU</u> 20-21            | L            |
| 5. | Implemen   | tation & Testing            |              |
|    | 5.1        | Multiplication21-23         | 3            |
|    | 5.2        | <u>Division</u>             | 5            |
|    | 5.3        | Special Cases               | 28           |
|    | 5.4        | <u>Appendix 1</u>           | C            |
| 6. | Conclusio  | <u>ns</u> 30                |              |
| 7. | Reference  | <u>s</u> 31                 |              |

# 1. <u>Introduction – Floating Point Unit</u>

### 1.1 Definition

FPU (Floating Point Unit) is designed to carry out operations for numbers in floating point representation. Some of typical operations we are going to talk about are **multiplication** and **division**.

### 1.2 Floating-point Numbers

Floating point describes a system for representing numbers that would be too large or too small to be represented as integers. The representation of a number is the significant digit multiplied by its base with exponent power

Ex:

$$+7.23 * 10^{-23}$$

All the floating-point numbers will contain the following components:

- sign: indicate the sign of the number (1 negative, 0 positive);
- exponent: containing the value of the base;
- mantissa: setting the value of the number;
- base: it is also called radix, it is common to all the numbers;



In the digital system, the IEEE 754 standard is used for representing floating point numbers.

The proposed environment for floating point will be **VHDL**. The use of VHDL is considered appealing since it provides a formal description of the system and allows specific description styles.

### 1.3 2's Complement Numbers

In this project the conversion from and into 2's complement representation will take place. 16 bits will be assigned for the <u>integer part</u> and the other 16 bits will represent the <u>fractional part</u>.

An n-bit, 2's complement number can represent the range  $[-2^{n-1}, 2^{n-1} - 1]$ . The asymmetry of this range is caused by the fact that there exists one more negative number.

The objective of the project is to implement a method in which 2's complement fractional numbers will be stored in the floating point representation and the correct result must be displayed. The numbers need to be normalized in order to make the equivalent floating point representation.

An example of multiplication on 4-bit numbers in 2's complement will look like this:

### 1.4 Standard IEEE

Standard IEEE 754 specifies formats and methods in order to operate with floating point arithmetic.

This Standard can define arithmetic formats such as sets of binary and decimal floating-point data (finite numbers and infinite ones). It is also capable of performing interchange formats like encodings (used to exchange floating-point data in an efficient and compact form). The most important feature which is going to be used is the ability to perform operations: arithmetic operations (like multiplication or division).

A special case which may be encountered here, is the exception handling, providing indication of exceptional conditions (such as division by 0).

### 1.5 Special numbers

• **Overflow** = it occurs when the number is too large to fit in the frame (between largest norm and infinity);

• **Underflow** = it occurs when the number is too small to fit in the frame (between zero and smallest denorm);

### Zero:

IEEE standards proposed zero to become a special case (if every bit is zero, then the numbers is considered zero – E and M all zeros - the sign bit being irrelevant).

Numbers closest to 0:

■ 
$$a = 1.0...0_2 \times 2^{-126} = 2^{-126}$$
  
■  $b = 1.0...01_2 \times 2^{-126} = 2^{-126} + 2^{-149}$ 

A special case is also the result of an operation like infinity times zero:

$$E = 0xFF, M = 0: \pm \infty$$

Some other special cases are the representations for positive and negative infinity, and also for a not-a-number (NaN). **NaN** values can be obtained in the square root of negative numbers, the division 0/0 or infinity / infinity (the value of M will tell the user the cause of NaN). A number is considered to be NaN if every bit of the exponent is 1 plus any mantissa bits are 1.

$$E = 0xFF, M \neq 0$$
: Not a Number (NaN)

The sign will distinguish positive and negative infinity and +/- NaN.

A number is said to be <u>infinite</u> if every bit of the exponent is 1, so the new largest value will have the form:

E = 0xFE has largest: 
$$1.1...1_2 \times 2^{127} = 2^{128} - 2^{104}$$

Any non-zero number that is smaller than the smallest normal number is a **denormalized number** (E = 0, M != 0). Denormalized numbers close the gap between zero and the smallest normalized number (there will still be a gap between zero and the smallest denormalized number).

■ Smallest norm: 
$$\pm 1.0...0_{two} \times 2^{-126} = \pm 2^{-126}$$
 So much closer to 0
■ Smallest denorm:  $\pm 0.0...01_{two} \times 2^{-126} = \pm 2^{-149}$ 

An Encoding Summary will look like:

| <b>Exponent</b> | Mantissa | Object                 |  |  |  |  |  |
|-----------------|----------|------------------------|--|--|--|--|--|
| 0               | 0        | Zero                   |  |  |  |  |  |
| 0               | Nonzero  | Denormalized number*   |  |  |  |  |  |
| 1-254           | Anything | +/- FP number          |  |  |  |  |  |
| 255             | 0        | + / - infinity         |  |  |  |  |  |
| 255             | Nonzero  | NaN like o/o or ox inf |  |  |  |  |  |

### 1.6 Project Proposal

In this project, a Floating-Point Unit, designed using VHDL code will be presented and the two operations (multiplication and division), on the Standard IEEE format on 32 bits, will be tested and verified.

This Unit will perform the mentioned operations only on floating-point numbers with <u>single</u> precision.



The implemented device can be used as a calculator in order to multiply or divide 32-bit numbers.

Talking further away, it can be connected as a peripheral device for executing these two operations or it can even be integrated in a processor where the multiplication and division are needed.

The simulation will take place in the IDE provided by Vivado.

This project will allow to represent the numbers in the Standard IEEE, compute the operations in the floating-point representation and visualize the result in a readable format.

### 1.7 Plan

In this section, the project presents a scheduling of all the steps involved in order to reach our goal. There will be five project meetings, as established.

In the second meeting, a short VHDL programming recap will take place in order to remember what was previously studied. Also, the requirements of the problem will be analysed once more for a better understanding.

In the third meeting, the analysis of the project will begin. Firstly, the multiplication's and division's algorithms need to be truly understood in order to know if they work correctly.

In the fourth meeting, after the analysis part is done, the design chapter will begin. Also, the documentation will be updated at each step.

In the fifth meeting, the design part of the problem will be done and the next chapter should be started: the full implementation of the designed components and the results (the Testing part of the project).

In the sixth meeting, all the chapters should be refined and finalized. The Conclusions part should be completed.

# 2. Bibliographic study

Firstly, I searched some information related to the IEEE standard for floating point arithmetic. [1] This standard specifies how single precision (32 bit) floating point numbers are to be represented, as well as how arithmetic should be carried out on them.

This representation requires a 32 bit word, numbered from 0 to 31, left to right. The first bit is the sign bit (S), the next 8 bits are the exponent bits (E) and the rest of 23 bits are the fraction (F).



Here, in the [1] reference I also found some examples of how the multiplication and division are done, for a better understanding of the arithmetic process.

Talking about the arithmetic operations which are going to be implemented, for the multiplication, the algorithm in the reference [2] will be chosen. This operation is done in four steps, as mentioned in the referenced paper. It also comes with some examples which should make the understanding easier. Also, for the multiplication, the [4] reference will present it in detail, using a flow chart for visualisation.

The division algorithm is somehow similar to the multiplication's one, having only a few changes which will be mentioned later. An example of the required steps are detailed in the [3] and [4] references, along with an example and a presentation of the steps by using a flow chart.

# 3. Analysis

### 3.1 Multiplication

Firstly, the multiplication case will be taken into consideration. The algorithms for this operation are very similar to the way in which the multiplication is properly done.

A multiplication of two floating-point numbers will be done in **four steps**:

- Non-signed multiplication of mantissas (the result will be formed from 32x32 bits);
- Normalization of the result (the exponent can be modified);
- Addition of the exponents (considering the bias);

- Calculation of the Sign;
- Composition of the result (as a conclusion);

We will take a **proper example** for a better understanding of what this operation requires:

$$A = -18.0, B = 9.5$$

1. Put the operands in a binary representation:

$$A = -10010.0, B = +1001.1$$

2. Then transform it to the <u>normalized representation of the operands</u>:

$$A = -1.001 \times 2^4$$
,  $B = +1.0011 \times 2^3$ 

3. Then compute it to the <u>IEEE representation of the operands</u>:

After we obtain the numbers in the wanted format, we can start the algorithm steps for the multiplication:

1. The <u>mantissas are extracted</u>, adding an 1 as MSB, for normalization:

- 2. The result of the multiplication will be on 48 bits: 0x558000000000
- 3. After normalization (elimination of the most significant 1), the 23-bit mantissa of the result is obtained:

### 

4. Addition of the exponents:

The sum of the operands exponents will be equal to the exponent of the result.

The exponent field are biased, so it must be removed in order to do the addition. It will be added later, for obtaining the exponent field of the result

$$Exp_result = (Exp_a - 127) + (Exp_b - 127) + 127 = Exp_a + Exp_b - 127$$

In this case the calculus will look like this:

| -127  | 10000110 |  |
|-------|----------|--|
| Exp_b | 10000010 |  |
| Exp_a | 10000011 |  |

### 5. Calculation of the sign of the result:

10000110

Exp result

The sign will be given by the xor operation between the signs of the operands:

$$S_result = S_a xor S_b = 1 xor 0 = 1 (negative)$$

### 6. <u>Composition of the result:</u>

Set the sign, exponent and mantissa and the final result will be:

After seeing all the necessary steps for computing a multiplication between 2 floating-point numbers, we can design a block diagram for this operation:



Fig. 1. – Floating point multiplier block diagram

Firstly we will need to design <u>an Adder for 8 bits numbers</u> (the Exponents), and <u>a Multiplier</u> of 24 bit numbers (Mantissas).

We saw from the previous example that the <u>Adder</u> should be used to compute the exponent of the result (adding the exponents of the two operands taking into account the bias).

The <u>multiplier</u> will be used for the mantissas. An extra '1' will be added as a MSB for both of the operand's mantissas. If the first bit of the result will be 1 then we take the 23 bits for the result's mantissa from the second bit and we will need to normalize the result (adding one to the exponent). If the first bit is equal to zero, then we will take the 23 bits from the third bit.

After computing the exponent and the mantissa of the result, the sign will be calculated as a xor operation between the operand's signs. Considering this steps a flowchart for the multiplication operation can be created:



Fig.2. – Flowchart for multiplication

This approach will have to consider to following scenarios:

### **Overflow**

The addition of the operand's exponents can overflow if the numbers are very big (a very small number will be obtained);

### **Underflow**

The addition of the operand's exponents can underflow if the numbers are very small (they present exponents with low negative values). In this case the result can be obtained as a very big number;

### **Solutions:**

After some research, I found out that for the <u>Adder</u>, a ripple-carry adder or a carry look-ahead adder will represent valid solutions. The decision was to choose the **carry look-ahead adder**. This component will generate the carry in advance, reducing the time required to form carry signals. This type of adders use a separate block which calculates the carry output of each full adder. So, the delay for carries to ripple from stage to stage (like in the ripple carry adder's case) will be avoided.



 $Fig. 3.- Carry\ look-ahead\ Adder\ for\ 8\ bit$ 

- For the multiplication operation of the mantissas, some valid solutions would be represented by the Wallace tree or the **Booth's Algorithm**. The decision was to choose the Booth's Algorithm method, since the algorithm was meant to increase the speed, presenting a shorter period of time.
- The algorithm presents a multiplicand and a multiplier and also 2 registers: a 1-bit register (initialized with 0, responsible of storing the last bit, being capable of shifting when the 2 operands have the same sign, adding and subtracting operations when the operands have different signs: 0 -> 1 or 1 -> 0) and a register with the size of the result (also initialized with 0);

### - Algorithm's pseudocode:

- Put multiplicand in BR and multiplier in QR, the algorithm will work per following conditions:
- 1. If Q<sub>n</sub> and Q<sub>n+1</sub> are the same (00 or 01) -> perform arithmetic shift by one bit;

- 2. If  $Q_n$  and  $Q_{n+1} = 10 \rightarrow do A = A + BR$  and perform arithmetic shift by one bit;
- 3. If  $Q_n$  and  $Q_{n+1} = 01$  -> do A = A BR and perform arithmetic shift by one bit;
- Booth's Algorithm calculates the product in n steps (n being the number of bits used to represent the numbers). For the final result, the algorithm quickly shifts through sequences of form 1-0/0 -1.
- As noticed, the Algorithm works on signed numbers, so we will add an extra bit '0' to the mantissas in order to represent only positive numbers.



Fig.4. – Booth's Algorithm - Flowchart

### 3.2 Division

The four steps discussed in the previous section can also be applied in this situation.

The user has the same attributions: computing the exponents (implying the bias, but in this case the subtraction operation will take place), computing the mantissas (in this case the arithmetic operation is the division one), then normalize (if needed) and then compute the sign of the result (the same logical xor function).

**A proper example** (in the case in which the exponent has 4 bits and the mantissa 11) will be considered:

- The initial values are:

$$u = -6.5, v = 3.5$$

- Transforming in the needed format (S E M) we will obtain:

 $u = 1\ 1001\ 10100000000,\ v = 0\ 1000\ 11000000000$ 

- <u>Subtracting the exponents</u>, we will obtain:

| Exp_u | 1001 — |
|-------|--------|
| Exp_v | 1000   |
|       | 1001 + |
|       | 0111   |
|       | 1000   |

- The next step is represented by the computation of the mantissas:

110100000000 / 111000000000 = 11010 / 11100

| 11010 (dividend, u)            | 1110 (divisor, v)   |
|--------------------------------|---------------------|
| 1110 (shift and subtract)      | 0.1                 |
| 11000                          |                     |
| 1110(shift and subtract)       | 0.11                |
| 10100                          | 2                   |
| 1110(shift and subtract)       | 0.111               |
| 011000                         |                     |
| 1110(shift twice and subtract) | 0.11101             |
| 10100                          |                     |
| 1110(shift and subtract)       | 0.111011            |
| 011000                         |                     |
| 1110(shift twice and subtract) | 0.11101101          |
| 10100                          |                     |
| 1110(shift and subtract)       | 0.111011011         |
| 011000                         |                     |
| 1110(shift twice and subtract) | 0.11101101101 (u/v) |
| 1010                           | _                   |



Fig.5. – Flowchart for division

This approach will have to consider to following scenarios:

### **Underflow**

The result of the exponents subtraction (when the second operator is a very large number) will lead to an underflow, showing a bigger result than it is supposed to;

### **Division by zero**

### **Solutions:**

The subtraction will behave just like in the previous case in which we encountered the addition. So in this case we will also need an Adder with the configuration on 8 bits. This Adder will be created out of a cascade of full-adders.

The division will be implemented as similarly as possible to the multiplication scenario. If the division can take place, the '1' bit is shifted into the result and then the subtraction takes place. If not, the '0' bit is shifted in the result and an extra bit will be added for the next computation. The loop is maintained until the 23 bits bound is reached.

## 4. Design

### **Multiplication**



Figure 1. Design of the multiplication FPU component

The main parts for the <u>multiplication algorithm</u> will be represented by the Booth's Algorithm and the cascade of adders used in order to implement the Carry-Look-Ahead Adder (Figure. 3. – page 11), an adder used for the addition of the two exponents.

The justification for the adder choice is the following: this type of adder will avoid the propagation of the carry which will determine a faster computation. It will be created by cascading 8 Full-Adders (at the end, an 8-bit adder is needed) and it will also contain a separate block for the carry generation. Thus, there will be no "wait time" from carries to ripple from stage to stage (like in the ripple carry adder design).

For this component, a cascade of classical full adders will be used.



| Fig.2 | One-bit | Full Adder |
|-------|---------|------------|
|-------|---------|------------|

|   | Inputs |     | Outputs |       |  |  |  |
|---|--------|-----|---------|-------|--|--|--|
| Α | В      | Cin | Sum     | Carry |  |  |  |
| 0 | 0      | 0   | 0       | 0     |  |  |  |
| 0 | 0      | 1   | 1       | 0     |  |  |  |
| 0 | 1      | 0   | 1       | 0     |  |  |  |
| 0 | 1      | 1   | 0       | 1     |  |  |  |
| 1 | 0      | 0   | 1       | 0     |  |  |  |
| 1 | 0      | 1   | 0       | 1     |  |  |  |
| 1 | 1      | 0   | 0       | 1     |  |  |  |
| 1 | 1      | 1   | 1       | 1     |  |  |  |

Fig.3. - Truth Table for a FA



They will be implemented based on the truth table, and a carry generation component. The carry for the next adder will be computed based on the formula:  $\underline{c}_{i+1} = \underline{g}_i$  or  $(\underline{p}_i$  and  $\underline{c}_i)$ ;

In this case, two functions will be used:

- Generate signal(g):  $g_i = x_i$  and  $y_i$ ;
- Propagate signal(p):  $\underline{p_i} = \underline{x_i}$  or  $\underline{y_i}$ ;



Figure 4. Design of the addition component for the exponents (Carry-look-ahead Adder).

The implementation of the adder will help in the step in which we need to compute the addition of the exponents. Their values will be biased, so we will need to subtract the bias from both values. At the final result, we will need to add back the bias along with the normalization bit obtained from the multiplication of mantissas.

Another important step will be to take care of the multiplication of the mantissas. The algorithm's flowchart can be seen in Figure 4 (page 12). The 25-bit component will be used in order to multiply the mantissas, to which we will add an extra 1-bit as the most significant one (for dealing with the signed numbers issue). So, the final result will contain a number of 48 bits. In the result, if the first bit is 1, then the number needs to be normalized. Otherwise, if the first bit is 0, then the normalization process will not be needed.

Finally, the sign will be obtained by applying the xor operation on the signs of the two operands.

After a better understanding of the required operations and after approaching the adder's situation, we need to describe the chosen components for the Booth's Algorithm.

It will be designed as a multiplier for two 25-bit numbers, and it can be described as following:

- A register will be needed with the size of our operands and one register of 1 bit responsible for the shifting part and for the addition/subtraction if needed.
- o The registers will be initialized with "0" value;
- The algorithm will perform as many steps as the size of the operands (n-steps algorithm);
- o If in this loop, there will be a change in the sequence of bits, the register will take care of it and for the 0-1 case (the addition takes place) and for the 1-0 case (the subtraction is performed). After the specific arithmetic operation is computed, the shift will take place.

For this, we will need an accumulator in order to perform the shifting operation and to store all the intermediary results. This accumulator will have the same size with the resulting product. An extra bit will be added for storing the last shifted out bit in order to check the changes of '0-1' or '1-0'. A real example containing small numbers will help with the understanding of the algorithm:

```
A = 0011\ 0000\ 0, S = 1101\ 0000\ 0, P = 0000\ 1100\ 0
```

The first bit will initially be zero, the low part of the accumulator is initialized with the multiplicand, and then the main loop can start. The loop will repeat itself as many times as the size of the operands (in our example that will be 4 times; in the project the loop will iterate 25 times).

- 1.  $P = 0000 \ 1100 \ 0$ : last two bits are 00 -> just shift: 0000 0110 0
- 2.  $P = 0000\ 0110\ 0$ : last two bits are 00 -> just shift: 0000\ 0011\ 0
- 3.  $P = 0000\ 0011\ 0$  : last two bits are  $10 \to (P+S) \to P = 1101\ 0011\ 0 \to shift$ :  $1110\ 1001\ 1$
- 4. P = 1110 1001 1 : last two bits are 11 -> just shift: 1111 0100 1 P = 1111 0100 (final result)

In each iteration, we will check if there are bits fluctuations (01 - store) in the high part of the accumulator the addition between itself and the multiplier or 10 - store in the high part of the accumulator the difference between itself and the multiplier). If the last two bits are the same, then we only do the shifting part (keeping the sign). At the end, the result is represented by the two parts of the accumulator (high and low).



Figure 5. Design of the multiplication's Booth Algorithm.



Figure 6. High-Level Design of the multiplication FPU component.

### Division



Figure 7. Design of the division FPU component.

In this case, the exponents will have to perform the subtraction operation. As a better solution, to reduce the number of external components, we can obtain the two's complement of the second operand and perform the <u>addition of the two numbers</u> (since the addition component already exists and it is described). The exponents will be complemented for obtaining their negative value. After that, they can represent the inputs for the carry-look-ahead adder (in this way a subtraction can be performed).



Figure 8. High-Level Design of the division FPU component

The project will need to contain a separate method for dividing the two mantissas. The component is designed to produce the division result of the mantissas and the normalization value. This value will be used to reduce the exponent (in order for the result to be normalized).

The two numbers become the dividend and the divisor. The method starts by checking if the divisor fits in the dividend (if the two numbers can successfully be divided). If the condition is satisfied then we add a '1' for the result and then subtract the divisor from the dividend.

The new result will take the place of the first dividend and the steps will repeat. Otherwise, a '0' will be added to the result. Then, we will move to the right with one position and the steps will be repeated. At the end, the normalization value will be obtained by the difference between the initial point that was found and the result. It will be used in the exponent's computation.

The FPU core was designed to be as modular as possible. The current core will support the two arithmetic operations: multiplication and division. The two arithmetic operations will be connected using a Control Unit.



Figure 9. Initial Design of the Control Unit.



Figure 10. Core Architecture of FPU. How C.U communicate with the arithmetic blocks.

The Control Unit is the principal "force" which will control how to components are being handled. It defines what goals are being performed and what the next requirement has to do.



Figure 11. The Order of Steps for the Control Unit.

It will make sure that the correct operation is computed, making use of all the involved components. The other arithmetic unit will be "disabled" by modifying the output multiplexer code (since the two units are totally independent, the only similarity being that they use a common component).

# 5. Implementation & Testing

# **Multiplication**

As discussed in the Design section, the components were structured following the provided diagrams.

A Full Adder, on 1 bit, was implemented in order to form a loop of 8 steps, obtaining a cascading of eight full-adders. They will be connected to the carry component, which will generate the carry in advance. The carry generator will also present an 8 steps loop for a faster approach (than implementing 8 1-bit carry generators).

Then, by connecting the two addition components, the Adder required for the addition of the exponents will be implemented.



Then, the implementation will continue focusing on the multiplication component, designed for the mantissas.

The <u>Booth's Algorithm</u> will be designed in a behavioural architecture, by following the analysis and design's pseudocode and the described steps.

The accumulator will be declared as a signal (acc) and it will have the length of the obtained product along with an extra bit for the shifting procedures.

The bit fluctuations (0-1 or 1-0) will be checked and the proper arithmetic operation will take place, the final step being the shifting of the entire variable by 1 bit which will take place regarding of the case in which we are in.



Finally, the two components together will form the *FPU Multiplication feature*. We will extract the number components of the two inputs (sign, exponent, mantissa) and then we will apply the proper operation on them. The product obtained from the multiplication of the mantissas will be checked in order to know if the final result needs to be normalized or not (if yes, an '1' will be added to the final sum of the exponents using the adder component).

Using the "port map" method, the exponents will perform all the arithmetic additions (removing the bias, adding the unbiased exponents, adding back the bias and normalize if needed).

The *FPU Multiplication* component will also check if the exponents will create an overflow or an underflow situation. If there are some C-out signals remaining then the operation encountered an issue. We mark the issue by attributing '1' to the signal of the current problem.

Finally, the sign will be computed by using the "xor" logical gate.

The result will be represented by the product "p" variable which will contain all the components combined in a full representation of a floating point number.

1. 
$$a = 7, b = 23.9, p = 167.3$$

2. 
$$a = 20.5$$
,  $b = 2$ ,  $p = 41$ 

|                    |                     |      | 11.800 ns  |                                  |            |       |                                 |        |                                |        |        |  |  |
|--------------------|---------------------|------|------------|----------------------------------|------------|-------|---------------------------------|--------|--------------------------------|--------|--------|--|--|
| Name               | Value               | 0 ns | 20 ns      | 40 ns                            | 60 ns      | 80 ns | 100 ns                          | 120 ns | 140 ns                         | 160 ns | 180 ns |  |  |
| > <b>₩</b> a[31:0] | 0100000011100000000 | ( i  | 0100000011 | 01000000111000000000000000000000 |            |       |                                 |        | 010000011010010000000000000000 |        |        |  |  |
| > ♥ b[31:0]        | 010000011011111100  |      | 0100000110 | 111111001100                     | 1100110011 |       | 010000000000000000000000000000  |        |                                |        |        |  |  |
| > ♥ p[31:0]        | 0100001100100111010 |      | 0100001100 | 100111010011                     | 0011001100 |       | 0100001000100100000000000000000 |        |                                |        |        |  |  |
| underflow          | 0                   |      |            |                                  |            |       |                                 |        |                                |        |        |  |  |
| overflow           | 0                   |      |            |                                  |            |       |                                 |        |                                |        |        |  |  |

3. 
$$a = 12.3, b = 1, p = 12.3$$

4. 
$$a = 55.5$$
,  $b = 23.1$ ,  $p = 1282.05$ 

| Name               | Value               | 200 ns | 220 ns                                  | 240 ns       | 260 ns     | 280 ns | 300 ns                                  | 320 ns                           | 340 ns | 360 ns | 380 ns         |  |
|--------------------|---------------------|--------|-----------------------------------------|--------------|------------|--------|-----------------------------------------|----------------------------------|--------|--------|----------------|--|
| > <b>♥</b> a[31:0] | 0100000011100000000 | o X    | 01000001010                             | 000100110011 | 0011001101 |        | 010000100101111000000000000000000000000 |                                  |        |        |                |  |
| > <b>₩</b> b[31:0] | 010000011011111100  |        | 001111111000000000000000000000000000000 |              |            |        |                                         | 01000001101110001100110011001101 |        |        |                |  |
| > <b>♥</b> p[31:0] | 0100001100100111010 | o (    | 01000001010                             | 000100110011 | 0011001101 |        | 010001001010000001000001100110          |                                  |        |        | 00000110011001 |  |
| underflow          | 0                   |        |                                         |              |            |        |                                         |                                  |        |        |                |  |
| la overflow        | 0                   | 1      |                                         |              |            |        |                                         |                                  |        |        |                |  |

More examples in the floating-point representation will be given in the Appendix 1.

### **Division**

The other operation will also be implemented as discussed in the Design section, the components being structured by following the provided diagrams.

The difference from the first operation presented is that the exponents need to be complemented in order to obtain their negative value. Only after this step, they will enter the port-map operations. In this way, we can use the adder already implemented to perform the "subtraction" of the exponents.

Another difference will be the separate division component. This component will produce as a result the final mantissa representation and the normalization value, used later in the exponents operation (it represents the number of times in which we have to reduce the exponent in order for the result to be normalized).

The *Division Component* will be used for the division of the two mantissas of the input values. The division will present a series of steps implemented after the idea of how a normal division between two numbers takes place.



The two components together (taking the Adder already presented in the Multiplication Section) will form the FPU Division feature. We will extract the number components of the two inputs (sign, exponent, mantissa) and then we will apply the proper operation on them.

From the division of the mantissas we can check what the normalization value will be. This result will be subtracted from the exponents final result. In order to do this, we will have to transform it to its 2's complement representation.

Using the "port map" method, the exponents will perform all the arithmetic additions (removing the bias, adding the unbiased exponents, adding back the bias and normalize if needed).

In this case, the exponents should be subtracted, but we can perform this operation using the Adder that we already have along with a conversion of the second exponent.

The *FPU Division component* will check if the exponents will create an underflow situation. If there are some C-out signals remaining then the operation encountered an issue. We mark the issue by attributing '1' to the signal of the current problem.

Finally, the sign will be computed by using the "xor" logical gate.

The result will be represented by the "d" variable which will contain all the components combined in a full representation of a floating point number.

1. 
$$x = 2.5, y = 0.5, d = 5$$

2. 
$$x = 12.3$$
,  $y = 1.0$ ,  $d = 12.3$ 

| Name                  | Value               | 0 ns | 20 ns                          | 40 ns         | 60 ns       | 80 ns | 100 ns | 120 ns                                  | 140 ns       | 160 ns      | 180 ns |  |  |
|-----------------------|---------------------|------|--------------------------------|---------------|-------------|-------|--------|-----------------------------------------|--------------|-------------|--------|--|--|
| > ♥ x[31:0]           | 0100001001011110000 |      | 010000000                      | 010000000000  | 00000000000 |       |        | 0100000101000100110011001101101         |              |             |        |  |  |
| > ♥y[31:0]            | 0100000110111000110 |      | 001111110                      | 0000000000000 | 0000000000  |       |        | 001111111000000000000000000000000000000 |              |             |        |  |  |
| <b>&gt;</b> ₩ d[31:0] | 0100000000011001110 |      | 010000010100000000000000000000 |               |             |       |        | 01000001                                | 100010011001 | 10011001101 |        |  |  |
| ¼ underflow           | 0                   |      |                                |               |             |       |        |                                         |              |             |        |  |  |

3. 
$$x = -3.7$$
,  $y = 1.0$ ,  $d = -3.7$ 

4. 
$$x = 55.5$$
,  $y = 23.1$ ,  $d = 2.40$ 

| Name                     | Value               | <br>220 ns                       | 240 ns        | 260 ns      | 280 ns | 300 ns                            | 320 ns                          | 340 ns | 360 ns | 380 ns |  |
|--------------------------|---------------------|----------------------------------|---------------|-------------|--------|-----------------------------------|---------------------------------|--------|--------|--------|--|
| > ₩ x[31:0]              | 0100001001011110000 | <br>110000000                    | 110110011001  | 10011001101 |        | 010000100101111000000000000000000 |                                 |        |        |        |  |
| > ♥ y[31:0]              | 0100000110111000110 | 001111111                        | 0000000000000 | 00000000000 |        | 01000001101110001100110011001101  |                                 |        |        |        |  |
| <b>≫</b> d[31:0]         | 010000000011001110  | 11000000011011001100110011001101 |               |             |        |                                   | 0100000000110011100010000100111 |        |        |        |  |
| <sup>1</sup> ⊌ underflow | 0                   |                                  |               |             |        |                                   |                                 |        |        |        |  |

More examples in the floating-point representation will be given in the Appendix 1.

Finally, the two FPU components will be connected in a top level file. As inputs this *Control Unit* will present the two 32 bits numbers, the result obtained after performing a certain operation and a 1-bit selection which decides what operation is requested.

Using the port-map method, we perform the operation and obtain the wanted result.

A process will be created in order for the program to know which result is wanted by the user in the simulation. So, we decided that if the "selection" will take the value '1' then the multiplication of the two numbers will take place. Otherwise, if the "selection" is equal to '0' then the division is requested and performed.

The flags for special cases were also included so the simulation can be as accurate as possible to any combination of numbers.

1. a = 12.3, b = 1.0, op = '1' (the multiplication of the two numbers is requested).

2. 
$$a = -3.7$$
,  $b = 1.0$ , op = '0' (division)



3. a = -3.7, b = 1.0, op = '1' (multiplication)

| Name        | Value                 | 20,999,000 ps | 20,999,200 ps | 20,999,400 ps                           | 20,999,600 ps |
|-------------|-----------------------|---------------|---------------|-----------------------------------------|---------------|
| ≥ W x[31:0] | 1100000001101100110   |               |               | 11000000001101100110011001              | 1001101       |
| > ♥ y[31:0] | 001111111100000000000 |               |               | 801111111100000000000000000000000000000 | 0000000       |
| > ♥ r[31:0] | 1100000001101100110   |               |               | 11000000001101100110011001              | 1001101       |
| <b>№</b> ор | 1                     |               |               |                                         |               |

More examples in the floating-point representation will be given in the Appendix 1.

### SPECIAL CASES

The 2 operands will be represented by the floating point numbers: x, y;

 $\triangleright$  *Multiplication with 0* : x = 0, y = 134;



 $\triangleright$  *Multiplication with infinity*:  $x = + \inf$ , y = 134;



 $\blacktriangleright$  *Multiplication with NaN*: x = 134, y = NaN



 $\triangleright$  Division with 0: x = 0, y = 6

| Name                             | Value | 375 ns |
|----------------------------------|-------|--------|
| > <sup>™</sup> x[31:0]           | 0.0   | 0.0    |
| > ₩ y[31:0]                      | 6.0   | 6.0    |
| > ₩ r[31:0]                      | 0.0   | 0.0    |
| > <b>W</b> expected_output[31:0] | 0.0   | 0.0    |
| <b>№</b> ор                      | 0     |        |
| <b>™</b> overflow                | 0     |        |
| <sup>™</sup> underflow           | 0     |        |

**>** *Division by 0*: x = 17.5, y = 0



 $\triangleright$  Division with infinity: x = +inf, y = 7



 $\triangleright$  *Division by infinity*: x = 23.2999992370605, y = +inf

| Name                             | Value | 425 ns 430 n | s 435 ns | 440 ns |
|----------------------------------|-------|--------------|----------|--------|
| > ® x[31:0]                      | 0.0   | 23.299999    | 2370605  | X      |
| > <b>₩</b> y[31:0]               | 134.0 |              |          | inf.0  |
| > <b>V</b> r[31:0]               | 0.0   | 0            | . 0      |        |
| > <b>*</b> expected_output[31:0] | 0.0   | 0            | . 0      |        |
| <b>№</b> ор                      | 1     |              |          |        |
| le overflow                      | 0     |              |          |        |
| underflow                        | 0     |              |          |        |

 $\triangleright$  Division with NaN: x = NaN, y = 5

| Name                             | Value | 345 ns 350 ns 355 ns |
|----------------------------------|-------|----------------------|
| > ® x[31:0]                      | nan.0 | nan.O                |
| > ₩ y[31:0]                      | 5.0   | 5.0                  |
| > <b>W</b> r[31:0]               | nan.0 | nan.O                |
| > <b>W</b> expected_output[31:0] | nan.0 | nan.O                |
| <b>№</b> ор                      | 0     |                      |
| overflow                         | 0     |                      |
| <sup>1</sup> ⊌ underflow         | 0     |                      |

# APPENDIX 1

In this section we will represent the results obtained in all the previous cases. An expected output variable will be created and it will contain the correct result of the performed operation.

| Component    | We will s               | start wi | ith the f | irst cor | nponen | t imple                          | mented  | : The A | Additio | on Con  | nponent. |
|--------------|-------------------------|----------|-----------|----------|--------|----------------------------------|---------|---------|---------|---------|----------|
| Explanations | Differ<br>performed     | l. We c  | ean see   | that the | sum aı | in the t<br>nd the e<br>so the o | xpected | d outpu | t have  | the san |          |
| D' 4         | Name                    | Value    | 0 ns      | 100 ns   | 200 ns | 300 ns                           | 400 ns  | 500 ns  | 600 ns  | 700 ns  | 800 ns   |
| Picture      | > <b>6</b> a[7:0]       | 14       | 82        | 48       | 62     | 1                                | 48      | 0       |         |         | 14       |
|              | > <b>⊌</b> b[7:0]       | 224      | 3         | 87       | 2      | 0                                | 174     | 255     |         |         | 224      |
|              | > ₩ s[7:0]              | 238      | 85        | 135      | 64     | 1                                | 222     | 255     |         |         | 238      |
|              | <b>¼</b> Cout           | 0        |           |          |        |                                  |         |         |         |         |          |
|              | > @ expected_output[7:. | 238      | 85        | 135      | 64     | 1                                | 222     | 255     | X       |         | 238      |

| Component    | The second                   | l comp   | onent in | npleme    | ented w | ere: T    | he Mu  | ltiplica | tion C   | Compo  | nent.  |
|--------------|------------------------------|----------|----------|-----------|---------|-----------|--------|----------|----------|--------|--------|
| Explanations | Different nu<br>mantissas wi | ll be pe |          | d. We     | can see | that th   | e prod | uct and  | the ex   | pected |        |
| Picture      | Name                         | Value    | 0 ns     | 100 ns    | 200 ns  | 300 ns    | 400 ns | 500 ns   | 600 ns   | 700 ns | 800 ns |
| ricture      | > <b>V</b> a[24:0]           | 96       | 12       | 10747904  | 24      | 13094412  | 125    | 37       | 33554431 |        | 96     |
|              | > <b>₩</b> b[24:0]           | 19       | 5        | 8388608   | 6       | 10747904  | 12     | 10       | 0        |        | 19     |
|              | > <b>₩</b> p[47:0]           | 1824     | 60       | 901599530 | 144     | 140737480 | 1500   | 370      | 0        |        | 1824   |
|              | >                            | 1824     | 60       | 901599530 | 144     | 140737480 | 1500   | 370      | 0        |        | 1824   |

| Component    | For the division                 | on operation                            | on the compone<br>Compo | -                                   | were: The Division                                               |
|--------------|----------------------------------|-----------------------------------------|-------------------------|-------------------------------------|------------------------------------------------------------------|
| Explanations | mantissas will b                 | e performe<br>values, a                 | ed. We can see          | that the result as do not need to b | the division of the and the expected output be normalized so the |
|              | Name                             | Value                                   | 999,990 ps              | 999,992 ps                          | 999,994 ps                                                       |
| Picture      | > <b>₩</b> x[23:0]               | 1101000000000                           |                         |                                     | 110100000000000000000000                                         |
|              | > <b>₩</b> y[23:0]               | 100000000000000000000000000000000000000 |                         |                                     | 10000000000000000000000                                          |
|              | > • expected_output[22:0]        | 1010000000000                           |                         |                                     | 10100000000000000000000                                          |
|              | <b>&gt;</b> <sup>™</sup> d[22:0] | 101000000000000000000000000000000000000 |                         |                                     | 101000000000000000000000                                         |
|              | > W normalize[5:0]               | 00                                      |                         |                                     | 00                                                               |

After all the components were implemented and tested, the two main parts (responsible for the arithmetic operations) of the FPU need to be checked.

| Component    |                                          |             | The l    | FPU M    | Iultipli | cation  | Comp      | onent.  |               |                                           |
|--------------|------------------------------------------|-------------|----------|----------|----------|---------|-----------|---------|---------------|-------------------------------------------|
| Explanations |                                          |             | -        | on all t | -        | ponent  | s (expo   | •       |               | ome arithmetic<br>a) and the xor          |
|              | floating poin                            | nt repre    | sentatio | on were  | e chose  | n to co | nfirm t   | he beh  | aviour        | shown in the of the project. resentation. |
|              | Name                                     | Value       | 0 ns     | ,100 ns  | ,200 ns  | ,300 ns | ,400 ns   | .500 ns | ,600 ns       | ,700 ns .800 ns                           |
| Picture      | 100,000 000                              | N 1000 A    | 7.0      |          | -14.5    | 55.5    | -23.7000  | 224.0   |               | 255.0                                     |
|              | > <b>W</b> a[31:0]<br>> <b>W</b> b[31:0] | 7.0<br>13.0 | 13.0     | 2.0      | -0.375   | -23.0   | -18.0     | 14.0    | $\Rightarrow$ | 255.0                                     |
|              |                                          | 91.0        | 91.0     | 41.0     | 5.4375   | -1276.5 | 426.60000 | 3136.0  | <b>∤</b>      | 65025.0                                   |
|              | > W expected_output[31:0                 |             | 91.0     | 41.0     | 5.4375   | -1276.5 | 426.6000□ | 3136.0  | <b>↑</b>      | 65025.0                                   |
|              | 16 underflow                             | 0           |          | 1        |          | 1       | 1         | 1       | 1             | 300 000                                   |
|              | <b>™</b> overflow                        | 0           |          |          |          |         |           |         |               |                                           |
|              |                                          |             |          |          |          |         |           |         |               |                                           |

| Component    |                                 |           | Th   | e FPU    | Divisio             | n Con  | nponen    | t.     |         |              |         |
|--------------|---------------------------------|-----------|------|----------|---------------------|--------|-----------|--------|---------|--------------|---------|
| Explanations | The Division operations w       |           |      | n all th |                     | onents | (expon    |        |         |              |         |
|              | Some number                     | ers of di |      |          | (negativ<br>behavio | -      |           | _      | eal) we | ere cho      | osen to |
| Picture      | Name                            | Value     | 0 ns | 100 ns   | 200 ns              | 300 ns | 400 ns    | 500 ns | 600 ns  | 700 ns       | 800 ns  |
|              | > <b>₩</b> x[31:0]              | 1000.0    | 7.0  | 2.5      | -3.70000□           | 1000.0 | 113.0     | 224.0  | 255.0   | <del>\</del> | 20.5    |
|              | > <b>W</b> y[31:0]              | 10.0      | 2.0  | 0.5      | 1.0                 | 10.0   | 25.0      | 14.0   | 255.0   |              | 2.0     |
|              | > <sup>®</sup> d[31:0]          | 100.0     | 3.5  | 5.0      | -3.70000□           | 100.0  | 4.5199990 | 16.0   | 1.0     |              | 10.25   |
|              | > <b>W</b> expected_output[31:0 | 100.0     | 3.5  | 5.0      | -3.700000           | 100.0  | 4.5199990 | 16.0   | 1.0     |              | 10.25   |
|              | la underflow                    | 0         |      |          |                     |        |           |        |         |              |         |

| Component    |                                                                                |                             |                         |                       |                       | Fi                                   | nal F                     | PU.                         |                            |                           |                            |                           |                |                        |
|--------------|--------------------------------------------------------------------------------|-----------------------------|-------------------------|-----------------------|-----------------------|--------------------------------------|---------------------------|-----------------------------|----------------------------|---------------------------|----------------------------|---------------------------|----------------|------------------------|
| Explanations | Finally, the take the ruser chosen some number of the floating points.         | ole of<br>e the<br>prombers | a Conwante wante resent | ntrol oped oped to ch | Unit is ration eck in | n whi<br>n. San<br>f the c<br>ms (ne | ch a s<br>ne he<br>obtain | select<br>re, an<br>led res | ion is expe sult is itive, | prese<br>cted of<br>the r | ented.<br>output<br>ight o | This variance.            | will<br>able v | let the will be in the |
|              |                                                                                |                             |                         |                       |                       |                                      |                           |                             |                            |                           |                            |                           |                |                        |
|              | Name                                                                           | Value                       | 0 ns                    | 20 ns                 | 40 ns                 | 60 ns                                | 80 ns                     | 100 ns                      | 120 ns                     | 140 ns                    | 160 ns                     | 180 ns                    | 200 ns         | 220 ns                 |
| Picture      | Name > 100 x[31:0]                                                             | 17.5                        | سلسم                    | 00.0                  | 2.5                   | 134.0                                | 80 ns<br>255.0            | 100 ns                      | 20.5                       | 140 ns                    | 160 ns                     | 180 ns                    | 200 ns         | 220 ns                 |
| Picture      | > ™ x[31:0]<br>> ♥ y[31:0]                                                     | 17.5                        | 10.0                    | 379.0                 | 2.5                   | 134.0                                | 255.0<br>255.0            | 224.0                       | 20.5                       | 255.0<br>255.0            | 113.0<br>25.0              | -14.5<br>-0.375           | 2.0            | 7.0                    |
| Picture      | > <sup>®</sup> x[31:0]<br>> ♥ y[31:0]<br>> ♥ r[31:0]                           | 17.5<br>0.0<br>inf.0        | 10.0<br>100.0           | 379.0<br>379000.0     | 2.5<br>0.5<br>5.0     | 134.0<br>-2.5<br>-335.0              | 255.0<br>255.0<br>1.0     | 224.0<br>14.0<br>3136.0     | 20.5                       | 255.0<br>255.0<br>65025.0 | 25.0<br>4.5199990          | -14.5<br>-0.375<br>5.4375 | 2.0            | 7.0<br>13.0<br>91.0    |
| Picture      | > ≥ x[31:0]<br>> ♥ y[31:0]<br>> ♥ r[31:0]<br>> ♥ expected_output[31:0]         | 17.5<br>0.0<br>inf.0        | 10.0                    | 379.0                 | 2.5                   | 134.0                                | 255.0<br>255.0            | 224.0                       | 20.5                       | 255.0<br>255.0            | 113.0<br>25.0              | -14.5<br>-0.375           | 2.0            | 7.0                    |
| Picture      | > ■ x[31:0]<br>> ♥ y[31:0]<br>> ♥ r[31:0]<br>> ♥ expected_output[31:0]<br>% op | 17.5<br>0.0<br>inf.0        | 10.0<br>100.0           | 379.0<br>379000.0     | 2.5<br>0.5<br>5.0     | 134.0<br>-2.5<br>-335.0              | 255.0<br>255.0<br>1.0     | 224.0<br>14.0<br>3136.0     | 20.5                       | 255.0<br>255.0<br>65025.0 | 25.0<br>4.5199990          | -14.5<br>-0.375<br>5.4375 | 2.0            | 7.0<br>13.0<br>91.0    |
| Picture      | > ■ x[31:0] > ♥ y[31:0] > ♥ r[31:0] > ♥ expected_output[31:0] 6 op 6 overflow  | 17.5<br>0.0<br>inf.0        | 10.0<br>100.0           | 379.0<br>379000.0     | 2.5<br>0.5<br>5.0     | 134.0<br>-2.5<br>-335.0              | 255.0<br>255.0<br>1.0     | 224.0<br>14.0<br>3136.0     | 20.5                       | 255.0<br>255.0<br>65025.0 | 25.0<br>4.5199990          | -14.5<br>-0.375<br>5.4375 | 2.0            | 7.0<br>13.0<br>91.0    |
| Picture      | > ■ x[31:0]<br>> ♥ y[31:0]<br>> ♥ r[31:0]<br>> ♥ expected_output[31:0]<br>% op | 17.5<br>0.0<br>inf.0        | 10.0<br>100.0           | 379.0<br>379000.0     | 2.5<br>0.5<br>5.0     | 134.0<br>-2.5<br>-335.0              | 255.0<br>255.0<br>1.0     | 224.0<br>14.0<br>3136.0     | 20.5                       | 255.0<br>255.0<br>65025.0 | 25.0<br>4.5199990          | -14.5<br>-0.375<br>5.4375 | 2.0            | 7.0<br>13.0<br>91.0    |
| Picture      | > ■ x[31:0] > ♥ y[31:0] > ♥ r[31:0] > ♥ expected_output[31:0] 6 op 6 overflow  | 17.5<br>0.0<br>inf.0        | 10.0<br>100.0           | 379.0<br>379000.0     | 2.5<br>0.5<br>5.0     | 134.0<br>-2.5<br>-335.0              | 255.0<br>255.0<br>1.0     | 224.0<br>14.0<br>3136.0     | 20.5                       | 255.0<br>255.0<br>65025.0 | 25.0<br>4.5199990          | -14.5<br>-0.375<br>5.4375 | 2.0            | 7.0<br>13.0<br>91.0    |
| Picture      | > ■ x[31:0] > ♥ y[31:0] > ♥ r[31:0] > ♥ expected_output[31:0] 6 op 6 overflow  | 17.5<br>0.0<br>inf.0        | 10.0<br>100.0           | 379.0<br>379000.0     | 2.5<br>0.5<br>5.0     | 134.0<br>-2.5<br>-335.0              | 255.0<br>255.0<br>1.0     | 224.0<br>14.0<br>3136.0     | 20.5                       | 255.0<br>255.0<br>65025.0 | 25.0<br>4.5199990          | -14.5<br>-0.375<br>5.4375 | 2.0            | 7.0<br>13.0<br>91.0    |

# 4. Conclusions

This project had as a main objective designing, implementing and testing two of the operations on the standard IEEE format on 32 bits (multiplication and division). The difference from the usual implementations of multiplication and division is that this project will perform them on floating point numbers with single precision. This unit will take care of the proper 32-bit numbers as well as of the special cases which were integrated in the FPU.

# 5. References

- [1] A.P. Shanthi, "Floating Point Arithmetic Unit", http://www.cs.umd.edu/~meesh/411/CA-online/chapter/floating-point-arithmetic-unit/index.html
- [2] "Floating Point Multiplier", https://lslwww.epfl.ch/pages/teaching/cours\_lsl/sl\_info/FPMultiplier.pdf
- [3] "Floating Points", https://www.rfwireless-world.com/Tutorials/floating-point-tutorial.html
- [4] Naresh Grover, M.K. Soni, "Floating Point Unit", https://core.ac.uk/download/pdf/190942867.pdf
- [5] "Single-precision Floating-Point format", <a href="https://en.wikipedia.org/wiki/Single-precision\_floating-point\_format">https://en.wikipedia.org/wiki/Single-precision\_floating-point\_format</a>
- [6] Jean-Michel Muller, Nicolas Brisebarre, "Handbook of Floating-Point Arithmetic", <a href="https://doc.lagout.org/science/0\_Computer%20Science/3\_Theory/Handbook%20of%20Floating%20Point%20Arithmetic.pdf">https://doc.lagout.org/science/0\_Computer%20Science/3\_Theory/Handbook%20of%20Floating%20Point%20Arithmetic.pdf</a>
- [7] "Floating-Point Tutorial", <a href="https://www.rfwireless-world.com/Tutorials/floating-point-tutorial.html">https://www.rfwireless-world.com/Tutorials/floating-point-tutorial.html</a>
- [8] "Floating-Point Unit an overview", https://www.sciencedirect.com/topics/computer-science/floating-point-unit
- [9] "What is a floating point overflow?",
  https://water.usgs.gov/nrp/gwsoftware/ModelMuse/Help/index.html?what is a floati
  ng\_point\_overf.htm
- [10] "Numerical Computation Guide Underflow Thresholds", https://docs.oracle.com/cd/E37069 01/html/E39019/z4000ac019659.html
- [11] "IEEE Arithmetic", https://docs.oracle.com/cd/E19957-01/806-3568/ncg\_math.html#415