# Project Report TFE-4171 Design of Digital Systems 2

Andreas Varntresk & Anders Nilsen April 2018

### **Contents**

| 1. | Introduction                                                                                                                                                   | 1  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 2. | HDLC description                                                                                                                                               | 2  |
| 3. | Assertions                                                                                                                                                     | 4  |
|    | 3.1. Correct data in RX buffer according to RX input                                                                                                           | 5  |
|    | 3.2. Attempting to read RX buffer after aborted frame, frame error or dropped                                                                                  |    |
|    | frame should result in $0 \dots \dots \dots \dots \dots \dots$                                                                                                 | 7  |
|    | 3.3. Correct bits set in RX status/control register after receiving frame                                                                                      | 7  |
|    | 3.4. Correct TX output according to written TX buffer                                                                                                          | 8  |
|    | 3.5. Start and end frame generation                                                                                                                            | 9  |
|    | 3.6. Zero insertion and removal                                                                                                                                | 9  |
|    | 3.7. Idle pattern generation and checking                                                                                                                      | 10 |
|    | 3.8. Abort pattern generation and checking                                                                                                                     | 10 |
|    | 3.9. When aborting frame during transmission, Tx_AbortedTrans should be                                                                                        |    |
|    | asserted                                                                                                                                                       | 11 |
|    | 3.10. Abort pattern detected during valid frame should generate Rx_AbortSignal                                                                                 |    |
|    | 3.11. CRC generation and checking                                                                                                                              | 12 |
|    | 3.12. Check if Rx_EoF is generated after receiving a whole Rx_Frame                                                                                            | 14 |
|    | 3.13. Check if Rx_Overflow is asserted after receiving more than 128 bytes                                                                                     | 14 |
|    | 3.14. Rx_FrameSize should be equal to the number of received bytes in a frame                                                                                  | 15 |
|    | 3.15. Rx_Ready should indicate byte(s) ready to be read in Rx_buffer                                                                                           | 15 |
|    | 3.16. Non-byte aligned data or error in FCS checking should result in frame error 3.17. Tx_Done should be asserted when the entire TX buffer has been read for | 15 |
|    | transmission                                                                                                                                                   | 16 |
|    | 3.18. Tx_Full should be asserted after writing 126 or more bytes to the Tx buffer                                                                              |    |
|    | 5.10. TX_run should be asserted after writing 120 of more bytes to the TX buller                                                                               | 10 |
| 4. | Coverage                                                                                                                                                       | 17 |
| 5. | Discussion                                                                                                                                                     | 19 |
| Αŗ | ppendix A. Coverage report                                                                                                                                     | 20 |

#### 1. Introduction

Module verification can be a time-consuming process, in some cases requiring more resources and time than module design. The introduction of verification-oriented tools such as SystemVerilog, UVM and formal verification have helped decrease the so called "Verification Gap", the efficiency gap between design and verification.

One of the advantages provided by SystemVerilog is assertions. Assertions are sequence-specific tests which check a specified functionality, such as variables and counters being reset to 0 after the reset has been enabled. The assertions are used to verify the functionality of the circuit provided in this exercise, based on the specifications provided which are to be verified.

This report was written for the project in Design of Digital Systems 2 (TFE4171), which is about testing and verifying the functionality of a HDLC communication protocol. The goal of the project is to give insight with working on larger a projects, adding assertions at module design time, adding assertions to legacy modules and functional coverage. To complete the project, concurrent assertions have been written in the assertion file, and modifications have been done in the testbench to accommodate for the use of different variables in the system.

### 2. HDLC description

High-level Data Link Control (HDLC) is a data communication protocol providing bitoriented transfer, and can be used for synchronous or asynchronous transfer, and in the case of this project is used for synchronous. When transmission is idle, only ones are transmitted over the line.

Information is transmitted in frames, with a flag sequence indicating either the start or end of a frame. The flag sequence is defined as 01111110. Because the flag sequence contains 6 consecutive ones, the data transmitted cannot contain more than 5 consecutive ones. To stop this from happening, bit stuffing is used, and as a result, whenever 5 or more ones are being transmitted, a zero bit is inserted after the consecutive ones and whenever 5 or more ones are being received, there should be a zero following the sequence that needs to be removed. If the sixth bit is one and the seventh bit is zero, it is interpreted as a flag sequence and if the sixth bit is one and the seventh is one, it is interpreted as an error.

The structure of one frame is shown in Figure 2.1. In this project address and control

| Flag   | Address        | Control | Information                 | FCS     | Flag   |
|--------|----------------|---------|-----------------------------|---------|--------|
| 8 bits | 8 or more bits | 8 bits  | Variable length, n * 8 bits | 16 bits | 8 bits |

Figure 2.1.: HDLC-Frame, where  $n \in \{0, 126\}$ 

byte are not used, so they can be any 8 bit value. The information field is a multiple of 8 and can be as long as 126 bytes. The last field is the FCS(Frame Check Sequence) bits, it is 16 bits long and used for error detection.

The error detection bits are calculated with CRC (Cycle Redundancy Check) method. The method uses polynomial division on the frame to calculate the FCS bits on the transmitter, and for the receiver division with the same polynomial on the same frame should result in all zeros. The division on the sender side is performed on the entire length of the frame, including address and control bytes, excluding flag bytes, with zeros inserted in the FCS field. The division on the receiver side is performed on the entire frame plus the FCS field. The polynomial used in this system is  $X^{16} + X^{15} + X^2 + 1$ .

A figure of the HDLC module with the input and output signals are shown in 2.2. Clock is the input for the clock signal, and reset is, in this case, and active-low signal. To communicate with the module the address interface can be used. This uses the signals



Figure 2.2.: HDLC-Module

Address, ReadEnable, WriteEnable, DataIn and DataOut. This interface uses a set of 5 registers to read and write to the module, ReadEnable and WriteEnable is set if a register is being read or written to, respectively. The value sent to Address input decides what register is being read or written. DataIn and DataOut either writes or reads the value to the register. When the module is being used as a transmitter, TxEN is set and the address interface is used to put data into the module and the data is then transmitted through Tx. When used as a reciever RxEn is set, data then streams through the Rx input and can be read through the address interface. The module also has several internal signals, such as data buffers control signals.

#### 3. Assertions

To feed the transmitter and receiver with data random data is generated and used as input to the transmitter, the transmitter then feeds the receiver with the data that it outputs on each clock cycle. This is done in the test bench, and the code for this is shown below.

```
task random_loop();
                             for (int i = 0; i < num\_loops; i=i+1) begin
  2
                                               random_input();
  3
                             end
  4
            endtask;
  5
             task random_input();
  7
                             automatic logic [7:0] Data = '0;
  8
                              logic [7:0] size;
                             size = \$urandom\_range(3, 130);
10
11
                             //Generate random data and write it to TX_buffer
12
                              for (int i = 0; i < size; i++) begin
13
                                               Data = \$urandom();
14
                                               WriteAddress (TX_BUFF, Data);
15
                             end
16
                             $\frac{1}{3}\display(\cdot \cdot \cd
17
18
                               //Initiate transfer
19
                             WriteAddress (TX_SC, TX_ENABLE);
20
                               for (int i = 0; i < 2200; i=i+1) begin
21
                                              Data = \$urandom();
22
                                               if (i==1000 && Data==127) begin
23
                                                                WriteAddress (3'b000, 8'b00000100);
25
                                              @(posedge uin_hdlc.Clk);
26
                                               uin_hdlc.Rx = uin_hdlc.Tx;
27
                     end
            endtask
```

The random\_input task generates a frame for transmission. The variable called size get assigned a random value between 3 and 130 on line 10. On line 13 to 16 a random value of 1 byte gets generated and put into the Tx buffer, the number of bytes are decided with the size variable. Testing shows that the data has to be at least 3 bytes, so that all the fields in the frame gets filled up. As the information field can only be a maximum of

126 bytes, the upper bound of 130 is used to generate cases where Tx\_Full is supposed to be asserted. The Tx transfer gets enabled on line 20 and on line 21 to 28 a for loop writes the value from Tx output to Rx input on each clock cycle. Line 22 to 25 writes an abort frame signal to the transmitter at a pseudo-random moment after 1000 clock cycles has passed since the Tx transfer began. The loop runs for 2200 clock cycles to ensure that the transmission gets enough time to finish before a new transmission gets initiated. The random\_loop task initiates the random\_input task for a specified number of times, generating different inputs to the system.

In addition to this random-test, a test to generate an overflow on Rx is used, as well as a test which generates sequential data or a constant stream of data to DataIn.

The assertions are written based on the list of specifications that needs to be verified in the project description and is organised in subsections in this chapter thereafter. Many of the assertions use internal signals from both the transmitter and receiver in it's verification, and a list of all the internal signals and what they are used for can be found in the project description.

#### 3.1. Correct data in RX buffer according to RX input

To verify that the data in the RX buffer is correct according to the serially received data on Rx, a function was made. The function, called *in\_out\_equal*, checks bit for bit that Rx\_Data is equal to Rx. The code for the function is as follows:

```
function bit in_out_equal(logic [127:0][7:0]Data, logic [127*10:0]
      Serial_Data, int size);
     automatic int seq = 0;
2
     automatic int cnt = 0;
3
     automatic bit zero_detected = 0;
     automatic bit pass = 1;
5
       automatic int unroll_count = 0;
6
     automatic logic [(128*8) - 1:0] Data_Unrolled = 0;
7
       for (int i = 0; i < size; i++) begin //Unroll Data to one long
9
           array
           for (int j = 0; j < 8; j++) begin
10
                Data_Unrolled [unroll_count] = Data[i][j];
11
                unroll\_count += 1;
12
           end
13
       end
14
       size=size *8; //Byte to bit size
15
     for (int i = 0; i < size; i++) begin //Check bit for bit if the data
16
          matches
       if (Serial_Data[i] == 1) begin
17
         seq += 1;
18
       end else begin
19
         seq = 0;
20
```

```
end
21
       if (zero_detected == 1) begin
22
          pass &= (Serial_Data[i] == 0);
23
                zero_detected = 0;
                size++;
25
                //$display("Pass: %b, Serial_Data[i]: %b, i: %d", pass,
26
                    Serial_Data[i],i);
       end else begin
27
          pass &= (Serial_Data[i] == Data_Unrolled[cnt]);
28
          cnt += 1;
29
                //$display("Pass: %b, Data_Unrolled[cnt]: %b, Serial_Data
30
                    [i]: %b, i: %d", pass, Data_Unrolled[cnt], Serial_Data[i
       end
31
       if(seq = 5) begin
32
          zero\_detected = 1;
33
                seq = 0;
34
       end
35
     end
36
          $display("1: %b", Serial_Data[255:0]);
37
          $display("2: %b", Data_Unrolled[255:0]);
38
     return pass;
39
   endfunction;
```

The function "unrolls" the Data array into one long array to make it easier to compare bits, requiring only one for-loop to cycle through. The framesize is input into the function and is multiplied by 8 to change it from byte to bit. The bit-comparison runs until the number of bits reported by FrameSize has been reached, but this size is increased by one bit each time a zero is inserted. When the counter for the number of consecutive ones reaches 5, the next bit on Rx should be 0. The function compares Rx to Rx\_Data, and zero when a zero is inserted, and writes the boolean result to the variable pass, which is initialised as 1.

The function is used in an assertion, which is included below. Rx\_Store and Rx\_DataArray are two local variables used to store the data on Rx and Rx\_Data, respectively. The assertion uses RxD, which is the data on Rx delayed by 9 clock cycles. This assumes that RxD is correct and that is always is delayed 9 clock cycles, which might be incorrect as no assertion has been written to verify this. The assertion stores the data on Rx\_Data on each Rx\_WrBuff-signal. The storage to Rx\_Store and Rx\_DataArray is repeated for 1 to infinite clock cycles until Rx\_ValidFrame falls, which happens three clock cycles after Rx\_ValidFrame is high. The comparison function is run three clock cycles after ValidFrame falls, as Rx\_FrameSize is updated to the current framesize at that point.

```
property Data_Rx_buff; //Correct data in RX buffer according to RX
input
logic [127*10:0] Rx_Store;
logic [127:0][7:0] Rx_DataArray;
int i = 0;
```

## 3.2. Attempting to read RX buffer after aborted frame, frame error or dropped frame should result in 0

Three assertions are used to check that the buffer is zero on the specified occasions, and the code for these are included below. All assertions check that DataOut is zero when either of the specified signals are raised, indicating either an aborted frame, a frame error or a dropped frame.

```
property correct_data_rxBuff_Drop;
       @(posedge Clk) $rose(Rx_Drop) |-> DataOut==8'b000000000;
     endproperty
3
4
     property correct_data_rxBuff_Abort;
6
       @(posedge Clk) $rose(Rx_AbortSignal) |-> DataOut==8'b000000000;
     endproperty
8
10
     property correct_data_rxBuff_Error;
11
       @(posedge Clk) $rose(Rx_FrameError) |-> DataOut==8'b000000000;
12
   endproperty
```

## 3.3. Correct bits set in RX status/control register after receiving frame

To assert that the correct bits are set in the status/control register, the assertion below has been written:

```
property Rx_StatusControl; //Correct bits set in Rx status/control-
register after receiving frame

@(posedge Clk) disable iff (!Rst) $rose(Rx_EoF) |->
if(Rx_AbortSignal)

(##0 !Rx_Overflow ##0 Rx_AbortSignal ##0 !Rx_FrameError ##1 !
Rx_Ready, $display("Aborted frame at: ",$time))
else if (Rx_Overflow)
```

The antecedent is activated when Rx\_EoF rises and a if-else statement decides what consequent to when asserting. If either Rx\_AbortSignal, Rx\_Overflow or Rx\_FrameError is high, then then the other two has to be low. If Rx\_AbortSignal or Rx\_FrameError is high then Rx\_Ready must be low and if Rx\_Overflow is high then Rx\_Ready also needs to be high. If there is no abort, overflow or frame error then Rx\_Ready is high.

#### 3.4. Correct TX output according to written TX buffer

This assertion is similar to the assertion for verifying the data in Rx and Rx\_Data in chapter 3.1. It uses the same function,  $in\_out\_equal$ , to compare Tx\_DataArray to the data transmitted on Tx. The function stores Tx\_DataArray when it initialises as the data on the buffer is changed when the transfer has finished. The assertion then logs the data on Tx during the period when Tx\_ValidFrame is high. Afterwards, it compares the data on Tx to Tx\_DataArray, inserting zeros where needed. The code for the assertion is as follows:

```
property Tx_Output; //Tx output is correct based on Tx_buffer
logic[127*10:0] Tx_Store;
logic[127:0][7:0] Tx_DataArray_Log;
int i = 0;

@(posedge Clk) disable iff (!Rst || Tx_AbortedTrans) ($rose(
    Tx_ValidFrame), Tx_DataArray_Log = Tx_DataArray) ##10 (##0 (
    Tx_ValidFrame, Tx_Store[i] = Tx, i++))[*1:$] ##1 ($fell(
    Tx_ValidFrame)) |-> in_out_equal(Tx_DataArray_Log, Tx_Store,
    Tx_FrameSize);
endproperty
```

The assertion fails if the returned result from in\_out\_equal is false. In addition, the assertion is disabled if the transfer is aborted, removing false negatives as Tx is not done transmitting the data when ValidFrame falls, as the transfer is aborted.

#### 3.5. Start and end frame generation

Since the start and end frame have the same pattern, one assertion are written to check that the correct frame are inserted at the beginning and end of a transmission. Once valid frame goes high, transmission starts after two clock cycles, and after valid frame goes low, the end pattern starts after one clock cycle. Unless the frame is abortet. The assertion below uses this by saying if Tx\_ValidFrame changes and Tx\_AbortFrame has not been high two clock cycle ago, the start or end frame sequence must have started to be transmittet within two clock cycles on Tx.

#### 3.6. Zero insertion and removal

To check that zeros are inserted when transmitting, Tx\_NewByte must be high and there has to be either 6 consecutive ones in Tx\_Data or 6 consecutive ones between two consecutive Tx\_Data bytes. If this is true, 24-35 clock cycle later, there must be five ones followed by a zero on the data transmitted on Tx. The code for the assertion performing this check is as follows:

```
property Zero_Insert; //Zero insert

@(posedge Clk) disable iff (!Rst || !Tx_ValidFrame ) Tx_NewByte

##1 (Tx_Data==?8'bxx111111 or Tx_Data==?8'bx111111x or Tx_Data

==?8'b111111xx or (Tx_Data==?8'b1xxxxxx ##1 Tx_Data==?8'

bxxx11111) or

(Tx_Data==?8'b11xxxxxx ##1 Tx_Data==?8'bxxxx1111) or (Tx_Data

==?8'b111xxxx ##1 Tx_Data==?8'bxxxxx111) or (Tx_Data==?8'

b1111xxxx ##1 Tx_Data==?8'bxxxxxx11) or (Tx_Data==?8'b1111xxx

##1 Tx_Data==?8'bxxxxxx1)

##[24:35] Tx[*5] |=> !Tx;

endproperty
```

To check that zeros are removed when receiving, the following assertion was written:

```
property Zero_Remove; //Zero removal logic a; reg [7:0] data_RX;
```

```
@(posedge Clk) disable iff (!Rst|| !Tx_ValidFrame) (($rose(Rx) ##1 Rx[*4] ##1 !Rx ##1 (Rx==1 or Rx==0)), a = Rx) |-> ##13 (
Rx_Data==?{2'bxx, a, 5'b11111} or Rx_Data==?{1'bx, a, 6'}
b11111x} or Rx_Data==?{a, 7'b11111xx} or (Rx_Data==?8'
b1xxxxxx ##8 Rx_Data==?{3'bxxx, a, 4'b1111}) or

(Rx_Data==?8'b11xxxxx ##8 Rx_Data==?{4'bxxxx, a, 3'b111}) or (
Rx_Data==?8'b111xxxx ##8 Rx_Data==?{5'bxxxxx, a, 2'b11}) or (
Rx_Data==?8'b1111xxxx ##8 Rx_Data==?{6'bxxxxxx, a, 1'b1}) or (
Rx_Data==?8'b1111xxx ##8 Rx_Data==?{6'bxxxxxx, a, 1'b1}) or (
Rx_Data==?8'b1111xxx ##8 Rx_Data==?{7'bxxxxxx, a, 1'b1}) or (
Rx_Data==?8'b1111xxx ##8 Rx_Data==?{7'bxxxxxx, a, 1'b1}) or (
Rx_Data==?8'b11111xxx ##8 Rx_Data==?{7'bxxxxxx, a, 1'b1}) or (
Rx_Data==?8'b11111xxx ##8 Rx_Data==?{7'bxxxxxxx, a, 1'b1}) or (
Rx_Data==?8'b11111xxx ##8 Rx_Data==?{7'bxxxxxxx, a}));
```

The left side of the expression is true when 5 consecutive ones are recieved followed by a zero. The incoming value after this pattern is stored in a local variable called "a". Then on the right side of the expression, the value in Rx\_Data register should have the 5 consecutive ones followed by the value in the local variable 13 clock cycles later. If this is the case, the expression is true, else, the assertion fails.

#### 3.7. Idle pattern generation and checking

To see if there only ones are generated and transmitted during the idle state, the following assertion was written:

In this assertion the antecedent checks if the transmitter is idle, if it is idle Tx\_FCSDone must be zero for 10 consecutive cycles, there can't be any frame error and Tx\_ValidFrame must be low for 10 consecutive cycles. When this is true, an if-else statement checks that Tx is high for eight cycles, and if Tx\_FCSDone is high after one cycle. Ff it is not, Tx has to be high for eight cycles right after Tx\_ValidFrame was high.

#### 3.8. Abort pattern generation and checking

To see if a flag sequence is detected, the assertion provided with the project files is used. Tt detects when there is a flag sequence in Rx and if Rx\_FlagDetect is high two clock cyles later, the assertion passes. The code for the assertion is as follows:

```
sequence Rx_flag;
!Rx ##1 Rx [*6] ##1 !Rx;
endsequence

// Check if flag sequence is detected
property Abort_pattern;
@(posedge Clk) Rx_flag |-> ##2 Rx_FlagDetect;
endproperty
```

An assertion to check both the error signal generation and checking has been made. It checks that Tx\_AbortFrame has risen, and if it has, the assertion gets evaluated, then a non overlapping implication and a time delay of 3 clock cycles followed by the avbort sequence has to be generated on Tx, then after 3 clock cycles the Rx\_AbortSignal must be asserted. This code is as follows:

```
sequence abort;
!Tx ##1 Tx ##1 Tx ##1 Tx ##1 Tx ##1 Tx ##1 Tx;
endsequence

property Verify8; //Abort signal generated correctly and checked by
Rx

@(posedge Clk) disable iff (!Rst) $rose(Tx_AbortFrame) |=> ##3
abort ##3 $rose(Rx_AbortSignal);
endproperty
```

#### 3.9. When aborting frame during transmission, Tx\_AbortedTrans should be asserted

To check that Tx\_AbortedTrans is asserted during transmission the assertion below is used:

```
property Tx_AbortedTrans; //Aborting frame during transmission asserts Tx_AbortedTrans

@(posedge Clk) disable iff (!Rst) $rose(Tx_AbortFrame) ##0
    Tx_DataAvail |-> Tx_AbortedTrans;

endproperty
```

Tx\_AbortFrame has to rise and Tx\_DataAvail has to be high for the assertion to be evaluated and then Tx\_AbortedTrans must be high the same clock cycle for it to be true.

## 3.10. Abort pattern detected during valid frame should generate Rx\_AbortSignal

To assert that the Rx\_AbortSignal is high when abort pattern is detected during a valid frame, the Rx\_ValidFrame signal must remain stable and the Rx\_AbortSignal has to go from zero to one on the antecedent of the expression. If this is true, the abort pattern needs to have happened 4 to 10 clock cycles ago for the assertion to pass. The code for the assertion is as follows:

#### 3.11. CRC generation and checking

To check that the CRC is generated properly, the function checkCRC is used. The function calculates the CRC for the data in Tx\_DataArray and compares it with the CRC calculated by the DUT. The function is as follows:

```
function automatic logic checkCRC([127:0] [7:0] arrayA, int size,
       logic FCSen); //Function for performing CRC-check
        automatic logic noError = 1'b1;
2
        logic [15:0] tempCRC;
3
        logic [23:0] tempStore;
          $display("InArray = %h", arrayA[10:0]);
5
          $display ("Framesize = %d", size);
6
7
     tempCRC = \{arrayA [size -1], arrayA [size -2]\};
8
     \operatorname{arrayA}[\operatorname{size} -1] = '0;
9
     \operatorname{arrayA}[\operatorname{size} -2] = '0;
10
11
        tempStore[7:0] = arrayA[0];
12
        tempStore[15:8] = arrayA[1];
13
14
        for (int i = 2; i < size; i++) begin
15
          tempStore[23:16] = arrayA[i];
16
          for (int j = 0; j < 8; j++) begin
17
             tempStore[16] = tempStore[16] ^ tempStore[0];
18
             tempStore [14] = tempStore [14] ^ tempStore [0];
19
```

```
tempStore[1]
                               = tempStore[1]
                                                      tempStore [0];
20
                                                    ^ tempStore[0];
             tempStore [0]
                               = tempStore [0]
21
             tempStore = tempStore >> 1;
22
           end
23
        end
24
           $display("time = %t", $time);
25
26
27
           $\display("\tempCRC =\%h", \tempCRC);
28
           $\display(\cong \calcCRC =\%h\cong \tau \tau \text{tempStore}[15:0]);
29
30
31
       if (FCSen) begin
           $\display("\text{Return} = \%b", \text{tempCRC} == \text{tempStore}[15:0]);
32
33
          return (tempCRC = tempStore[15:0]);
34
35
          end else begin
36
           $display("Return force = 1");
37
38
           return 1'b1;
39
        end
40
   endfunction
41
```

To check if the CRC is generated and checked properly, two assertions were made. First, the generate assertion initially stores the data on Tx\_DataArray, along with the framesize, when Tx\_FCSDone is finished. The assertion then waits for the first match of Tx\_WriteFCS, using the first\_match-operator to avoid trigging on more than two subsequent Tx\_WriteFCS cycles. After 1 to 10 clock cycles, Tx\_WriteFCS is active again, and the data on Tx\_Data is stored to the local buffer variable already storing Tx\_DataArray. The data on this cycle, and the next, is the calculated CRC. The data is input into the checkCRC function and compared. The code for the generate assertion is as follows:

To check the CRC value on Rx, the assertion performs the same actions as for the generation. The difference is that it stores the received Rx\_Data in a register and uses that for the CRC-checking. The assertion checks that Rx\_FrameError is the opposite of the value returned from the checkCRC-function. The code for the CRC check function

is as follows:

### 3.12. Check if Rx\_EoF is generated after receiving a whole Rx Frame

To see if the Rx\_EoF is high when a frame is received, the code below was written. The assertion gets evaluated if Rx\_ValidFrame goes from high to low. For the assertion to be true, Rx\_EoF has to be low and then rise after one clock cycle and then low again after another clock cycle. In hindsight, the \$rose and \$fell functions in SystemVerilog could have been used to simplify the antecedent expression.

## 3.13. Check if Rx\_Overflow is asserted after receiving more than 128 bytes

In this assertion, Rx\_StartFCS has to go from high to low, then 6 cycles later Rx\_NewByte has to be high 129 or more times. To check that Rx\_NewByte has been high 129 times, the non-consecutive repetition operator is used. When the left side of the expression is true, a non overlapping implication is used so that Rx\_Overflow must be high after one cycle. The code for the assertion is as follows:

```
property Rx_Overflow; //Rx_Overflow is asserted when receiving more than 128 bytes of data, [->x] = consecutive sequence

@(posedge Clk) disable iff (!Rst || Rx_EoF) $fell(Rx_StartFCS) ##6 (Rx_NewByte)[->129] |=> Rx_Overflow;
endproperty
```

## 3.14. Rx\_FrameSize should be equal to the number of received bytes in a frame

To assert that Rx\_FrameSize is equal to the number of received bytes, the following assertion was written:

```
property Rx\_FrameSize; //Check that Rx_FrameSize is equal to the
   number of bytes received during the frame
int bytecount = 0;
@(posedge Clk) disable iff (!Rst) $rose(Rx_ValidFrame) ##0
   (##[7:9]$rose(Rx_NewByte), bytecount++)[*1:127] ##5 Rx_EoF |->
   ##5 Rx_FrameSize == (bytecount-2);
endproperty
```

In the antecedent, Rx\_ValidFrame must go high. Then Rx\_NewByte has to rise after 7 to 9 cycles, it must do so at least once and not more than 127 times. Each time this happens, a local variable called bytecount is incremented. The antecedent is true when Rx\_EoF is high 5 cycles after Rx\_NewByte is high. On the consequent, Rx\_FrameSize gets compared to the bytecount after 5 cycles. The total bytecount is subtracted by two to account for the two FCS-frames which are not included in Rx\_FrameSzie.

### 3.15. Rx\_Ready should indicate byte(s) ready to be read in Rx\_buffer

To check if the buffer is ready to be read, Rx\_EoF signal get checked if it goes from high to low after Rx\_Ready is set to high. This assertion is as follows:

```
property Rx_Ready; //Rx_Ready should indicate bytes in RX buffer are
ready to be read
@(posedge Clk) disable iff (!Rst) $rose(Rx_Ready) ##1 Rx_Ready
|-> $fell(Rx_EoF);
endproperty
```

### 3.16. Non-byte aligned data or error in FCS checking should result in frame error

To assert that Rx\_FrameError is high when there is non-byte aligned transfer, Rx\_FlagDetect gets checked if it is high 1-7 clock cycles after Rx\_NewByte is high. When that happens Rx\_FrameError must go high 2 clock cycles later. This assertion is as follows:

```
property Byte_align; //Check if non-byte aligned transfer. During normal operation, Rx_Newbyte and Rx_FlagDetect are triggered simultaneously.
```

```
@(posedge Clk) disable iff (!Rst) Rx_NewByte ##[1:7]
Rx_FlagDetect
|-> ##2 $rose(Rx_FrameError);
endproperty
```

A frame error as a result of an error in the FCS checking is included in the assertion for the FCS checking in chapter 3.11

### 3.17. Tx\_Done should be asserted when the entire TX buffer has been read for transmission

To see that Tx\_Done is asserted when the buffer has been read, Tx\_DataAvail gets checked if it has gone from high to low. If it has, Tx\_Done must have been high one clock cycle ago. The code for this assertion is as follows:

## 3.18. Tx\_Full should be asserted after writing 126 or more bytes to the Tx buffer

The assertion for checking that the transmitter signals when the buffer is full is as follows:

```
property Tx_Full; //Tx_Full should be asserted after writing 126 or more bytes to Tx buffer

@(posedge Clk) disable iff (!Rst) $rose(Tx_Enable) ##1

Tx_DataAvail ##1 Tx_FrameSize == 8'd126 |-> $past(Tx_Full, 2);
endproperty
```

For the antecedent to be true, Tx\_Enable must go high, then after one clock cycle Tx\_DataAvail must be high and then one clock cycle later Tx\_FrameSize has to be equal to 126. For the consequent to be true Tx\_Full has to have been high 2 clock cycles prior for the antecedent to be true.

### 4. Coverage

To check that all different states of the system are reached, a covergroup has been made in the test bench. The code for this is shown below. The internal signals that get covered here are Tx\_FrameSize, Tx\_AbortedTrans, Tx\_Full, Tx\_Done, Rx\_Overflow, Rx\_AbortSignal and Rx\_FrameError. DataIn also gets covered to see that all the different input values are covered. DataIn and FrameSize gets crossed to see that all the different values get covered for all the different frame sizes. This covergroup does not cover all the different sequences of DataIn for all the different frame sizes.

```
//Cover
1
2
   covergroup hdlc_cg () @(posedge uin_hdlc.Clk);
          dataIn: coverpoint uin_hdlc.DataIn {
3
            bins DataIn [] = \{[0:255]\};
            Framesize: coverpoint uin_hdlc.Tx_FrameSize {
                bins FrameSizes [] = \{[0:126]\};
8
            Tx_AbortedTrans: coverpoint uin_hdlc.Tx_AbortedTrans {
g
                bins Tx_not_Aborted = \{0\};
10
                bins Tx_Aborted = \{1\};
11
12
            Tx_Full: coverpoint uin_hdlc.Tx_Full {
13
                bins Tx_not_Full = \{0\};
                bins Tx_Full = \{1\};
15
16
            Tx_Done: coverpoint uin_hdlc.Tx_Done {
17
                bins Tx\_not\_Done = \{0\};
18
                bins Tx_Done = \{1\};
19
20
            Rx_Overflow: coverpoint uin_hdlc.Rx_Overflow {
21
                bins Rx_{no}Overflow = \{0\};
22
23
                bins Rx_Overflow = \{1\};
24
            Rx_AbortSignal: coverpoint uin_hdlc.Rx_AbortSignal {
25
                bins Rx_not_Aborted = \{0\};
                bins Rx_Aborted = \{1\};
27
28
            Rx_FrameError: coverpoint uin_hdlc.Rx_FrameError {
                bins Rx_no_FrameError = \{0\};
30
                bins Rx_FrameError = \{1\};
31
            }
32
```

```
dataIn_and_FrameSize: cross dataIn, Framesize;
endgroup
```

The coverage report is included as Appendix A. There, the random input is used with 3000 random values, followed by a test directly on Rx to simulate an overflow on the receiver, followed by a random test to check that the system works correctly after an overflow. The test results in 100% on all coverpoints but one, the crossed value between DataIn and FrameSize got 99.8%, another test with 10 000 random values was also tried and it got 99.9% coverage. To get 100% coverage, a testbench which goes through all the values for all the different frame sizes could have been written, or the random input test could run for more cycles. This would probably have given the same result in regards to the assertions, as the data on DataIn is the same, albeit in a different order.

TThe coverage report shows that all assertions are triggered and finish without error, except for 4 and 11 which fail 42 times each. The cause of this is that the framesize is less than three. This problem will be discussed in the next chapter.

#### 5. Discussion

During testing, several errors in the DUT were discovered. Framesizes of less than three bytes result in errors in transfer and causes frame errors, most likely as a result of improper CRC-generation. There is another bug with CRC. When the calculated CRC checksum has five consecutive ones, TxChannel inserts a zero from the zero-injection, but RxChannel doesn't remove it, resulting in a non-byte aligned data and a frame error. Other than these edge cases, the HDLC module works as expected, as far as the testing has showed. Another error is that Rx\_Ready is high for one clock cycle simultaneously as Rx\_AbortSignal is high, while it should remain low.

The accuracy of the results of the cross-coverage between Tx\_FrameSize and DataIn is not certain as the data is sample on each positive clock edge of Clk, and as a result several invalid values are registered, such as new DataIN during old frame sizes. How detrimental to the coverage results this is uncertain, but it is minimised by the fact that random input data is used, as this should, given enough simulations, cover most cases of varying DataIn and Tx\_FrameSize.

Whether the use of concurrent assertions was the most effective and accurate way is uncertain, as immediate assertions could have been better in the cases where a specific problem is tested, such as an overflow on Rx or an aborted frame. Still, concurrent assertions allow for more accurate coverage and have in some cases highlighted unexpected situations.

### A. Coverage report

| Name          | File (Line)                  | Failure<br>Count |      | $_{ m unt}$ |
|---------------|------------------------------|------------------|------|-------------|
| /test_hdlc/u_ | assertion_bind/Receive_F     | lagDetect_As     | sert |             |
|               | assertions_hdlc.             | sv (346)         | 0    | 59          |
| /test_hdlc/u_ | assertion_bind/correct_da    | ata_rxBuff_D     | rop. | Ass         |
|               | assertions_hdlc.             | sv(350)          | 0    |             |
| /test_hdlc/u_ | assertion_bind/correct_d     | ata_rxBuff_A     | bor  | t_As        |
|               | assertions_hdlc.             | sv(354)          | 0    |             |
| /test_hdlc/u_ | assertion_bind/correct_d     | ata_rxBuff_E     | rro  | r_As        |
|               | assertions_hdlc.             | sv(358)          | 0    |             |
| /test_hdlc/u_ | assertion_bind/Data_Rx_      | buff_assert      |      |             |
|               | assertions_hdlc.             | sv(362)          | 0    | 28          |
| /test_hdlc/u_ | assertion_bind/Rx_SC_ass     | sert             |      |             |
|               | assertions_hdlc.             | sv(366)          | 0    | 29          |
| /test_hdlc/u_ | assertion_bind/Tx_Outpu      | t_assert         |      |             |
| ,             | assertions_hdlc.             | sv(370)          | 42   | 29          |
| /test_hdlc/u_ | assertion_bind/Flag_asse     | rt               |      |             |
|               | assertions_hdlc.             | sv(374)          | 0    | 59          |
| /test_hdlc/u_ | assertion_bind/Zero_Inse     | rt_Assert        |      |             |
| ,             | assertions_hdlc.             | sv(378)          | 0    | 23          |
| /test_hdlc/u_ | assertion_bind/Zero_Remo     | ove_Assert       |      |             |
| •             | assertions_hdlc.             | sv (382)         | 0    | 244         |
| /test_hdlc/u_ | assertion_bind/IDLE_asse     | ert              |      |             |
| ,             | assertions_hdlc.             | sv (386)         | 0    | 508         |
| /test_hdlc/u_ | assertion_bind/Abort_pat     | ttern_assert     |      |             |
| ,             | assertions_hdlc.             | sv(390)          | 0    |             |
| /test_hdlc/u_ | assertion_bind/Tx_Aborte     | edTrans_Asser    | t    |             |
| ,             | assertions_hdlc.             |                  | 0    |             |
| /test_hdlc/u_ | assertion_bind/Rx_Aborts     |                  |      |             |
| ,             | assertions_hdlc.             |                  | 0    |             |
| /test_hdlc/u_ | assertion_bind/CRC_gene      | rate_Assert      |      |             |
| ,             | assertions_hdlc.             |                  | 42   | 29          |
| /test_hdlc/u_ | assertion_bind/CRC_checl     |                  |      |             |
| ,             | assertions_hdlc.             |                  | 0    | 28          |
| /test_hdlc/u_ | assertion_bind/Rx_EoF_A      |                  |      |             |
| ,             | assertions_hdlc.             |                  | 0    | 29          |
| /test_hdlc/u  | $assertion\_bind/Rx\_Overfl$ |                  |      |             |
|               |                              |                  |      |             |

```
/test_hdlc/u_assertion_bind/Rx_FraneSize_Assert
                          assertions_hdlc.sv(419)
                                                              2788
43
   /test_hdlc/u_assertion_bind/correct_data_rxBuff_Abort_Error
44
                          assertions_hdlc.sv(423)
                                                            0
                                                                 78
   /test_hdlc/u_assertion_bind/Rx_Ready_Assert
46
                           assertions_hdlc.sv(427)
                                                               2898
47
   /test_hdlc/u_assertion_bind/Byte_align_Assert
48
                          assertions_hdlc.sv(431)
                                                            0
                                                                 78
49
   /test_hdlc/u_assertion_bind/Tx_Done_Assert
50
                          assertions_hdlc.sv(435)
                                                               2976
51
   /test_hdlc/u_assertion_bind/Tx_Full_Assert
52
                          assertions_hdlc.sv(439)
53
                                                                112
54
55
56
   COVERGROUP COVERAGE:
57
58
   Covergroup
                                                                Metric
59
       Goal
                Status
60
61
    TYPE /test_hdlc/u_testPr/hdlc_cg
                                                                 99.8\%
62
        100
               Uncovered
       covered/total bins:
                                                                 32521
63
           32907
       missing/total bins:
                                                                    386
64
           32907
       % Hit:
                                                                 98.8\%
65
           100
                                                                100.0\%
       Coverpoint hdlc_cg::dataIn
66
                   Covered
            covered/total bins:
                                                                    256
67
                256
            missing/total bins:
                                                                     0
68
                256
            % Hit:
                                                                100.0\%
69
                100
       Coverpoint hdlc_cg::Framesize
                                                                100.0\%
70
                   Covered
            covered/total bins:
                                                                    127
71
               127
            missing/total bins:
                                                                      0
72
               127
            % Hit:
                                                                100.0\%
73
               100
       Coverpoint \ hdlc\_cg:: Tx\_AbortedTrans
                                                                100.0\%
74
           100
                   Covered
```

| 75 | covered/total bins:                                   | 2      |
|----|-------------------------------------------------------|--------|
| 76 | missing/total bins:                                   | 0      |
| 77 | % Hit:                                                | 100.0% |
| 78 | 100<br>Coverpoint hdlc_cg::Tx_Full                    | 100.0% |
| 79 | 100 Covered covered/total bins:                       | 2      |
| 80 | 2<br>missing/total bins:                              | 0      |
| 81 | 2<br>% Hit:                                           | 100.0% |
| 01 | 100                                                   |        |
| 82 | Coverpoint hdlc_cg::Tx_Done 100 Covered               | 100.0% |
| 83 | covered/total bins:                                   | 2      |
| 84 | missing/total bins:                                   | 0      |
| 85 | % Hit:                                                | 100.0% |
| 86 | 100<br>Coverpoint hdlc_cg::Rx_Overflow<br>100 Covered | 100.0% |
| 87 | covered/total bins:                                   | 2      |
| 88 | missing/total bins:                                   | 0      |
| 89 | % Hit:<br>100                                         | 100.0% |
| 90 | Coverpoint hdlc_cg::Rx_AbortSignal                    | 100.0% |
| 91 | 100 Covered covered/total bins:                       | 2      |
| 92 | 2 missing/total bins:                                 | 0      |
| 93 | % Hit:                                                | 100.0% |
| 94 | 100<br>Coverpoint hdlc_cg::Rx_FrameError              | 100.0% |
| 95 | 100 Covered covered/total bins:                       | 2      |
|    | 2                                                     |        |
| 96 | $ootnotesize 	ext{missing/total bins:} \ 2$          | 0      |
| 97 | % Hit:<br>100                                         | 100.0% |
| 98 | Cross hdlc_cg::dataIn_and_FrameSize                   | 98.8%  |
| 99 | 100 Uncovered covered/total bins:                     | 32126  |

|     | 32512                                                 |           |
|-----|-------------------------------------------------------|-----------|
| 100 | missing/total bins:                                   | 386       |
|     | 32512                                                 |           |
| 101 | % Hit:                                                | 98.8%     |
|     | 100                                                   |           |
| 102 | Covergroup instance \/test_hdlc/u_testPr/hdlc_cg_inst |           |
| 103 |                                                       | 99.8%     |
|     |                                                       | 100       |
|     |                                                       | Uncovered |
| 104 | covered/total bins:                                   | 32521     |
|     | 32907                                                 |           |
| 105 | missing/total bins:                                   | 386       |
|     | 32907                                                 |           |
| 106 | % Hit:                                                | 98.8%     |
|     | 100                                                   |           |