# ESP-PSRAM32 Datasheet



Version 1.1 Copyright © 2018

# **About This Guide**

This document introduces the specifications of ESP-PSRAM32. The document is structured as follows:

| Chapter    | Title                              | Content                                                                                              |
|------------|------------------------------------|------------------------------------------------------------------------------------------------------|
| Chapter 1  | Introduction                       | Overview of this datasheet.                                                                          |
| Chapter 2  | Package Type and Pin Configuration | Introduction to pin layout and pin description of ESP-PSRAM32.                                       |
| Chapter 3  | Power-up Initialization            | Introduction to the power-up initialization timing.                                                  |
| Chapter 4  | Interface Description              | Provides information about address space, page length, drive strength, power-on status and commands. |
| Chapter 5  | Operations in SPI Mode             | Introduction to operations in SPI mode.                                                              |
| Chapter 6  | Operations in QPI Mode             | Introduction to operations in QPI mode.                                                              |
| Chapter 7  | Reset Operation                    | Introduction to reset operation.                                                                     |
| Chapter 8  | Set Burst Length Operation         | Introduction to set burst length operation.                                                          |
| Chapter 9  | Input/Output Timing                | Provides information on input/output timing.                                                         |
| Chapter 10 | Electrical Specifications          | Provides electrical specifications.                                                                  |
| Chapter 11 | Package Information                | Provides package information.                                                                        |
| Chapter 12 | Ordering Information               | Provides ordering information of ESP-PSRAM32.                                                        |
| Appendix A | Device Marking Convention          | Provides information about device marking of ESP-PSRAM32.                                            |

#### **Release Notes**

| Date    | Version | Release notes                          |
|---------|---------|----------------------------------------|
| 2017.06 | V1.0    | First release.                         |
| 2017.08 | V1.1    | Updated Table 11-1 Package Dimensions. |

# **Table of Contents**

| 1. | Intro | duction                        | 1  |
|----|-------|--------------------------------|----|
| 2. | Pin D | Description                    | 2  |
| 3. | Powe  | er-up Initialization           | 3  |
| 4. | Inter | face Description               | 4  |
|    | 4.1.  | Address Space                  | 4  |
|    | 4.2.  | Page Length                    | 4  |
|    | 4.3.  | Drive Strength                 | 4  |
|    | 4.4.  | Power-on Status                | 4  |
|    | 4.5.  | Command/Address Latching Truth | 4  |
|    | 4.6.  | Command Termination            | 5  |
| 5. | Oper  | rations in SPI Mode            | 6  |
|    | 5.1.  | SPI Read Operations            | 6  |
|    | 5.2.  | SPI Write Operations           | 7  |
|    | 5.3.  | QPI Mode                       | 8  |
|    | 5.4.  | SPI Read ID Operation          | 8  |
| 6. | Oper  | rations in QPI Mode            | 10 |
|    | 6.1.  | QPI Read Operations            | 10 |
|    | 6.2.  | QPI Write Operations           | 10 |
|    | 6.3.  | QPI Quad Mode Exit Operation   | 11 |
| 7. | Rese  | et Operation                   | 12 |
| 8. | Set E | Burst Length Operation         | 13 |
| 9. | Input | t/Output Timing                | 14 |
| 10 | .Elec | trical Specifications          | 15 |
|    | 10.1. | Absolute Maximum Ratings       | 15 |
|    |       | Operating Condition            |    |
|    | 10.3  | DC Characteristics             | 15 |

| 10.4. AC Characteristics              | 16 |
|---------------------------------------|----|
| 11.Package Information                | 17 |
| A. Appendix-Device Marking Convention | 18 |



# Introduction

This document provides the specifications of ESP-PSRAM32, which is a 1.8V 32-Mbit of SPI/QPI (serial/quad parallel interface) Pseudo SRAM device. This RAM is configurable as 1-bit input and output separately or 4-bit I/O common interface. This device also has Pseudo-SRAM features. All of the necessary refresh operations are taken care by the device itself.

The table below lists ordering information of ESP-PSRAM32.

Table 1-1. Ordering Information of ESP-PSRAM32

| Product density | Package type | Temperature                 | Product carrier | Green code                                                 | Operating<br>Voltage | Read/Write<br>Operation Mode | SPI mode              |
|-----------------|--------------|-----------------------------|-----------------|------------------------------------------------------------|----------------------|------------------------------|-----------------------|
| 32 Mbit         | SOP8-150 mil | Extended<br>(-25°C ~ +85°C) | Tube            | RoHS<br>Compliant<br>Package and<br>Green/Reach<br>Package | 1.8V                 | 1 KB Pages                   | Standard/<br>Quad SPI |



# Pin Description

ESP-PSRAM32 is offered in an 8-pin SOP8 150 mil. Figure 2-1 shows the pin layout.



Figure 2-1.Pin Layout of ESP-PSRAM32

Table 2-1. Pin Description of ESP-PSRAM32

| Pin       | Signal Type | SPI Mode QPI Mode                                                                             |              |  |  |  |  |
|-----------|-------------|-----------------------------------------------------------------------------------------------|--------------|--|--|--|--|
| VDD       | Power       | Core power supply, 1.8V.                                                                      |              |  |  |  |  |
| VSS       | Ground      | Core supply ground                                                                            |              |  |  |  |  |
| CE#       | Input       | Chip select signal, active low. When CE# input is high, the memory will be in standby status. |              |  |  |  |  |
| CLK       | Output      | Clock signal                                                                                  | Clock signal |  |  |  |  |
| SI/SIO[0] | I/O         | Serial input                                                                                  | I/O[0]       |  |  |  |  |
| SO/SIO[1] | I/O         | Serial output                                                                                 | I/O[1]       |  |  |  |  |
| SIO[3:2]  | I/O         | (I/O[3:2]*)                                                                                   | I/O[3:2]     |  |  |  |  |

Note:

Fast quad read access and quad write access in SPI mode will use SIO[3:2].



# Power-up Initialization

The SPI/QPI includes an on-chip voltage sensor used to start the self-initialization process. When VDD reaches a stable level at above the minimum VDD, the device will need 150 µs to complete its self-initialization process. From the beginning of power ramp to the end of the 150-µs period, CLK should remain LOW, CE# should remain HIGH (to track VDD within 200 mV) and SI/SO/SIO[3:0] should remain LOW.

After the 150-µs period, the device requires at least one clock during CE# high to properly reset. The device will then be ready for normal operation.



Figure 3-1. Power-up Initialization Timing



# **Interface Description**

#### 4.1. Address Space

SPI/QPI PSRAM device is byte-addressable. 32M device is addressed with A\*21:0+.

#### 4.2. Page Length

Read and write operations are always in wrap mode within 1 KB.

### 4.3. Drive Strength

The device powers up in 1/2 driver strength (50 $\Omega$ ).

#### 4.4. Power-on Status

The device powers up in SPI Mode.

At least one clock pulse of CE# high is needed before beginning any operations.

### 4.5. Command/Address Latching Truth

The device recognizes the following commands specified by the various input methods.

Table 4-1. Commands Recognized by ESP32-PSRAM

|                    |      | SPI Mode (QE=0) |     |               | QPI Mode (QE=1) |              |         |           |               |     |              |
|--------------------|------|-----------------|-----|---------------|-----------------|--------------|---------|-----------|---------------|-----|--------------|
| Command            | Code | Cmd             | Add | Wait<br>Cycle | DIO             | MAX<br>Freq. | Cmd     | Add       | Wait<br>Cycle | DIO | MAX<br>Freq. |
| Read               | 0x03 | S               | S   | 0             | S               | 33           | N/A     |           |               |     |              |
| Fast Read          | 0x0B | S               | S   | 8             | S               | 104          | Q       | Q         | 4             | Q   | 84           |
| Fast Read<br>Quad  | 0xEB | S               | Q   | 6             | Q               | 104          | Q       | Q         | 6             | Q   | 104          |
| Write              | 0x02 | S               | S   | 0             | S               | 104          | Q       | Q         | 0             | Q   | 104          |
| Quad Write         | 0x38 | S               | Q   | 0             | Q               | 104          | the sam | ne as 0x0 | 2             |     |              |
| Enter Quad<br>Mode | 0x35 | S               | -   | -             | -               | 104          | N/A     |           |               |     |              |
| Exit Quad<br>Mode  | 0xF5 | N/A             |     |               |                 |              | Q 104   |           |               | 104 |              |
| Reset Enable       | 0x66 | S               | -   | -             | -               | 104          | Q       | -         | -             | -   | 104          |
| Reset              | 0x99 | S               | -   | -             | -               | 104          | Q       | -         | -             | -   | 104          |



| Command             | Code | SPI Mode (QE=0) |     |               |     | QPI Mode (QE=1) |     |     |               |     |              |
|---------------------|------|-----------------|-----|---------------|-----|-----------------|-----|-----|---------------|-----|--------------|
|                     |      | Cmd             | Add | Wait<br>Cycle | DIO | MAX<br>Freq.    | Cmd | Add | Wait<br>Cycle | DIO | MAX<br>Freq. |
| Set Burst<br>Length | 0xC0 | S               | -   | -             | -   | 104             | Q   | -   | -             | -   | 104          |
| Read ID             | 0x9F | S               | S   | 0             | S   | 104             | N/A | 3   |               |     |              |

#### 4.6. Command Termination

All reads and writes must be followed immediately by a clock pulse of CE# high in order to terminate the activated word line for the reads and writes, and set the device into standby status. Failure in doing so will block internal refresh operations until the device is notified of the termination of the read and write word line.



Figure 4-1. Command Termination



# **Operations in SPI Mode**

The device enters SPI mode on power-up by default but can also be switched into QPI mode.

#### 5.1. SPI Read Operations

For all reads, data will be available for tACLK after the falling edge of CLK. SPI reads can be done in three ways:

- 0x03: Serial CMD, Serial IO, slow frequency
- 0x0B: Serial CMD, Serial IO, fast frequency
- 0xEB: Serial CMD, Quad IO, fast frequency



Figure 5-1. SPI Read 0x03 (Max frequency: 33 MHz)



Figure 5-2. SPI Read 0x0B (Max frequency: 104 MHz)





Figure 5-3. SPI Fast Quad Read 0xEB (Max frequency: 104 MHz)

### 5.2. SPI Write Operations



Figure 5-4. SPI Write Command 0x02





Figure 5-5. SPI Quad Write Command 0x38

#### 5.3. QPI Mode

This command switches the device into guad IO mode.



Figure 5-6. Quad Mode Enable 0x35

### 5.4. SPI Read ID Operation

This command is similar to Fast Read. But it has no wait cycles and the device outputs EID value instead of data.





Figure 5-7. SPI Read ID 0x9F (Available Only in SPI Mode)

Table 5-1. Known Good Die (KGD)

| KDG[7:0] | Known Good Die Register |
|----------|-------------------------|
| 0x5D     | Pass                    |
| 0x55     | Fail                    |

#### Note:

Default value on this register is (0x55=fail). After the all tests passed then programed as (0x5D= PASS) in manufacturing process.



# **Operations in QPI Mode**

#### 6.1. QPI Read Operations

For all reads, data will be available for tACLK after the falling edge of CLK. QPI reads can be done in two ways:

- 1. 0x0B: Quad CMD, Quad IO, slow frequency
- 2. 0xEB: Quad CMD, Quad IO, fast frequency



Figure 6-1. QPI Fast Read 0x0B (Max Frequency: 84 MHz)



Figure 6-2. QPI Fast Read 0xEB (Max Frequency: 104 MHz)

### 6.2. QPI Write Operations

QPI write command can be input as 0x02 or 0x38. It has nothing to do with clock frequency.

Espressif Systems 10/19 2017.08





Figure 6-3. QPI Write 0x02 or 0x38

### 6.3. QPI Quad Mode Exit Operation

This command will switch the device back into serial IO mode.



Figure 6-4. Quad Mode Exit 0xF5 (Only Available in QPI Mode)



# **Reset Operation**

The reset operation is used as a system (software) reset that puts the device in SPI standby mode, which is also the default mode after power-up. This operation consists of two commands: Reset Enable (RSTEN) and Reset (RST).



Figure 7-1. SPI Reset



Figure 7-2. QPI Reset

The reset operation requires the Reset Enable command to be followed by the Reset command. Any command other than the Reset command after the Reset Enable command will disable the Reset Enable procedure.



# **Set Burst Length Operation**

The set burst length operation toggles the device's burst length wrap between 1024 and 32. The default burst length is 1024.



Figure 8-1. SPI Set Burst Length 0xC0



Figure 8-2. QPI Set Burst Length 0xC0

Espressif Systems 13/19 2017.08



# **Input/Output Timing**



Figure 9-1. Input Timing



Figure 9-2. Output Timing



# **Electrical Specifications**

### 10.1. Absolute Maximum Ratings

Table 10-1. Absolute Maximum Ratings

| Symbol | Parameter                                      | Rating            | Unit | Notes |
|--------|------------------------------------------------|-------------------|------|-------|
| VT     | Voltage to any ball except VDD relative to VSS | -0.3 to VDD + 0.3 | V    | -     |
| VDD    | Voltage on VDD supply relative to VSS          | -0.2 to +2.45     | V    | -     |
| TSTG   | Storage Temperature                            | -55 to +150       | °C   | 1     |

#### Note:

Storage temperature refers to the case surface temperature on the center/top side of the PSRAM.

#### ! Notice:

Exposing the device to stress above the listed absolute maximum ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits specified in this document.

### 10.2. Operating Condition

Table 10-2. Operating Temperature

| Parameter                        | Min | Max | Unit |
|----------------------------------|-----|-----|------|
| Operating temperature (standard) | -25 | 85  | °C   |

### 10.3. DC Characteristics

Table 10-3. DC Characteristics

| Symbol | Parameter                        | Min       | Max     | Unit | Notes |
|--------|----------------------------------|-----------|---------|------|-------|
| VDD    | Supply voltage                   | 1.62      | 1.98    | V    | -     |
| VIH    | Input high voltage               | VDD - 0.4 | VDD+0.2 | V    | -     |
| TIL    | Input low voltage                | -0.2      | 0.4     | V    | 1     |
| VOH    | Output high voltage (IOH=0.2 mA) | 0.8 VDD   | -       | V    | -     |
| VOL    | Output low voltage (IOL=0.2 mA)  | -         | 0.2 VDD | V    | -     |
| ILI    | Input leakage current            | -         | 1       | mA   | -     |



| Symbol | Parameter              | Min  | Max  | Unit | Notes    |
|--------|------------------------|------|------|------|----------|
| VDD    | Supply voltage         | 1.62 | 1.98 | V    | -        |
| ILI    | Input leakage current  | -    | 1    | mA   | -        |
| ILO    | Output leakage current | -    | 1    | mA   | -        |
| ICC    | Read/Write             | -    | 25   | mA   | -        |
| ISB    | Standby current        | -    | 50   | μΑ   | *typical |

### 10.4. AC Characteristics

Table 10-4. Read/Write Timing

| Symbol                           | Parameter                                       | Min  | Max  | Unit             | Notes   |
|----------------------------------|-------------------------------------------------|------|------|------------------|---------|
| <sup>t</sup> CLK                 | CLK period—SPI Read (0x5D)                      | 30.3 | -    | ns               | 33 MHz  |
|                                  | CLK period—QPI Fast Read (0x0B)                 | 11.9 |      |                  | 84 MHz  |
|                                  | CLK period—QPI Fast Read (the other operations) | 9.6  |      |                  | 104 MHz |
| t <sub>CH</sub> /t <sub>CL</sub> | Clock high/low width                            | 0.45 | 0.55 | <sup>t</sup> CLK | -       |
| <sup>t</sup> KHKL                | Clock rise or fall time                         | -    | 1.5  | ns               | -       |
| <sup>t</sup> CPH                 | CE# high between subsequent burst operations    | 1    | -    | <sup>t</sup> CLK | -       |
| <sup>t</sup> CEM                 | CE# low pulse width                             | -    | 4    | μs               | -       |
| tCSP                             | CE# setup time to CLK rising edge               | 3    | -    |                  | -       |
| tsp                              | Setup time to active CLK edge                   | 2.5  | -    | ns               | -       |
| <sup>t</sup> HD                  | Hold time from active CLK edge                  | 2    | -    |                  | -       |
| <sup>t</sup> HZ                  | Chip disable to DQ output high-Z                | -    | 7    |                  | -       |
| <sup>t</sup> ACLK                | CLK to output delay                             | -    | 7    | ns               | -       |
| <sup>t</sup> KOH                 | Data hold time from clock falling edge          | 1.5  | -    |                  | -       |

# Package Information



Figure 11-1. Package Diagram

Table 11-1. Package Dimension (Unit: mm)

| Symbol | Min         | Max  |  |
|--------|-------------|------|--|
| A      | 1.35        | 1.75 |  |
| A1     | 0.05        | 0.10 |  |
| b      | 0.35        | 0.47 |  |
| С      | 0.15        | 0.25 |  |
| D      | 4.75        | 5.05 |  |
| E1     | 3.80        | 4.00 |  |
| Е      | 5.80        | 6.20 |  |
| е      | 1.27 (TYP.) |      |  |
| L      | 0.40        | 0.80 |  |
| Θ      | 0.          | 8.   |  |

### Α.

# Appendix-Device Marking Convention



Figure A-1. Device Marking of ESP-PSRAM32



Espressif IOT Team www.espressif.com

#### Disclaimer and Copyright Notice

Information in this document, including URL references, is subject to change without notice.

THIS DOCUMENT IS PROVIDED AS IS WITH NO WARRANTIES WHATSOEVER, INCLUDING ANY WARRANTY OF MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR ANY PARTICULAR PURPOSE, OR ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION OR SAMPLE.

All liability, including liability for infringement of any proprietary rights, relating to the use of information in this document, is disclaimed. No licenses express or implied, by estoppel or otherwise, to any intellectual property rights are granted herein.

The Wi-Fi Alliance Member logo is a trademark of the Wi-Fi Alliance. The Bluetooth logo is a registered trademark of Bluetooth SIG.

All trade names, trademarks and registered trademarks mentioned in this document are property of their respective owners, and are hereby acknowledged.

Copyright © 2018 Espressif Inc. All rights reserved.