

# Arithmetic Logic Unit (ALU) Design and VHDL Implementation

— Documentation —

Student: Alexandra Ilovan

Group: 30432

Academic Year: 2022-2023

Coordinating Teacher: Dr. Ing. Anca Hangan

# **Table of Contents**

- I. Introduction
- II. Bibliographical Research
- III. Project Planning, Proposal and Analysis
- IV. Design
- V. Implementation
- VI. Simulation and Tests
- VII. Conclusion

### I. Introduction

#### Project Task:

Design an Arithmetic Logic Unit (ALU) that performs the following operations:

- ♦ Addition and Subtraction in Two's Complement
- Increment and Decrement Operations
- ♦ Logical Bitwise AND, OR & NOT Operations
- Logical Negation Operation
- ♦ Left and Right Rotate Operations

The ALU will operate on 32 bit integers represented in Two's Complement.

An accumulator register will be used for storing both one input operand and the result.

The multiplication and division operations will require the usage of an additional circuit.

## II. Bibliographical Research

#### 2.1. What is an ALU

An Arithmetic Logic Unit (ALU) is a main component of the central processing unit (CPU) of every computer system. It is a combinational digital circuit that performs arithmetic and bitwise operations on integer binary numbers.

An ALU generally has three inputs: two of the inputs represent its operands (the data to be operated on), and the other input is a code indicating the operation to be performed (opcode). The output of an ALU is represented by the result of the performed operation. In some cases, the ALU may also provide status inputs/outputs, which are used to transmit information about the previous or the current operation between the ALU and external status registers.



#### 2.2. How to represent numbers in Two's Complement

Since both the operands and the result of the operations performed by the ALU have to be represented in Two's Complement, it is of utmost importance to understand how to obtain their C2 form. In 2's complement representation, or signed notation, the first bit tells about the sign of the number. The convention is that a number with a leading 1 is negative, while a leading 0 denotes a positive value. For instance, in an 8-bit representation, any number in the range [-128, 127] can be written. The name comes from the fact that a negative number is a two's complement of a positive one. [3]

Positive numbers are represented the same as in the sign magnitude method, but when it comes to negative numbers there are a few additional steps that have to be followed. To find out two's complement of a number, one must first be familiar with one's complement. One's complement of a number can be obtained by simply inverting all the 0's into 1's and vice versa.

Steps to find the 2's complement of any number:

- 1. Convert the given number into a binary number system or in the base 2 form
- 2. Find out the 1's complement representation of the given number
- 3. Add 1 to the least significant bit (LSB) of the number

One important advantage of this system is that -0 and +0 are represented the same as 0 is always considered a positive number, unlike in 1's complement.

#### Example: finding the representations of 16 and -16 in 2's complement

Choose the number of bits in the binaries representation. Let's assume we want values in the 8-bit system.
 Write down your number, let's say 16. 16 in binary is 1 0000.
 Add some leading 0's, so that the number has eight digits, 0001 0000. That's 16 in the two's complement notation.
 And what about its counterpart, -16?
 Switch all the digits to their opposite (0→1 and 1→0). In our case 0001 0000 → 1110 1111.
 Add 1 to this value, 1110 1111 + 1 = 1111 0000.
 1111 0000 in the two's complement representation is -16 in decimal notation, and is the 2's complement of 0001 0000.

#### 2.3. How to perform arithmetic operations on numbers represented in C2

1. Addition in C2: the addition operation in C2 works the same way as the addition in binary when both of the operands are positive numbers, but when at least one operand is a negative number, some special cases arise.

# Case 1 - Addition of a positive and negative number, when the positive number has greater magnitude:

- Perform the addition between the positive number and the 2C representation of the negative number
- Drop the carry bit 1 of the output, so that the result is a positive number

Special case: if the register size becomes too big, the sign extension method of the MSB has to be applied in order to preserve the sign of the number.

# Case 2 - Addition of a positive and negative number, when the negative number has greater magnitude:

- Perform the addition between the positive number and the 2C representation of the negative number
- The result will be the 2C representation of the addition output

#### **Case 3 – Addition of two negative numbers:**

- Convert both of the operands to 2C and compute the addition
- Drop the carry bit and then convert the result to 2C [3]

#### 2. Subtraction in C2

To subtract two binary numbers in 2C, the steps below have to be followed:

- 1. Find the 2C value of the subtraend
- 2. Add the minuend to the obtained value
- 3. If the result of the addition has the carry bit 1, drop the carry bit, otherwise the result will be the two's complement of the addition output [3]

#### 3. Multiplication in C2

The methods for multiplying sign-magnitude normally work with 2C numbers if the multiplicand is negative, however some adaptations need to be made if the multiplier is negative. There are two possible methods to handle this situation:

#### Method 1:

- Check if the multiplier is negative
- If it is, take the 2's complement of both operands before multiplying
- Since both operands have been negated, the result will still have the correct sign

#### Method 2:

- Subtract the partial product resulting from the MSB instead of adding it like the other partial products
- The multiplicand's sign bit needs to be extended by one position

#### 4. Division in C2 – repeatedly applying 2C Subtraction

- 1. Take the 2's complement of the divisor and add it to the dividend
- 2. In the following subtraction cycle, the quotient replaces the dividend
- 3. Keep subtracting until the quotient becomes too small or 0; if it is not 0, then it is treated as a remainder

#### 2.4. How to perform operations on bitwise integers in VHDL

- By using the provided packages (std\_logic\_1164, numeric\_std, std\_logic\_arith)
- By using the arithmetic operators (+, -, \*, /) and the provided keywords (and, or, not)
- By using comparison operators (for comparing the divisor and dividend during the division operation for example)
- By using shifting operators (<<, >>) for the left and right rotates

# III. Project Planning, Proposal and Analysis

# 3.1. Project Planning

| Week                       | Corresponding Tasks                                                                                            |  |
|----------------------------|----------------------------------------------------------------------------------------------------------------|--|
| Weeks 1 & 2 (03.10.2022 –  | Choose the theme of the project to be implemented                                                              |  |
| 16.10.2022)                | - Write down the requirements of the project implementation process                                            |  |
|                            | - Research the unknown concepts regarding the theme and                                                        |  |
|                            | general aspects of how to implement it (bibliographical study)                                                 |  |
|                            | • /                                                                                                            |  |
|                            | - Document yourself on how to represent numbers in Two's complement, and how to perform arithmetic and logical |  |
|                            | 1 1                                                                                                            |  |
|                            | operations on them                                                                                             |  |
| Weeks 2 % 4 (17.10.2022    | - Start writing the documentation                                                                              |  |
| Weeks 3 & 4 (17.10.2022 –  | - Make a detailed weekly plan scheduling the tasks and the                                                     |  |
| 30.10.2022)                | progress I want to make every two weeks                                                                        |  |
|                            | - Think about the main building blocks of the project and                                                      |  |
|                            | its future design                                                                                              |  |
|                            | - Research the algorithms that will be used in the making of                                                   |  |
| W1 5 0 6 (21 10 2022       | the project                                                                                                    |  |
| Weeks 5 & 6 (31.10.2022 –  | - Make design decisions                                                                                        |  |
| 13.11.2022)                | - Figure out user interaction with the board                                                                   |  |
|                            | - Start designing the main components needed for a 1-bit                                                       |  |
|                            | ALU                                                                                                            |  |
|                            | - Design how to interconnect the components in order to                                                        |  |
| W. 1. 7. 0. 0. (14.11.2022 | obtain a functioning 32-bit ALU                                                                                |  |
| Weeks 7 & 8 (14.11.2022 –  | - Implement the Arithmetic and Logic Units                                                                     |  |
| 27.11.2022)                | - Implement the Control Unit and Register Unit                                                                 |  |
| Weeks 9 & 10 (28.11.2022 – | - Implement the multiplication and division circuits                                                           |  |
| 11.12.2022)                | - Finish implementing the top level of the project                                                             |  |
| W 1 11 (12 12 2022         | - Start testing on the FPGA board and fix potential bugs                                                       |  |
| Week 11 (12.12.2022 –      | - Record experimental results and finish the first version of                                                  |  |
| 25.12.2022)                | the documentation                                                                                              |  |
| Week 12 (09.01.2023 -      | - Make finishing touches both to the project                                                                   |  |
| 16.01.2023)                | implementation and documentation, test all cases, fix                                                          |  |
|                            | possible problems                                                                                              |  |
|                            | - Present the project along with the documentation                                                             |  |

#### 3.2. Project Proposal

In order to be able to perform the arithmetic and logical operations on numbers represented on 32 bits, the ALU interconnects 32 components that will perform the corresponding operations on 1-bit numbers, generating intermediate results that will lead to obtaining the final 32 bit result. The building blocks of each such component are represented by logic gates and multiplexers.

The accumulator register has the role of storing both the value of one of the input operands and the value obtained as a result of the ALU operations.

The Control Unit (CU) specifies the operation performed by the ALU from the given operationset that is available, by generating some control signals that are specific to each operation and that ensures a proper state transition.

The additional circuit required for the multiplication and division operations will be based on the implementation of some hardware multiplication and division algorithms, being therefore designed like a finite state automata, that is also controlled by the CU. The multiplication operation will be performed through the Shift-and-Add method, while the division will make use of the Restore Division algorithm, both of which will be further explained in the Design section of this documentation.

#### 3.2.1. User Interaction with the Basys3 Board of the Artix7 Family

- User can set the value of the operands using the 16 switch inputs provided by the board (each switch represents 1 bit, the most significant bit being the first from the left)
- Once the values of the operators are set, the user must press the load button corresponding to the appropriate operand
- The user can "move" through the operations by using the left and right buttons of the board (the operation will be done instantly)
- ♦ The user can use the reset button (the one on the middle) to empty the accumulator and dedicated registers

#### 3.3. Project Analysis

The analysis stage aims to provide a more in-depth description of the list of functionalities provided in the project proposal, as well as explain the algorithms that will be used in the implementation of said functionalities.

#### 3.3.1. Analysis of the basic arithmetic operations

#### a. Addition operation

The operation of addition is a fundamental operation, since most arithmetic operations are based on the operation of addition: subtraction is an addition with the opposite of the subtractor, multiplication is a repeated addition, and division is a sequence of subtractions and additions. The starting point in the description of the addition of 32- bit numbers is the addition of single-bit numbers. The equations describing this operation are:

$$S = X_1 \oplus X_2 \oplus Cin$$

$$Cout = X_1 X_2 + (X_1 \oplus X_2) Cin$$

The algorithm used to describe and implement the addition operation on 32-bit numbers is Ripple-Carry Add. The main idea of the algorithm is the propagation of the output transport generated at a lower rank as the input transport for the immediately following rank. Practically the algorithm follows the logic of decimal addition with carry propagation to the immediately higher rank.

Hence, the equations for adding the corresponding bits on the position *i* become:

$$S_i = X_{1i} \oplus X_{2i} \oplus Cin_i$$

$$Cout_i = X_{1i} X_{2i} + (X_{1i} \oplus X_{2i}) Cin_i$$

Should the result of the addition be too large to be represented on 32 bits, an overflow occurs. Such an overrun is recorded within the addition operation, only if:

- the operands have the same sign (for different signs, the representation range cannot be exceeded, the operation actually representing a subtraction)
- the sign of the result differs from the signs of the operands (the available representation range has been exceeded)

Below is a table the displaying all the possible cases when an overflow may or may not occur depending on the signs of the operands:

| $X_1$    | $X_2$    | $X_1 + X_2$ | Overflow |
|----------|----------|-------------|----------|
| $\geq 0$ | $\geq 0$ | $\geq 0$    | No       |
| $\geq 0$ | $\geq 0$ | < 0         | Yes      |
| $\geq 0$ | < 0      | $\geq 0$    | No       |
| $\geq 0$ | < 0      | < 0         | No       |
| < 0      | $\geq 0$ | $\geq 0$    | No       |
| < 0      | $\geq 0$ | < 0         | No       |
| < 0      | < 0      | $\geq 0$    | Yes      |
| < 0      | < 0      | < 0         | No       |

Therefore, overflow detection and signaling is done using the basic combinational logic elements as follows:

$$Overflow+ = X_1X_2 not(S) + not(X_1) not(X_2)S$$

Basically, overflow occurs when the input and output carry of the most significant rank differ:

$$Overflow+ = Cout_{31} \oplus Cin_{31} = Cout_{31} \oplus Cout_{30}$$

b. Subtraction operation

The subtraction operation exploits the advantages of representing binary numbers in 2's complement, starting from the premise that the opposite of a 2's complement number is obtained by incrementing the 1's complement, obtained by negating all the bits corresponding to the number:

$$-x = not(x) + 1$$

Therefore, the subtraction operation is reduced to a simple addition with the opposite of the subtractor, thus obtained:

$$X1 - X2 = X1 + (not(X_2) + 1)$$

The extension of the subtraction operation from 1 bit to 32 bits is performed similarly to that of the addition operation, the subtraction actually representing an addition.

As for scope overflow, in the subtraction operation, it has the opposite meaning to the overflow encountered in the addition operation, and can only be recorded when:

- operands have different signs (in the case of identical signs, the range result cannot be exceeded when subtracting)
- the sign of the result is identical to the sign of the subtractor (the absolute value of the subtractor is greater than the absolute value of the subtrahend)

| $X_1$    | $X_2$    | $X_1 - X_2$ | Overflow |
|----------|----------|-------------|----------|
| $\geq 0$ | $\geq 0$ | $\geq 0$    | No       |
| $\geq 0$ | $\geq 0$ | < 0         | No       |
| $\geq 0$ | < 0      | $\geq 0$    | No       |
| $\geq 0$ | < 0      | < 0         | Yes      |
| < 0      | $\geq 0$ | $\geq 0$    | Yes      |
| < 0      | $\geq 0$ | < 0         | No       |
| < 0      | < 0      | $\geq 0$    | No       |
| < 0      | < 0      | < 0         | No       |

Thus, the logical equation through which an overflow can be obtained from the subtraction operation is:

$$Overflow_- = X_1 not(X_2) not(S) + not(X_1) X_2 S$$

#### c. Increment operation

Incrementation represents the operation by which the operand in question increases its value by 1.

$$x \leftarrow x + 1$$

Since the increment operation reduces to an addition where the second operand has the value equal to 1, the algorithms, rules and overflow cases detailed in the description of the addition operation remain fully valid.

#### d. Decrement operation

Analogous to the increment operation, decrementation is defined as the operation by which the operand in question decreases its value by 1.

$$x \leftarrow x - 1$$

Since the decrement operation reduces to a subtraction where the second operand has the value equal to 1, the algorithms, rules and overflow cases detailed in the description of the subtraction operation remain fully valid.

#### e. Negation

The negation operation aims to obtain the opposite of a number.

This uses the properties of the 2's complement representation, which is based on the idea that the opposite of a number is obtained by complementing all the bits in the binary representation of the number and incrementing the resulting value. Basically, the 1's complement of the number whose opposite value is desired is obtained, and then the value of 1 is added to it, according to the following procedure:

$$\overline{x} = \overline{x}_{31} \overline{x}_{30} \dots \overline{x}_2 \overline{x}_1 \overline{x}_0$$

$$- x = \overline{x} + 1$$

#### 3.3.2. Analysis of logical bitwise operations

#### a. Logical AND

The logical AND operation (AND) is a logical operation that produces a result having the value 1-logical only when both bits representing the operands have the value 1-logical.

The bitwise AND operation is defined according to the following truth table:

| AND |                  |  |  |
|-----|------------------|--|--|
| У   | xy               |  |  |
| 0   | 0                |  |  |
| 1   | 0                |  |  |
| 0   | 0                |  |  |
| 1   | 1                |  |  |
|     | y<br>0<br>1<br>0 |  |  |

Figure 2. Logical AND Boolean truth table

The result of the AND operation with the operands represented on 32 bits is obtained by applying the AND operation on each pair of bits in the same position in the representation of the operands, as follows:

$$Y_i = X_{1i}$$
 and  $X_{2i}$ 

#### b. Logical OR

The logical OR operation is defined as the operation that generates a logical 1 when at least one of the operand bits has the value 1-logical.

The truth table for the logical OR function is:

| OR |   |     |
|----|---|-----|
| x  | У | x+y |
| 0  | 0 | 0   |
| 0  | 1 | 1   |
| 1  | 0 | 1   |
| 1  | 1 | 1   |

Figure 3. Logical OR Boolean truth table

#### c. Logical NOT

The logical NOT operation is a logical operation having only one operand, whose value it negates, according to the following truth table:



#### d. Logical Left Rotate

The Left-Rotate Logical operation performs a circular shift to the left of the component bits of the operand by one binary position. On the position of the least significant bit, freed by rotation, the most significant bit which comes out of the operand will arrive:



After performing a logical left rotation on a 32-bit number  $y = x_{31}x_{30}x_{29}$  ...  $x_1x_0$ , the result will become:

$$y = x_{30}x_{29} \dots x_1x_0x_{31}$$

#### e. Logical Right Rotate

The Left-Rotate Logical operation performs a circular shift to the right of the component bits of the operand by one binary position.



After performing a logical right rotation on a 32-bit number  $y = x_{31}x_{30}x_{29}$  ...  $x_1x_0$ , the result will become:

$$y = x_0 x_{31} \dots x_3 x_2 x_1$$

#### 3.3.3. Analysis of complex arithmetic operations (multiplication and division)

Multiplication and division operations turn out to be the most complex operations performed at the level of the airthmetic logic unit, consisting of a sequence of additions and subtractions, depending on the case.

Thus, for their design and implementation, it is necessary to study and describe specific algorithms by implementing which the desired results can be obtained.

#### a. Multiplication operation

The multiplication operation is basically repeated addition, the simplest binary multiplication algorithm being **Shift-And-Add Multiplication**. This approach is based on adding the operand X1 to himself X2 times, where X1 represents the multiplicand, and X2 multiplier.

Basically, the strategy uses the same logic as decimal multiplication, and can be described by the following steps:

- 1. The digits of the multiplier are considered from left to right
- 2. Each digit of the multiplier is multiplied by each digit of the multiplicand
- 3. The intermediate result obtained is placed one position further to the left compared to the previous result obtained
- 4. The intermediate results obtained are added, respecting the indentation obtained by moving the successive intermediate results one position to the left.

In the case of binary multiplication, each step of the algorithm is simplified, since the only digits in the binary numbering system are 0 and 1. Therefore, if the considered digit of the multiplier is 1, the multiplicand will be copied exactly, with a position further to the left of the previously obtained result, and if the considered figure is 0, a number of 0s equal to the number of digits of the product will also be added further to the left.

The sequence of steps followed by the Shift-And-Add Multiplication algorithm can be found in the logic diagram below:



b. Division operation

The division operation is by far the most cost-intensive and complex one.

In this implementation of the ALU, the algorithm used for binary division will be the **Restoring Division algorithm**. In each step of the algorithm there is a shift of the divisor to the right by one position and a shift of the quotient to the

left by one binary position, the algorithm ending when the divisor becomes less than the remainder of the division.

The basic idea of the algorithm is as follows:

- check if the divisor is less than the remainder
- subtract the divisor from the current value of the remainder
- ♦ if the result of the operation is negative, the next step is to restore the previous value by adding the divisor to the value of the remainder and shifting the quotient to the left by one position, so that the bit Q<sub>0</sub> will have the value 0.

The sequence of steps describing the algorithm are described in the logic diagram below:



## IV. Design

A block diagram containing the main components of the Arithmetic Logic Unit to be designed is presented below:



#### 4.1. Components Presentation

- 1. **Accumulator Register** is used for storing both the first 32-bit operand involved and the result of the operation that was chosen to be performed.
- 2. **Dedicated Register for the second operand** as the name suggests, this register will store the value of the second 32-bit operand, when needed.
- 3. **Program Counter** a counter that ensures an immediate transition from the current instruction in the instruction memory to the next instruction, indicating the location from which the memory read will be made
- 4. **Instruction Memory** a ROM memory that stores hardcoded instructions that are to be tested by the ALU. An instruction requires two operand fields (each on 32 bits) and an op-code field, which represents the code of the operation to be performed by the ALU on the given operands.
- 5. **Control Unit** (**CU**) is responsible with selecting the operation to be performed and storing this information in control signals that will then be transmitted to the Execution Unit. It also establishes the sequence of states through which the circuit passes in order to obtain the result of a given operation, thus requiring to be designed as a finite state automaton.

Each operation has a corresponding op-code, which is represented on 4 bits, since there are 12 operations available. Below is a table presenting the operation encodings:

| OPERATION            | OP CODE |
|----------------------|---------|
| ADD (Addition)       | 0000    |
| SUB (Subtraction)    | 0001    |
| INC (Increment)      | 0010    |
| DEC (Decrement)      | 0011    |
| AND                  | 0100    |
| OR                   | 0101    |
| NOT                  | 0110    |
| NEG (Negation)       | 0111    |
| LR (Left Rotate)     | 1000    |
| RR (Right Rotate)    | 1001    |
| MUL (Multiplication) | 1010    |
| DIV (Division)       | 1011    |

6. **Execution Unit (EU)** – manages the logic behind how to perform all the operations in the list of functionalities. The EU, in turn, consists of four components, as follows:

#### 6.1. Arithmetic Unit

- deals with the operations of arithmetic nature:
  - a. ADD (Addition)
  - b. SUB (Subtraction)
  - c. INC (Incrementation)
  - d. DEC (Decrementation)
  - e. NEG (Negation)
- its design requires the usage of logic gates, multiplexers and adders

#### 6.2. Logic Unit

- deals with the logical and positional operations:
  - a. Logical AND
  - b. Logical OR
  - c. Logical NOT
  - d. Left Rotate (LR)
  - e. Right Rotate (RR)
- is defined at the most basic level, using interconnected logic gates in order to perform the operations presented above on 32-bit numbers
- 6.3. Multiplication Circuit required for performing the multiplication operation (MUL)
- 6.4. Division Circuit required for performing the division operation (DIV)

The EU takes the value of the first operand from the accumulator register and the value of the second operand from its dedicated register, performs the operation according to the control signals generated by the Control Unit, writes the result in the accumulator register and, using the flag register, sets flags in order to provide information about status of the obtained result, or in case any exceptions were recorded.

- 7. **Flag (Status) Register** stores the values of the flags returned by the Execution Unit post-operation. The following flags can be generated:
  - ♦ Sign flag (S) set to 1 when the result is a negative number
  - ♦ Overflow flag (O) set to 1 when the result is out of range
  - ◆ Parity flag (P) set to 1 when the result is an odd number
  - $\bullet$  Zero flag (Z) set to 1 when the result is 0
  - ◆ Divide By Zero flag (D) (only availabled for the division operation) set to 1 when the divisor has the value 0
  - ◆ Auxiliary Carry flag (A) set to 1 when registering a carry from rank 4 (the least significant 4 bits) to the next immediate rank
  - ◆ Carry flag (C) set to 1 when obtaining a carry for the most significant rank within the result



#### 4.2. Functionalities in relation to Design

In this section of the documentation, I will describe how each operation will be implemented from a design standpoint. For each functionality, it will be described which components are needed and how to use them accordingly.

#### 4.2.1. **Design of the Arithmetic Unit** (part of the **Execution Unit**)

#### 1. Addition (ADD):

The addition of two 1-bit numbers will be done using a 1-bit Full Adder, composed of logic gates according to the equations described in section III (3.3.1). In order to perform the addition between two 32-bit numbers, **32 1-bit full adders** will be interconnected, formind a **Ripple Carry Adder**, where the carry-out ouput of the current rank will be connected to the carry-in input of the next rank.





Figure 13. Ripple Carry Adder on 32 bits Block Diagram

#### 2. Subtraction (SUB):

Performing the subtraction operation will require the usage of the same components as the addition, however with a few slight modifications.

The main difference between addition and subtraction consists of the fact that for subtraction, the second operand has to be negated first using two's complement. Only after negating it can we perform the addition between the two operands.

Therefore, from a design point of view, we will need **32 inverters** in order to negate each bit of the second operand (the subtrahend). Additionally, **32 2:1 multiplexers** will be needed in order to select how the second operator will be represented depending on whether addition or subtraction is performed. The selection of one multiplexer, **sel\_sub** will be set to 1 when subtraction is performed, and to 0 in the case of addition.



#### 3. Incrementation (INC):

Since the increment operation basically represents an addition where the second operand is equal to 1, the logic will be the same as for the addition. What needs to be done in addition is to always have the value of the register dedicated to the second operand set to the value 1, represented on 32 bits, whenever performing an increment. We do this by using a **2:1 multiplexer**, whose selection will coincide with the control **signal LOAD\_OP2\_OR\_1**. The selection will determine whether the value loaded into the second operand will be its normal value or "00000...01H".

#### 4. Decrementation (DEC):

The decrement operation will be implemented analogous to the increment operation, with the exception that we perform a subtraction with the second operand having the value 1. Setting the value of the second operand will be done through the same

control signal used for the increment, but here the **sel\_sub** signal will be also set to logical 1.

#### 5. Negation (NEG):

Negating a number consists of negating all of its bits and adding 1 to the result. Since this operation requires only one operand, we will use the first one, and will have to apply a similar mechanism as the one applied on the second operand for subtraction. We will use once again **32 2:1 multiplexers** in order to select if the input of the adders will take the regular bit values of operand A, or will take their negated values. The dedicated selection for this process will be named **sel\_neg** and will be set to 1 to signal that the negation operation is being performed. After negating all the bits of the given number, the LOAD\_OP2\_OR\_1 control signal will also be used for the same purpose as described above, in order to perform the incrementation by 1 that the negation requires.

Finally, the resulting Arithmetic Unit will be:



#### 4.2.2. **Design of the Logic Unit** (part of the **Execution Unit**)

1. Logical AND – will be implemented according to the Analysis Section, by using 32 AND logic gates on 1 bit, where the inputs will be the bits of the same rank of both operands.



2. Logical OR - analogous to the AND operation, it will require 32 1-bit OR logic gates.



3. Logical NOT – it consists of negating all the bits of the first operand, therefore will require 32 1-bit inverters.



#### 4. Logical Left Rotate (LR)

The logical rotation to the left will be achieved by interconnecting 32 memory cells represented by **D** flip-flops, whose serial outputs will be connected to the serial inputs of the next most significant flip-flop, except for the output of the initially most significant latch, which will be connected to the input of the flip-flop on the least significant position. We put the bits of the operand representation on the parallel inputs of the rotation circuit, and the selection between the serial and parallel inputs will be done by means of 32 2:1 multiplexers, controlled by the LEFT signal. The LEFT signal is active on 0 when loading the bits of the operand in the memory cells. Thus, upon the arrival

of a clock pulse, if the signal LEFT is active on logical 1, the operand will be rotated one position to the left.



#### 5. Logical Right Rotate (RR)

Logical right rotation follows a strategy similar to that of logical right rotation, except that the direction of movement will be reversed. Thus, the serial outputs will connect to the serial inputs of the flip-flops corresponding to the immediately less significant positions, and the output of the flip-flop for the least significant position will connect to the serial input of the flip-flop for the most significant position. Selection between serial and parallel inputs will be done using **32 2:1 multiplexers**, controlled by the signal RIGHT, the reasoning remaining the same as for the logical left rotation.



In the end, the design of the Logic Unit will look like this:



#### 4.2.3. **Design of the Multiplication Circuit** (part of the **Execution Unit**)

In order to figure out how to design and implement the multiplication circuit, we will follow the Shift-and-Add Multiplication method described in the Analysis Section and translate it into hardware language.

The result register RES (represented on 64 bits) is initially set to 0. The RES register is represented on 64 bits to be able to support the basic idea of the algorithm, which, at each step, moves to the left the content of the register D, also defined on 64 bits and intended for storing the divident. Initially  $X_1$ , representing the divident, will be stored in the lower half of the register D. The contents of register M, corresponding to the multiplier, will be initialized with the value  $X_2$ , and the counter N will be loaded with the value 32. The least significant bit of register M,  $M_0$ , will basically determine whether or not the value of the multiplicand will be added to the value stored in the RES register, corresponding to the product. Shifting the contents of the multiplier register to the left will have the effect of shifting the intermediate products to the left by one binary position, and shifting the contents of the D register to the right will allow each digit of the multiplicand to be considered from left to right, similar to the decimal multiplication algorithm.



Since the chosen multiplication algorithm operates only on positive integers, we must use some additional negation circuits to ensure that the absolute values of the operands reach the multiplier and that the result of the division is a negative number, should the two terms of the product have different signs, as follows:



#### 4.2.4. **Design of the Division Circuit** (part of the **Execution Unit**)

The implementation of the division algorithm Restoring Division requires the following design logics: initially, the dividend is loaded into the D register and the divider into the  $D_2$  register, both defined on 64 bits. The 32-bit register Q, corresponding to the division quotient, will be set to 0 and the counter to the value 33. In order to determine whether or not the divider is less than the partial remainder, the contents of the  $D_2$  register will be subtracted from the contents of the D register, where the partial remainders obtained are stored. If the result is negative, the next step is to restore the previous value by adding the value stored in  $D_2$  to the value of the partial remainder and generating a 0 on the least significant position in register Q,  $Q_0$ . If the result of the subtraction operation is negative, a value of 1 will be generated on position  $Q_0$ . In the next step, the divider is shifted to the right by one binary position, thus aligning it with the contents of the register D for the next iteration of the algorithm.



Analogous to the problem encountered in the design of the multiplication circuit, in the case of the division operation it is also necessary to use some negation circuits to ensure that the operands are positive and that the results have the appropriate signs, the quotient being negative if the dividend and the divider have opposite signs , and the rest having the sign of the dividend:



## V. Implementation

The implementation of the Arithmetic and Logic Unit respectively follow the description found in chapters III and IV of this documentation. The top level of both units along with their main components are implemented structurally, while the auxiliary circuits such as multiplexers, AND, OR, NOT gates are written following the behavioral method. Regardless, the implementation approach is described for each circuit in its architecture.

#### 5.1. Implementation of the Arithmetic Unit

The Arithmetic Unit is responsible for performing the arithmetic operations of the ALU, that is: addition (ADD), subtraction (SUB), incrementation (INC) and decrementation (DEC), negation (NEG), and its entity is defined the following way:

```
5 -- 32 bit Arithmetic Unit: ADD, SUB, INC, DEC, NEG operations
6 entity arithmetic_unit is
7 | Port (x1, x2: in std_logic_vector(31 downto 0); -- two 32-bit operands
8 | sel_sub, sel_neg: in std_logic; -- selectors for the Subtraction and Negation operations
9 | y: out std_logic_vector(31 downto 0); -- the 32-bit result
10 | flags: out std_logic_vector(6 downto 0)); -- we have 7 possible flags in our Flag Register
11 | end arithmetic_unit;

Figure 27. Arithmetic Unit Entity definition (Port List)
```

The Arithmetic Unit has three types of ports: input ports (x1, x2), control ports (sel\_sub, sel neg) and output ports (y, flags) and they serve the following purposes:'

- ◆ x1, x2 represent the two 32-bit operands that the operations of the Arithmetic Unit will be performed on
- sel\_sub when it has the value logic ,1', it indicates that the operation that is currently performed is the Subtraction (SUB) operation
- sel\_neg when it has the value logic ,1', it indicates that the operation that is currently performed is the Negation (NEG) operation
- ♦ y the result of the currently performed operation, represented on 32 bits
- flags represents the flags of the Flag Register (described in the Design chapter) that are set after performing the operations

The architecture of the Arithmetic Unit, defined structurally, begins by defining the components that form the unit:

```
13 parchitecture Structural of arithmetic_unit is
                                                   33 | -- 1 bit OR gate
                                                   34 🖯 component or_gate is
16 component full_adder_1bit is
                                                        Port (a, b: in std logic;
                                                   35 !
   Port(a, b, cin: in std_logic;
    result, cout: out std_logic);
                                                   36
                                                          res: out std logic);
19 end component;
                                                   37 \(\hat{\text{o}}\) end component;
21
   -- 2:1 Multiplexer
                                                   38
22 component mux_2_1 is
   Port (x0, x1, sel: in std_logic;
                                                   39 -- 1 bit NOT gate
    y: out std logic);
25 end component;
                                                   40 © component not gate is
   -- 1 bit AND gate with 3 operands
                                                   41 Port (a: in std logic;
28 component and3_gate is
                                                         res: out std logic);
Port (a, b, c: in std_logic;
30 res: out std_logic);
                                                   43 \(\hat{\to}\) end component;
31 end component;
```

Following this, it contains a region where the necessary signals are defined:

```
45 -- signals region
46 signal mux x1, mux x2: std_logic_vector(31 downto 0) := x"00000000";
47 signal inv x1, inv x2: std_logic_vector(31 downto 0) := x"00000000";
48 signal result_sig: std_logic_vector(31 downto 0) := x"00000000";
49 signal carry_sig: std_logic_vector(31 downto 0) := x"000000000";
50 -- flag signals
51 signal sign_flag, overflow_flag, parity_flag, zero_flag, div_by_zero_flag, aux_carry_flag, carry_flag, borrow_flag: std_logic := '0';
52 signal ovf, ovf_add, ovf_sub: std_logic := '0';

Figure 30. Arithmetic Unit architecture signals
```

Finally, the actual implementation of the unit is done by using a for... generate, in which, depending on the index of the unit block, the port maps corresponding to the necessary components are defined.

```
56
     full arithmetic unit: for i in 0 to 31 generate
57
58
    -- implementation of the first block of the Arithmetic Unit
    block0: if i = 0 generate
59
    not1: not gate port map(x1(i), inv x1(i));
60
61
    not2: not gate port map(x2(i), inv x2(i));
62
63 mux sub: mux 2 1 port map (
64
         x0 => x2(i),
65
         x1 => inv x2(i),
66
         sel => sel sub,
67 🔿
         y => mux x2(i));
68
70
         x0 => x1(i),
71
         x1 => inv x1(i),
72
         sel => sel neq,
73 🖨
         y => mux x1(i));
74
75 - adder: full adder 1bit port map (
76
         a => mux x1(i),
77
         b => mux x2(i),
78
         cin => sel sub,
79
         result => result sig(i),
```

Figure~31.1.~Arithmetic~Unit~Implementation~with~for...generate

```
83 |
      -- implementation of the rest of the component blocks of the unit
 84
      other blocks: if i > 0 generate
 85
      not1: not gate port map(x1(i), inv x1(i));
 86
      not2: not gate port map(x2(i), inv x2(i));
 87
 88 mux sub: mux 2 1 port map(
 89
          x0 => x2(i),
 90
          x1 => inv x2(i),
 91
          sel => sel sub,
 92 🖨
          y => mux x2(i));
 93
 94 mux_neg: mux_2_1 port map(
 95
          x0 => x1(i),
 96
          x1 => inv_x1(i),
 97
          sel => sel_neg,
 98 🖨
          y => mux x1(i));
 99
100 adder: full adder 1bit port map(
          a \Rightarrow mux x1(i),
101
102
          b => mux x2(i),
          cin => carry sig(i - 1),
103
104
          result => result sig(i),
105 🗎
          cout => carry sig(i));
     end generate other blocks;
```

Figure 31.2. Arithmetic Unit Implementation with for...generate

In the end, we compute the flags that are set for this Unit, as well as the outputs:

```
-- generating the flags
      sign_flag <= result_sig(31);
113
      ovf_add \le (x1(31) \text{ and } x2(31) \text{ and } (not result_sig(31))) \text{ or } ((not x1(31)) \text{ and } (not x2(31)) \text{ and result } sig(31));
114
115 ovf_sub <= (x1(31) \text{ and } (\text{not } x2(31)) \text{ and } (\text{not result}\_sig(31))) or ((\text{not } x1(31)) \text{ and } x2(31) \text{ and result}\_sig(31));
116
      ovf <= ovf_add when sel_sub = '0' else ovf_sub;
117
      overflow_flag <= '0' when sel_neg = '1' else ovf;</pre>
      parity_flag <= result_sig(0);
120
121 🖯 zero_flag_proc: process(result_sig)
122 begin
123 \stackrel{\cdot}{\bigcirc} case result_sig is
124 🖨
         when x"00000000" =>
              zero_flag <= '1';
126 😓
          when others =>
               zero_flag <= '0';
127 🖨
128 end case;
129 ⊝ end process;
130
131 div_by_zero_flag <= '0';</pre>
                                       -- because we don't perform division in this unit
132 aux_carry_flag <= carry_sig(3);</pre>
133
```

Figure 32.1. Arithmetic Unit Flag computation

```
133
134 \stackrel{'}{\ominus} -- if during the SUB op, the 2nd operand > 1st operand, we need to borrow 1,
135 🖒 -- thus activating the borrow flag
136 borrow_flag_proc: process(x1, x2)
137 | begin
138 G if signed(x1) < signed(x2) then
139
         borrow_flag <= '1';
140 else
141
         borrow_flag <= '0';
142 end if;
143 A end process;
144
145
     carry_flag <= carry_sig(31) when sel_sub = '0' else borrow_flag;
146
147
148
     -- Computing Outputs
149 y <= result sig;
150 | flags <= sign_flag & overflow_flag & parity_flag & zero_flag & div_by_zero_flag & aux_carry_flag & carry_flag;
151
152 \( \ho \) end Structural;
```

Figure 32.2. Arithmetic Unit Flag computation

#### 5.2. Implementation of the Logic Unit

The Logic Unit is responsible for performing the logic operations of the ALU, that is: logical AND, logical OR, logical NOT, logical left rotation, logical right rotation, and its entity is defined the following way:

Figure 33. Logic Unit Entity definition (Port List)

The Logic Unit has three types of ports: input ports (clk, x1, x2), control ports (id\_op, left, right) and output ports (y, flags) and they serve the following purposes:

- ♦ clk input for the clock signals; it is required for the accumulator and dedicated registers
- x1, x2 represent the two 32-bit operands that the operations of the Logic Unit will be performed on
- id\_op control signal that indicates what operation will be performed
- ◆ left control signal that indicates that a logical left rotation is being performed when set to logic, 1'
- right control signal that indicates that a logical right rotation is being performed when set to logic ,1'
- y the result of the currently performed operation, represented on 32 bits

• flags – represents the flags of the Flag Register (described in the Design chapter) that are set after performing the operations

The architecture of the Logic Unit, defined structurally, begins by defining the of the unit:

```
14 - architecture Structural of logic_unit is
     -- components region
16 \stackrel{.}{\ominus} component logic_and_op is
17 Port (x0, x1: in std_logic_vector(31 downto 0);
18 y: out std_logic_vector(31 downto 0));
       y: out std_logic_vector(31 downto 0));
19 dend component;
20
21 \ominus component logic_or_op is
22
     Port (x0, x1: in std_logic_vector(31 downto 0);
23
      y: out std_logic_vector(31 downto 0));
24 \(\hat{\text{c}}\) end component;
26 component logic_not_op is
      Port (x: in std_logic_vector(31 downto 0);
28
      y: out std_logic_vector(31 downto 0));
29 end component;
30
31 component left_rotation_circuit is
32
      Port (clk: in std logic;
33
       x: in std logic vector(31 downto 0);
34
      left: in std logic;
                                                 -- control signal that shows that a shift-left operation is being performed
      y: out std_logic_vector(31 downto 0));
36 end component;
                                              Figure 34.1. Logic Unit Components
38 component right_rotation_circuit is
     Port (clk: in std_logic;
      x: in std_logic_vector(31 downto 0);
41
      right: in std logic;
                                             -- control signal that shows that a shift-right operation is being performed
      y: out std_logic_vector(31 downto 0));
45
     -- 32-bit 5:1 Multiplexer
46 component mux_5_1 is
      Port (x0, x1, x2, x3, x4: in std_logic_vector(31 downto 0);
48
      sel: in std_logic_vector(3 downto 0);
      y: out std_logic_vector(31 downto 0));
49
50 end component;
52
53 signal y and, y or, y not, y rot_left, y rot_right: std logic vector(31 downto 0) := x"000000000";
    signal result_sig: std_logic_vector(31 downto 0) := x"000000000";
55 signal sign_flag, overflow_flag, parity_flag, zero_flag, div_by_zero_flag, aux_carry_flag, carry_flag: std_logic := '0';
                                         Figure 34.2. Logic Unit Components & Signals
```

Following, is the actual implementation of the Logic Unit, containing the port mapping of the components, flag and output computations:

```
58
    logic_and_circuit: logic_and_op port map (x1, x2, y => y_and);
     logic_or_circuit: logic_or_op port map (x1, x2, y_or);
59
60
     logic_not_circuit: logic_not_op port map (x1, y_not);
61
     left_rot_circuit: left_rotation_circuit port map (clk, x1, left, y_rot_left);
     right rot circuit: right rotation_circuit port map (clk, x1, right, y_rot_right);
62
63
     mux5_1: mux_5_1 port map(y_and, y_or, y_not, y_rot_left, y_rot_right, id_op, result_sig);
64
65
     -- flags computation
66
     sign_flag <= result_sig(31);
67
    overflow_flag <= '0';
    parity_flag <= result_sig(0);
68
69
70 process (result_sig)
71 !
    begin
72 🖯 case result_sig is
73 🖨
        when x"00000000" =>
            zero_flag <= '1';
74 🖨
75 🖯
         when others =>
76 🖨
            zero_flag <= '0';
77 \bigcirc end case;
78 \stackrel{\triangle}{\ominus} end process;
```

Figure 35.1. Logic Unit Implementation

```
div_by_zero_flag <= '0';
aux_carry_flag <= '0';
carry_flag <= '0';

-- output computation
y <= result_sig;
flags <= sign_flag & overflow_flag & parity_flag & zero_flag & div_by_zero_flag & aux_carry_flag;

end Structural;
```

Figure 35.2. Logic Unit Implementation

#### 5.3. Implementation of the Multiplication Circuit

The implementation of the multiplication circuit follows the Shift-and-Add Multiplication algorithm for 32-bit positive binary numbers. The entity of the circuit is defined the following way:

```
4 d entity multiplication circuit is
        Port (clk: in std_logic;
              clr: in std logic;
                                    -- clear signal for resetting the operand registers
              x1, x2: in std logic_vector(31 downto 0);
              clr_res_mul: in std_logic; -- reset for the mult. result register
              ld_res_mul: in std_logic; -- parallel load for the result register
10
              ld_m_mul: in std_logic;
                                          -- parallel load for the multiplier register
              ld_d_mul: in std_logic;
                                          -- parallel load for the multiplicand register
              right_shift_m_mul: in std_logic;
                                                 -- right shift signal for shifting the value of the multiplier reg.
              left shift d mul: in std logic;
                                                  -- -- | | -- of the multiplicand reg.
13
              y: out std_logic_vector(63 downto 0);
15
              i0: out std logic; -- stores the least significant bit of the current value of the multiplier
              flags: out std_logic_vector(6 downto 0));
17 🖨 end multiplication_circuit;
```

Figure 36. Multiplication Circuit Ports

Following is the architecture of the multiplication circuit, implemented structurally, with the design presented in the previous chapter in mind:

```
19 architecture Structural of multiplication_circuit is
20 -- components region
21 \(\hat{\text{-}}\) -- Adder on 64 bits
22 © component adder_64bits is
           Port (x1, x2: in std_logic_vector(63 downto 0);
24
                    sub: in std logic;
25
                    cout: out std logic;
                    y: out std_logic_vector(63 downto 0));
27 🛆 end component;
29
       -- Multiplication register, made generic
 30 🖯 component register_n_bits is
           Generic (N : integer := 32);
 32
           Port (data_in : in std_logic_vector(n - 1 downto 0);
                                                                                             -- parallel input
 33
                    left : in std_logic;
                                                                                               -- shift left enable
                    right : in std logic;
                                                                                               -- shift right enable
 34
 35
                    load : in std logic;
                                                                                               -- load enable
                    clr : in std logic;
 36
                                                                                               -- reset
 37
                    serial_in : in std logic;
                                                                                               -- serial input
 38
                    clk : in std logic;
 39
                    data_out : out std logic vector(n - 1 downto 0));
 40 \stackrel{.}{\ominus} end component;
 41
                                        Figure 37.1. Multiplication Circuit Implementation
    signal res: std_logic_vector(63 downto 0) := (others => '0');
    signal ext x1: std logic vector(63 downto 0) := (others => '0');
    signal multiplicand: std_logic_vector(63 downto 0) := (others => '0');
    signal multiplier: std logic_vector(31 downto 0) := (others => '0');
signal sum: std_logic_vector(63 downto 0) := (others => '0');
    signal cout: std_logic := '0';
48
    signal carry_flag, aux_carry_flag, overflow_flag, zero_flag, parity_flag, sign_flag, div_by_zero_flag: std_logic := '0';
49
51
        -- port mapping components
        res register: register_n bits generic map (N => 64) port map (data_in => sum, left => '0', right => '0', load => ld_res mul,
53 🖨
        clr => clr_res_mul, serial_in => '0', clk => clk, data_out => res);
        ext x1 <= x"00000000" & x1:
        multiplicand_register: register_n_bits generic map (N => 64) port map (data_in => ext_x1, left => left_shift_d_mul, right => '0',
       load => ld_d_mul, clr => clr, serial_in => '0', clk => clk, data_out => multiplicand);
       multiplier_register: register_n_bits_generic_map (N => 32) port_map (data_in => x2, left => '0', right => right_shift_m_mul, load => ld_m_mul, clr => clr, serial_in => '0', clk => clk, data_out => multiplier);
57 🖨
58 🖨
        adder: adder_64bits port map (x1 => res, x2 => multiplicand, sub => '0', cout => cout, y => sum);
60
       i0 <= multiplier(0);
```

Figure 37.2. Multiplication Circuit Implementation

```
62
         -- flags computation
63 Ö
         overflow_flag_proc: process (res)
64
         begin
65 ⊖
             if res(63 \text{ downto } 32) = x"00000000" then
                 overflow_flag <= '0';
66
67
68
                 overflow_flag <= '1';
69 🖒
             end if;
70 🖒
        end process overflow_flag_proc;
71
         carry_flag <= '0';
73
         aux_carry_flag <= '0';
74
         parity_flag <= res(0);
         sign_flag <= x1(31) xor x2(31);
75
76
         div_by_zero_flag <= '0';
77
78 🖨
         zero_flag_proc: process (res)
79
80 🖨
             if res = x"000000000000000000 then
81
                 zero_flag <= '1';</pre>
82
83
                 zero_flag <= '0';</pre>
84 🖒
             end if:
85 🖒
        end process zero flag proc;
86
87
88
         flags <= sign flag & overflow flag & parity flag & zero flag & div by zero flag & aux_carry flag & carry flag;
90 \( \hat{\text{end Structural;}} \)
91
```

Figure 37.3. Multiplication Circuit Implementation

#### 5.4. Implementation of the Division Circuit

The Division circuit is also implemented structurally, following the Restoring Division algorithm presented in the Analysis chapter. Below I will attach pictures of the port structure, along with the functionality explained correspondingly.

```
4 entity division_circuit is
       Port (clk: in std logic;
              clr: in std logic;
              x1, x2: in std logic vector(31 downto 0);
              clr_c_div: in std logic; -- reset for the dividend register
                                           -- parallel load of the divident reg.
             ld_d_div: in std_logic;
                                          -- control signal that indicates the usage of the subtractor -- parallel load of the divider reg.
10
              sub_div: in std_logic;
11
              ld_d2_div: in std_logic;
              q0: in std logic;
                                      -- least significant bit of the quotient
12
13
              right_shift_d2_div: in std_logic; -- right shift circuit for the value of the divider
                                                   -- --||-- of the quotient
14
              left shift q div: in std logic;
15
              y: out std_logic_vector(63 downto 0);
              flags: out std logic vector(6 downto 0);
17
              dn: out std logic); -- sign bit of the multiplicand
18 d end division_circuit;
```

The division circuit requires the inclusion of the following components: an adder-subtractor on 64 bits, a generic register on n bits (used for storing the divider, divisor, quotient and remainder), and a generic 2:1 multiplexer for n-bit inputs.

Figure 38. Division Circuit Ports

```
19 |
20 architecture Structural of division circuit is
21 \ominus -- components region
22 - -- Adder on 64 bits
23 🖯 component adder_64bits is
24
        Port (x1, x2: in std_logic_vector(63 downto 0);
25
              sub: in std logic;
26
              cout: out std logic;
27
              y: out std_logic_vector(63 downto 0));
28 \stackrel{.}{\ominus} end component;
29
30 🖯 component register_n_bits is
31
       Generic (N : integer := 32);
32
        Port (data_in : in std logic vector(n - 1 downto 0);
                                                                     -- parallel input
33
               left : in std logic;
                                                                       - shift left enable
34
               right : in std logic;
                                                                      -- shift right enable
              load : in std logic;
35
                                                                      -- load enable
36
              clr : in std logic;
                                                                      -- reset
37
              serial_in : in std logic;
                                                                      -- serial input
              clk : in std_logic;
38
39
              data out : out std logic vector(n - 1 downto 0));
40 end component;
41
    -- 2 to 1 Multiplexer on n bits
42
43 component mux 2 1 n bits is
44
        Generic (n: integer := 32);
45
        Port (x1: in std_logic_vector(n - 1 downto 0);
46
               x2: in std logic vector(n - 1 downto 0);
47
               sel: in std logic;
               y: out std_logic_vector(n - 1 downto 0));
48
49 end component;
     <
```

Figure 39.1. Division Circuit Implementation

```
-- signals region
      signal dividend : std_logic_vector(63 downto 0) := (others => '0');
     signal sum_out : std_logic_vector(63 downto 0) := (others => '0');
signal divisor : std_logic_vector(63 downto 0) := (others => '0');
      signal mux_out : std_logic_vector(63 downto 0) := (others => '0');
      signal ext_x1, ext_x2 : std_logic_vector(63 downto 0) := (others => '0');
57
      signal q, r : std_logic_vector(31 downto 0) := (others => '0');
      signal cout : std logic := '0';
     signal carry_flag, aux_carry_flag, overflow_flag, zero_flag, parity_flag, sign_flag, div_by_zero_flag : std_logic := '0';
60
61
     begin
62
63
           ext_x1 <= x"00000000" & x1;
64
          ext_x2 <= x2 & x"00000000";
65
           \text{mux: } \text{mux} \underline{2} \underline{1} \underline{n} \text{ bits generic map } (n \Rightarrow 64) \text{ port map } (x1 \Rightarrow sum \underline{out}, x2 \Rightarrow ext \underline{x1}, sel \Rightarrow ld \underline{d2} \underline{div}, y \Rightarrow mux \underline{out}); 
66
          d2_register: register_n_bits generic map (N => 64) port map (data_in => ext_x2, left => '0', right => right_shift_d2_div, load => ld_d2_div, clr => clr, serial_in => '0', clk => clk, data_out => divisor);
68 🖨
69 À
70
71 🖯
           d_register: register_n_bits generic map (N => 64) port map (data_in => mux_out, left => '0', right => '0', load => ld_d_div,
72 🖨
          clr => clr, serial_in => '0', clk => clk, data_out => dividend);
73
74 🖯
           q_register: register_n_bits generic map (N => 32) port map (data_in => x"00000000", left => left_shift_q_div, right => '0',
75 🖨
           load => '0', clr => clr_c_div, serial_in => q0, clk => clk, data_out => q);
76
77
           adder: adder_64bits port map (x1 => dividend, x2 => divisor, sub => sub_div, cout => cout, y => sum_out);
78
79
           dn <= dividend(63);
      r <= dividend(31 downto 0);
80
          y <= q & r;
81
```

Figure 39.2. Division Circuit Implementation

```
80
          r <= dividend(31 downto 0);
          y <= q & r;
81
83
          carry_flag <= '0';
          aux_carry_flag <= '0';</pre>
84
          parity_flag <= q(0);
85
          sign_flag <= q(31);
86
          overflow_flag <= '0';
89 🖨
          divide_by_zero_proc: process (x2)
90
91 🖨
             if x2 = x"00000000" then
                  div_by_zero_flag <= '1';
92
93
                 div_by_zero_flag <= '0';
              end if;
96 🖨
          end process divide_by_zero_proc;
97
98 🖨
          zero_flag_proc: process (q)
99
          begin
             if q = x"00000000" then
                  zero_flag <= '1';
101
                 zero_flag <= '0';
103
              end if;
104 🖒
105 🖨
          end process zero flag proc;
106
          flags <= sign_flag & overflow_flag & parity_flag & zero_flag & div_by_zero_flag & aux_carry_flag & carry_flag;
108
109 \( \hat{\text{end Structural;}} \)
```

Figure 39.3. Division Circuit Implementation

#### 5.5. Implementation of the Execution Unit

The Execution Units gathers together all the components described in the first four points of this chapter, thus containing the Arithmetic and Logic Units, the Multiplication and Division Circuits. The execution unit receives the two operands represented on 32 bits as input, and provides the result of the currently selected operation (given by the signals that result from the Control Unit and also represent inputs of the EU) in the form of a 64-bit number represented in Two's Complement, along with the flags that were activated accordingly.

```
4 \stackrel{.}{\ominus} entity execution_unit is
        Port (x1, x2: in std_logic_vector(31 downto 0);
               clk: in std logic;
               clr: in std logic;
               res sel: in std logic vector(1 downto 0);
              idop: in std logic vector(3 downto 0);
                                                       -- operation id
10
              sub: in std_logic;
11
              neg: in std logic;
12
               left: in std_logic;
              right: in std_logic;
                 control signals for the fsm_ctrl multiplier
               clr_res_mul: in std_logic;
16
              ld_res_mul: in std_logic;
17
              ld_m_mul: in std_logic;
18
              ld_d_mul: in std_logic;
19
              right_shift_m_mul: in std_logic;
20
              left_shift_d_mul: in std_logic;
21
               -- control signals for the fsm_ctrl divider
22
              clr c div: in std logic;
23
              ld d div: in std logic;
24
               sub_div: in std logic;
25
              ld_d2_div: in std logic;
              q0: in std_logic;
27
               right_shift_d2_div: in std_logic;
28
               left_shift_c_div: in std_logic;
29
               dn: out std logic;
30
               i0: out std_logic;
31
               flags: out std_logic_vector(6 downto 0);
32
               y: out std_logic_vector(63 downto 0)); -- result on 64 bits, represented in 2's complement
33 \(\hat{\text{d}}\) end execution_unit;
                                                                                   Figure 40. Execution Unit Ports
```

The EU also requires the use of sign extension and zero extension circuits in order to extend the results provided by the Arithmetic and Logic Units represented on 32 bits to 64 bits, since the output signal y will be represented on 64 bits (to fit the results given by the multiplication and division circuits respectively).

Additionally, a complement circuit is needed to transform any negative numbers into positives, since the multiplication and division algorithms are tailored to operate on positive numbers only.

```
102
103
      -- additional circuits
104 
component complement circuit is
105
        Generic (n: integer := 32);
106
         Port (x: in std logic vector(n - 1 downto 0);
107
               y: out std_logic_vector(n - 1 downto 0));
108 🖨 end component;
109
110
     -- used for extending the results of the arithmetic/logic units from 32 bits to 64
111 © component sign extend circuit is
        Generic (initial size : integer := 32;
                  extended size : integer := 64);
114
         Port (data_in: in std logic vector(initial_size - 1 downto 0);
              extended_data: out std_logic_vector(extended_size - 1 downto 0));
116 \ominus end component;
117
118 🖯 component zero_extend_circuit is
119
     Port (data_in: in std_logic_vector(31 downto 0);
120
               extended_data: out std logic vector(63 downto 0));
121 \ominus end component;
                                                           Figure 41. Additional circuits used in the EU
```

#### 5.6. Implementation of the Control Unit

The Control Unit has an extensive list of ports, including a set of control signals for the arithmetic and logic operations, one set for the multiplication operation, and one for the division operation.

```
-- ALU Control Unit
 5 \( \bar{\phi} \) entity control_unit is
           Port (idop: in std_logic_vector(3 downto 0);
clk: in std_logic;
                  start: in std_logic;
clr: in std_logic;
          clr_div: in std_logic;
clr_mul: in std_logic;
                   i0: in std_logic; -- pentru inmultire (inmultitor(0))
dn: in std_logic; -- pentru impartite (deimpartit(31))
                   zero: in std_logic;

    control signals for arithmetic and logical operations

                   sub: out std logic;
                   neg: out std_logic;
                   left: out std_logic;
right: out std_logic;
                   load_acc: out std_logic;
                   load_res_or_op: out std_logic;
                   load_rop2: out std_logic;
load_op2_or_1: out std_logic;
                  load_flags: out std_logic;
stop: out std_logic;
26
                   -- control signals for the fsm_ctrl multiplier clr_res_mul: out std_logic;
                   ld res mul: out std logic;
                   ld_m_mul: out std_logic;
                   ld_d_mul: out std_logic;
                   right_shift_m_mul: out std_logic;
                   left_shift_d_mul: out std_logic;
                   clr_c_div: out std_logic;
                                                                                                                               Figure 42.1. Control Unit Ports
```

```
32
                left_shift_d_mul: out std logic;
33
                 -- control signals for the fsm ctrl divider
                 clr c div: out std logic;
34
35
                ld d div: out std logic;
                sub_div: out std logic;
36
                ld_d2_div: out std_logic;
37
38
                q0: out std logic;
39
                right_shift_d2_div: out std logic;
                left shift c div: out std logic;
40
41
                res_sel: out std logic vector(1 downto 0));
42 \(\hat{\text{\text{-}}}\) end control_unit;
43
                                                             Figure 42.2. Control Unit Ports
```

The Control Unit introduces a new enumerated type *state\_type*, which defines all the states that the ALU cycles through when running. A preview of this type would be the following:

```
46
     type state_type is (
47
         start_state,
48
         load_op_add,
49
         add ex,
50
         load op sub,
51
         sub ex,
52
         load_op_inc,
53
         inc ex,
54
         load_op_dec,
55
         dec ex,
56
         load_op_neg,
57
         neg ex,
58
         load_op_and,
59
         and ex,
60
         load_op_or,
61
         or_ex,
62
         load_op_not,
63
         not ex,
64
         load_op_rot_left,
65
         init rot left,
         rot left ex,
66
67
         load_op_rot_right,
68
         init_rot_right,
         rot right ex,
69
70
          load res alu,
71
         load op mul,
72
          init mul,
      Figure 43. Control Unit enumerated type
```

The architecture of the Control Unit is behavioral and it contains two main processes: one that generates the next state of the ALU depending on the current state and on the inputs, at times, and another one that generates the control signals corresponding to each state. The generated control signals are then sent to the Execution Unit as inputs.

#### 5.7. Implementation of the additional components, useful during testing

As can be seen in *Figure 9* (see *Design chapter*), there are two components outside of the Arithmetic Logic Unit designated block, those being the Instruction Memory and Program Counter, defined the following way:

```
component program_counter is

Port (clk, en, clear: in std_logic;

addr: out std_logic_vector(31 downto 0));

cend component;

component instruction_memory is

Port (address: in std_logic_vector(31 downto 0); -- the current address(the index of the current instruction)

data_out: out std_logic_vector(67 downto 0)); -- current instruction, defined on 68 bits

end component;

component;
```

Figure 44. Additional components ports (PC, ROM)

Those two components are useful during the testing process of the ALU, since the simulation will be conducted in such a manner that the operands and the operations to be performed on them will be stored in the memory, making it easy for the user to switch through results with the press of a button.

The Instruction Memory is a 256x8 ROM memory containing hardcoded data necessary for testing. An instruction contains the hexadecimal values (signed in Two's Complement) of the two operands and a single-digit number representing the ID of the operation to be performed. The format of an instruction stored in the memory is presented below:

```
signal rom: rom_array := (
x"0000000A_00000010_0", -- add (10, 16) = 26 = 0000001Ah

Figure 45. ROM instruction example
```

Here, for instance, the first operand takes the hexadecimal value A (which is 10), the second operand take the hexadecimal value 10 (which is 16). The operation has the ID 0 (all the operation encodings have been presented in the *Design* chapter), which we know represents the addition operation.

The Program Counter gives the addres of the current instruction from the ROM memory described above.

#### 5.8.Implementation of the Top Level Module

The top level module contains all the components presented above, is implemented in a structural manner, and its structure is the following:

```
4 \begin{picture}(100,0) \put(0,0){\line(0,0){100}} \put(0,0){\line(0,0){1
        5 ¦
                                             Port ( next instr en: in std logic;
        6
                                                                                                               clk: in std logic;
       7
                                                                                                                 clr: in std logic;
        8
                                                                                                                 reset: in std logic;
        9
                                                                                                                   start: in std logic;
10
                                                                                                                  stop: out std logic;
11
                                                                                                                result high: out std logic vector(31 downto 0);
12
                                                                                                                result low: out std logic vector(31 downto 0);
13
                                                                                                                  flags: out std logic vector(6 downto 0));
14 \ominus end alu_top;
                                                                                                                                                                                                                                    Figure 46. ALU top level ports
```

### Port description:

- next\_instr\_en: an input that enables the transition to the next instruction in the instruction memory
- *clr*: clears the register values for the operands
- reset: resets the program counter so that it points to the first instruction in the instruction memory
- *start*: signals that the current instruction has started its execution
- *stop*: signals that the current instruction has been completed
- result\_high: output representing the most significant 32 bits of the result
- result low: output representing the least significant 32 bits of the result
- flags: output of the flag register

### 5.9. Implementation of additional hardware components

In order to be able to test the ALU on the Basys3 FPGA Board, it was necessary to implement two auxiliary components with the purpose of ensuring the proper functioning of the board so that the user can visualize the generated results.

Therefore, the needed components are a synchronous monopulse generator, which allows the single activation of a signal at the press of the button associated with it and a seven-segment display, which helps view the data flow and the results obtained by the ALU.

```
26
28
     Port (clk: in std_logic;
29
           btn: in std logic;
30
           en: out std logic);
31 end component;
32
33 \ominus component ssd is
34
        Port ( digit0 : in STD_LOGIC_VECTOR (3 downto 0);
35
              digit1 : in STD LOGIC VECTOR (3 downto 0);
36
              digit2 : in STD LOGIC VECTOR (3 downto 0);
               digit3 : in STD_LOGIC_VECTOR (3 downto 0);
37
38
               clk : in STD LOGIC;
39
               cat : out STD LOGIC VECTOR (6 downto 0);
40
               an : out STD LOGIC VECTOR (3 downto 0));
41 \ominus end component;
```

Figure 47. Additional components ports (MPG, SSD)

# VI. Simulation and Tests

As explained in the previous chapter in section 5.7, the tests that will be run on the board/in the testbench are the set of instructions stored in the ROM memory. The tests were selected so that they would showcase a wide variety of output situations, thus aiming to prove the correctitude of the ALU implementation.

The test cases, along with their corresponding results are presented in the following table:

| 1 <sup>st</sup> operand |             | 2 <sup>nd</sup> operand |           | Opera<br>tion | Result            |             | Flags   |
|-------------------------|-------------|-------------------------|-----------|---------------|-------------------|-------------|---------|
| Hex                     | Dec         | Hex                     | Dec       |               | Hex               | Dec         |         |
| A                       | 10          | 10                      | 16        | ADD           | 1A                | 26          | -       |
| 6                       | 6           | A                       | 10        | ADD           | 10                | 16          | A       |
| FFFFFFA                 | -6          | FFFFFF                  | -16       | ADD           | FFFFFE            | -22         | S,C     |
| 7FFFFFF                 | 2147483647  | 0<br>6FFFFF<br>F        | 187904191 | ADD           | A<br>EFFFFFF<br>E | -268435458  | S,O,A   |
| A                       | 10          | 10                      | 16        | SUB           | FFFFFFF<br>A      | -6          | S,A,C   |
| A                       | 10          | 12                      | 18        | SUB           | FFFFFFF8          | -8          | S,A,C   |
| 80000000                | -2147483647 | 2                       | 2         | SUB           | 7FFFFFE           | 2147483646  | O,A     |
| A                       | 10          | -                       | -         | INC           | В                 | 11          | P       |
| 80000002                | -2147483646 | -                       | -         | INC           | 80000003          | -2147483645 | S,P     |
| FFFFFF8                 | -8          | -                       | 1         | DEC           | FFFFFF7           | -9          | S,P,A,C |
| 80000000                | -2147483648 | -                       | 1         | DEC           | 7FFFFFF           | 2147483647  | O,P,C   |
| A                       | 10          | -                       | 1         | NEG           | FFFFFF6           | -10         | S       |
| FFFFFF6                 | -10         | -                       | -         | NEG           | A                 | 10          | -       |
| A                       | 10          | 9                       | 9         | AND           | 8                 | 8           |         |
| ABC500F1                | 2881814769  | A536221                 | 173236769 | AND           | A410021           | 172032033   | P       |
| A                       | 10          | 9                       | 9         | OR            | В                 | 11          | P       |
| ABC500F1                | 2881814769  | A536221                 | 173236769 | OR            | ABD762F<br>1      | 2883019505  | S,P     |
| A                       | 10          | -                       | -         | NOT           | FFFFFF5           | -11         | S,P     |
| FFFFFF5                 | -11         | -                       | 1         | NOT           | A                 | 10          | -       |
| 80000000                | 2147483648  | -                       | 1         | LR            | 1                 | 1           | P       |
| В                       | 11          | -                       | 1         | LR            | 16                | 22          | -       |
| 10                      | 16          | -                       | -         | RR            | 8                 | 8           | -       |
| В                       | 11          | -                       | -         | RR            | 80000005          | 2147483653  | S,P     |
| A                       | 10          | 6                       | 6         | MUL           | 3C                | 60          | -       |
| FFFFFF6                 | -10         | 6                       | 6         | MUL           | FFFFFC4           | -60         | -       |
| A                       | 10          | FFFFFFF<br>A            | -6        | MUL           | FFFFFC4           | -60         | -       |
| FFFFFF6                 | -10         | FFFFFFF<br>A            | -6        | MUL           | 3C                | 60          | -       |
| A                       | 10          | 0                       | 0         | MUL           | 0                 | 0           | Z       |

| 7FFFFFF  | 2147483647 | 3      | 3  | MUL | 7FFFFF      | 2147483645       | O,P |
|----------|------------|--------|----|-----|-------------|------------------|-----|
|          |            |        |    |     | D           |                  |     |
| С        | 12         | 6      | 6  | DIV | 2           | Q = 2            | Z   |
|          |            |        |    |     | 00000000    | $\mathbf{R} = 0$ |     |
| С        | 12         | 5      | 5  | DIV | 2           | Q = 2            | P   |
|          |            |        |    |     | 00000002    | R = 2            |     |
| FFFFFFF4 | -12        | 5      | 5  | DIV | FFFFFFE     | Q = -2           | P   |
|          |            |        |    |     | FFFFFFE     | R = -2           |     |
| С        | 12         | FFFFFF | -5 | DIV | FFFFFFE     | Q = -2           | P   |
|          |            | В      |    |     | 00000002    | R=2              |     |
| FFFFFFF4 | -12        | FFFFFF | -5 | DIV | 2           | Q = 2            | P   |
|          |            | В      |    |     | FFFFFFE     | R = -2           |     |
| С        | 12         | 0      | 0  | DIV | 0 (division | 0 (division by   | P,D |
|          |            |        |    |     | by 0)       | 0)               | ,   |

Table 1. Simulation test cases table

## 6.1. Testbench Simulation Results



Figure 48.1. Testbench simulation results



Figure 48.2. Testbench simulation results



Figure~48.3.~Testbench~simulation~results



Figure 48.4. Testbench simulation results



Figure 48.5. Testbench simulation results



Figure 48.6. Testbench simulation results



Figure 48.7. Testbench simulation results



Figure 48.8. Testbench simulation results

### 6.2. Basys3 Simulation Results

In order to make the testing process easier to grasp, below is a figure showing the main controls of the board:



### Button description:

- CLR clears the result register: displays "0000" on the seven-segment display
- RST resets the program counter so that it will point to the first instruction in the ROM
- ♦ NEXT\_OP increments the program counter so that it will point to the next instruction in the ROM (moves to the next operation to be performed)
- ♦ RES displays the result of the operation on the SSD

The result requires the use of the switches 0-1 in order to be fully observed:

| [SW1, SW0] value | What is being displayed    |
|------------------|----------------------------|
| 00               | ALU_RES_LOW(15 downto 0)   |
| 01               | ALU_RES_LOW(31 downto 16)  |
| 10               | ALU_RES_HIGH(15 downto 0)  |
| 11               | ALU_RES_HIGH(31 downto 16) |

Table 2. Result displayed according to switch values

Another aspect worth mentioning is the fact that the leds [L06, L00] represent the values of the flag outputs:

| LED turned on | Corresponding Flag       |
|---------------|--------------------------|
| L06           | Sign flag (S)            |
| L05           | Overflow flag (O)        |
| L04           | Parity flag (P)          |
| L03           | Zero flag (Z)            |
| L02           | Divide by Zero flag (D)  |
| L01           | Auxiliary Carry flag (A) |
| L00           | Carry flag (C)           |

Table 3. Leds turned on depending on flags

Lastly, here are some of the results displayed on the Basys3 board:











## VII. Conclusion

In conclusion, the Arithmetic Logic Unit solves one of the most important problems encountered by any computing system, that being operations performed on integers, and thus it must ensure correctness in providing results, since the functioning of other components of the system are strongly tied to it.

Working on this project has helped me not only improve my VHDL coding skills, but also get a better understanding of how the manipulation of integers represented in Two's Complement actually works, allthewhile making me appreciate the complexity of the process even more. I have also learned the basic concepts required for the correct and efficient design and implementation of hardware components, as well as how to program an FPGA device, namely the Basys3 board of the Artix 7 FPGA family, by means of interacting with the Vivado software.

# **Bibliographical Sources**

- [1] Gojko Babic, Arithmetic Logic Unit ALU Design, 2005, <a href="https://web.cse.ohio-state.edu/~crawfis.3/cse675-02/Slides/CSE675">https://web.cse.ohio-state.edu/~crawfis.3/cse675-02/Slides/CSE675</a> 05\_ALUDesign.pdf
- [2] Tutorialpoint, Arithmetic Logic Unit (ALU), <a href="https://www.tutorialspoint.com/arithmetic-logic-unit-alu">https://www.tutorialspoint.com/arithmetic-logic-unit-alu</a>
- [3] M. Morris Mano, Michael D. Cilentti, Digital Design (Fourth Edition), p. 12-17
- [4] Electrical4u, 2's Complement Arithmetic, <a href="https://www.electrical4u.com/2s-complement-arithmetic/">https://www.electrical4u.com/2s-complement-arithmetic/</a>
- [5] Boolean Logic, Princeton University, Boolean Logic (princeton.edu)
- [6] Materials provided in course no. 3 and laboratory work no. 4