



# **Universidade do Minho** Escola de Engenharia

André Barbosa, PG50216 Carlos Soares, PG50280

# **8051 Microcontroller Design**

Master's in Industrial Electronics and Computers Engineering

Embedded Systems

Professor:

**Adriano Tavares** 

September 22, 2022

"Always do your best, don't let the pressure make you panic."

Tupac Shakur

# Contents

| 1 | roduction                | 1                                       |             |  |  |  |  |  |  |
|---|--------------------------|-----------------------------------------|-------------|--|--|--|--|--|--|
| 2 | Ana<br>2.1<br>2.2<br>2.3 | Alysis Requirements                     | 1<br>1<br>1 |  |  |  |  |  |  |
| 3 | Fun                      | damental Theories                       | 3           |  |  |  |  |  |  |
|   | 3.1                      | 8051 Microcontroller                    | 3           |  |  |  |  |  |  |
|   |                          | 3.1.1 Peripherals                       | 3           |  |  |  |  |  |  |
|   |                          | 3.1.2 Timer Operation and Programming   | 3           |  |  |  |  |  |  |
|   |                          | 3.1.3 Interrupt Controller              | 4           |  |  |  |  |  |  |
|   | 3.2                      | Zybo Z-7010                             | 6           |  |  |  |  |  |  |
| 4 | Des                      | Design 8                                |             |  |  |  |  |  |  |
|   | 4.1                      | Instruction Set                         | 8           |  |  |  |  |  |  |
|   | 4.2                      | RAM                                     | 8           |  |  |  |  |  |  |
|   | 4.3                      | ROM                                     | 9           |  |  |  |  |  |  |
|   | 4.4                      | Datapath                                | 10          |  |  |  |  |  |  |
|   |                          | 4.4.1 Register 8-bit                    | 10          |  |  |  |  |  |  |
|   |                          | 4.4.2 Instruction Register              | 10          |  |  |  |  |  |  |
|   |                          |                                         | 11          |  |  |  |  |  |  |
|   |                          | 3 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | 12          |  |  |  |  |  |  |
|   |                          |                                         | 13          |  |  |  |  |  |  |
|   | 4.5                      |                                         | 13          |  |  |  |  |  |  |
|   | 4.6                      |                                         | 14          |  |  |  |  |  |  |
|   | 4.7                      | 1                                       | 14          |  |  |  |  |  |  |
|   | 4.8                      | Tools                                   | 15          |  |  |  |  |  |  |
| 5 | Implementation 17        |                                         |             |  |  |  |  |  |  |
|   | 5.1                      | Global Constants                        | 17          |  |  |  |  |  |  |
|   | 5.2                      | RAM                                     | 18          |  |  |  |  |  |  |
|   |                          |                                         | 18          |  |  |  |  |  |  |
|   |                          | 5.2.2 Debounce                          | 19          |  |  |  |  |  |  |
|   |                          | 5.2.3 RAM                               | 20          |  |  |  |  |  |  |
|   | 5.3                      |                                         | 23          |  |  |  |  |  |  |
|   | 5.4                      | Datapath                                | 26          |  |  |  |  |  |  |
|   |                          | 5.4.1 Instruction Register              | 26          |  |  |  |  |  |  |
|   |                          | 5.4.2 8-bit Register                    | 27          |  |  |  |  |  |  |

|   |      |          | _                     |      |
|---|------|----------|-----------------------|------|
|   |      | 5.4.3    | Program Counter       | . 28 |
|   |      | 5.4.4    | Arithmetic Logic Unit | . 31 |
|   |      | 5.4.5    | Datapath              | . 33 |
|   | 5.5  | Contro   | ol Unit               | . 35 |
|   | 5.6  | Timer    |                       | . 41 |
|   | 5.7  | Interru  | ipt Controller        | . 44 |
|   | 5.8  |          | ayout                 |      |
| 6 | Ver  | ificatio | $\mathbf{n}$          | 50   |
|   | 6.1  | Tests .  |                       | . 50 |
|   |      | 6.1.1    | 8-bit Register        | . 50 |
|   |      | 6.1.2    | RAM                   |      |
|   |      | 6.1.3    | ROM                   |      |
|   |      | 6.1.4    | ALU                   |      |
|   |      | 6.1.5    | Program Counter       |      |
|   |      | 6.1.6    | Instruction Register  |      |
|   |      | 6.1.7    | Timer                 |      |
|   |      | 6.1.8    | Interrupt Control     |      |
|   |      | 6.1.9    | Debounce              |      |
| 7 | Fina | al Test  | Program               | 68   |
| 8 | Gan  | tt Dia   | gram                  | 70   |
| 9 | Refe | erences  | 5                     | 71   |

# List of Figures

| 1  | System overview                                            | 2  |
|----|------------------------------------------------------------|----|
| 2  | Timers and Operating Modes                                 | 4  |
| 3  | ZYBO Device Diagram                                        | 7  |
| 4  | RAM schematic                                              | 9  |
| 5  | ROM schematic                                              | 10 |
| 6  | Register 8-bit schematic                                   | 10 |
| 7  | Instruction Register schematic                             | 11 |
| 8  | ALU schematic                                              | 11 |
| 9  | Program Counter schematic                                  | 12 |
| 10 | Datapath schematic                                         | 13 |
| 11 | Control Unit schematic                                     | 14 |
| 12 | Control Unit execute states schematic                      | 14 |
| 13 | Timer schematic                                            | 15 |
| 14 | Interrupt Control schematic                                | 15 |
| 15 | Output waveform 8-bit register testbench                   | 51 |
| 16 | Output waveform RAM testbench                              | 53 |
| 17 | Output waveform ROM testbench                              | 54 |
| 18 | Output waveform ALU testbench (ADD acc, Immediate)         | 56 |
| 19 | Output waveform ALU testbench (SUBB acc, Immediate)        | 56 |
| 20 | Output waveform ALU testbench (ANL acc, Immediate)         | 56 |
| 21 | Output waveform ALU testbench (ORL acc, Immediate)         | 56 |
| 22 | Output waveform ALU testbench (XRL acc, Immediate)         | 57 |
| 23 | Output waveform Program Counter testbench                  | 58 |
| 24 | Output waveform Program Counter testbench                  | 59 |
| 25 | Output waveform Program Counter testbench - Jump Not Zero. | 59 |
| 26 | Output waveform Program Counter testbench - Jump Zero      | 60 |
| 27 | Output waveform Program Counter testbench - Jump If Not    |    |
|    | Carry                                                      | 60 |
| 28 | Output waveform Instruction Register testbench             | 62 |
| 29 | Output waveform Timer mode 1 testbench                     | 63 |
| 30 | Output waveform Counter mode 1 testbench                   | 64 |
| 31 | Output waveform Interrupt Control testbench                | 65 |
| 32 | Output waveform Debounce testbench                         | 67 |
| 33 | Output waveform Debounce testbench                         | 67 |
| 34 | Task Division: Gantt Diagram.                              | 70 |

# 1 Introduction

This document describes our 8051 design, the test code used to verify it and the physical hardware implementation. The main objective is to design an 8051 Microcontroller, using the Verilog code language, and finally to implement it in hardware using a Field-programmable gate array (FPGA). The procedure followed by the group will go through each step of the waterfall methodology.

# 2 Analysis

In this phase it is intended to present a brief introduction to the problem previously presented as well as to describe the steps for the realization of the project. There are several 8051 instruction sets, however the instruction set to be followed in this project will be the Intel MCS-51.

# 2.1 Requirements

- Two Interrupts;
- One Timer;
- Implement a subset of instructions.

## 2.2 Constraints

- Use Verilog;
- Use Xilinx Vivado;
- This project must be develop by a group of two students;

# 2.3 System Overview

In Figure 1 you can see a simple representation of the 8051 to be designed. It is then possible to separate the project into 4 major categories:

- Unit Control;
- Datapath;
- Peripherals;
- Interrupt Controller.



Figure 1: System overview

# 3 Fundamental Theories

## 3.1 8051 Microcontroller

With the knowledge acquired in course units attended [1], a brief analysis will now be presented that will allow the group to have a better interpretation of the problem and thus find the best possible solution during the design phase.

The 8051 was introduced in 1980 by Intel as one device in the MCS-51 family. This microcontrollers are all based on an 8-bit Complex Instruction Set Computing (CISC) core with Harvard architecture. In other words, the program storage and Random Acess Memory (RAM) are separeted. The instruction set of the MCU-51 family includes 255 Operation Codes (opcodes), and most instructions are executed within one or two machine cycles. All versions of the MCS-51 family have the following common properties:

- 8 bit Central Processing Unit (CPU);
- 128 Byte IRAM;
- 16 bit address bus (up to 64 kB memory);
- Separated External Data Memory (XDATA) and Program Storage Read Only Memory (PSROM);
- Two timers/counters;
- 32 input/output (I/O) pins;
- Integrated Universal Asynchronous Receiver Transmitter (UART) interface;
- Two external interrupts with two priority levels;
- Boolean processor for fast boolean operations;
- Internal clock generation.

#### 3.1.1 Peripherals

#### 3.1.2 Timer Operation and Programming

One of the many tasks performed by a CPU is to time internal and external events [2]. So, a timer/counter is useful in the sense that is able to handle various timing requests independently.

## Functional Description Timers are used for:

- Interval timing;
- Event counting;
- Baud rate generation.

As mentioned before, most of the MCS-51 only have two timers: timer0 and timer1. In the next Figure it is possible to see all their operating modes.

| Mode | Timer 0 & 1                                                                                                |
|------|------------------------------------------------------------------------------------------------------------|
| 0    | 13 bit counter/timer                                                                                       |
| 1    | 16 bit counter/timer                                                                                       |
| 2    | 8 bit counter/timer with<br>auto-reload.<br>Generate Baud rate<br>(Timer 1 only) for<br>UART0 and/or UART1 |
| 3    | Two 8 bit<br>counter/timers<br>(Timer 0 only)                                                              |

Figure 2: Timers and Operating Modes

#### 3.1.3 Interrupt Controller

The 8051 microcontroller has several interrupts sources, such as external interrupts, timer interrupts, and serial communication interrupts. These interrupts allow the microcontroller to perform tasks in a non-sequential order, allowing the microcontroller to respond to events in real-time. The basic theory behind interrupts is that they allow the microcontroller to temporarily halt its current task and execute a specific interrupt service routine (ISR) when an interrupt signal is received. This allows the microcontroller to perform multiple tasks simultaneously, making it more efficient and responsive.

He does have five types of interrupts, each one with its own vector address that the microcontroller uses to jump to the specific interrupt service routine (ISR), based on the interrupt source:

- External interrupts 0 and 1;
- Timer 0 and 1 interrupts:
- Serial communication interrupt (SCI).

These interrupts are organized in a priority hierarchy, with external interrupt 0 having the highest priority and the SCI having the lowest priority. When an interrupt occurs, the microcontroller saves the current state of the program by pushing the contents of the program counter and the status register onto the stack and then jumps to the appropriate interrupt service routine (ISR) to handle the interrupt. Once the interrupt service routine (ISR) is finished executing, the microcontroller retrieves the saved state of the program by popping the contents of the program counter and status register from the stack. This allows the microcontroller to return to the task it was performing before the interrupt occurred. The 8051 also has an interrupt enable (IE) and interrupt request (IR) registers that are used to enable or disable specific interrupts and to check if an interrupt has occurred. This allows the user to have a finer control over the interrupts and the interrupt service routine (ISR) handling.

To summarize this section, when it need it, the 8051 microcontroller processes interrupts in the following way:

- An interrupt signal is received by the microcontroller;
- The microcontroller checks the interrupt enable (IE) register to see if the interrupt is enabled. If the interrupt is not enabled, the microcontroller ignores the interrupt and continues with its current task;
- The microcontroller checks the interrupt request (IR) register to see if the interrupt has occurred. If the interrupt has not occurred, the microcontroller ignores the interrupt and continues with its current task;
- The microcontroller saves the current state of the program by pushing the contents of the program counter and the status register onto the stack;
- The microcontroller disables all interrupts to prevent nested interrupts;
- The microcontroller jumps to the appropriate interrupt service routine (ISR) to handle the interrupt;
- The ISR executes and performs the necessary actions to handle the interrupt;
- Once the ISR is finished executing, the instruction RETI is executed, which causes the microcontroller to retrieve the saved state of the program by popping the contents of the program counter and status register from the stack;

- The microcontroller re-enables interrupts, allowing them to occur again;
- The microcontroller returns to the task it was performing before the interrupt occurred.

# 3.2 Zybo Z-7010

The board to be used will be a **ZYBO Z-7010** which offers us the following features:

- 650Mhz dual-core Cortex-A9;
- DDR3 memory controller with 8 DMA channels;
- High-bandwidth peripheral controllers: 1G Ethernet, USB 2.0, SDIO;
- Low-bandwidth peripheral controller: SPI, UART, CAN, I2C
- Reprogrammable logic equivalent to Artix-7 FPGA:
  - 4,400 logic slices, each with four 6-input LUTs and 8 flip-flops;
  - o 240 KB of fast block RAM;
  - Two clock management tiles, each with a phase-locked loop (PLL) and mixed-mode clock manager (MMCM);
  - 80 DSP slices;
  - Internal clock speeds exceeding 450MHz;
  - On-chip analog-to-digital converter (XADC).
- GPIO: 6 pushbuttons, 4 slide switches, 5 LEDs;
- ZYNQ XC7Z010-1CLG400C;
- Six Pmod connectors (1 processor-dedicated, 1 dual analog/digital, 3 high-speed differential, 1 logic-dedicated);
- among others.

In the Figure 3 is illustrated the ZYBO Zynq-7000 development board and the respective components identification.



Figure 3: ZYBO Device Diagram

27

28

HDMI Sink/Source Connector

Ethernet RJ45 Connector

Power Jack

12

13

14

High-speed Pmods (3)

Logic Pushbuttons (4)

XADC Pmod

# 4 Design

#### 4.1 Instruction Set

As mentioned earlier, the instruction set to follow will be the Intel MCS-51, and using an approach where the instruction format is fixed and formed by 2 bytes, the following instructions have been selected:

- Arithmetic Operations:
  - Add:
  - Subb.
- Logical Operation:
  - And;
  - Or:
  - Xor.
- Boolean:
  - Jump Not Carry;
- Program Branching:
  - Jump Zero:
  - Jump Not Zero;
  - Short jump;
  - Reti.
- Data Transfer Operations:
  - 7 different Mov's:

## 4.2 RAM

The RAM will have 256 bytes, containing a bank of registers from position 0 to 7. The RAM has split in two virtual blocks, each one with 128 bytes, being the first block from position 0 to 127 and representing the internal data memory, and the second block from 128 to 255, that represents the SFR space. Still, it is necessary to include a register bank, with 8 registers, which will be positioned fixedly in positions 0 to 7.

Since the addressing mode for accessing registers is different from that used to access RAM elements, different control signals were used for reading and writing registers and RAM directs. A dual port memory will be used for this, allowing registers and direct RAM values to be modified simultaneously. In figure 4 it is shown the representation of the control signals for modifying the values in RAM.



Figure 4: RAM schematic

In this scheme, it is also represented the control signals that allowed dealing with the SFRs. One of the fundamental SFRs for implementing ISR is the stack pointer. This register should be incremented when a push is identified and the opposite if a pop occurs. The stack pointer value always represents the address of the last element in the stack, and the reset value assigned is 8, i.e. the stack position cannot be changed, and its first value is always stored in RAM position 8.

#### 4.3 ROM

The ROM to be designed can hold 1024 bytes, that is, each memory location will contain 8 bits. The ROM holds all the instructions that will be executed by the program. The next instruction to be executed is the memory position that corresponds to the value of the Program Counter. As Figure 5 shows, whenever you want to read the value of a certain position, it is necessary to enable the rom\_en signal.

The first instruction to be executed will be at position 0x3B in order to avoid collision with the dedicated interrupt vectors.



Figure 5: ROM schematic

# 4.4 Datapath

This section will explore the various elements that make up the datapath, identifying which signals will interfere with its behavior. Likewise, an overview of the datapath will be presented at the end.

## 4.4.1 Register 8-bit

This module will essentially update a value in the input to the register, synchronously, as shown in Figure 6.



Figure 6: Register 8-bit schematic

The register input will be associated with value, and the  $set\_acc$  signal, when positive, updates the internal value of the register with the value of the input. Signal out holds the internal value of the register.

#### 4.4.2 Instruction Register

As shown in Figure 7, this module is quite similar to the previous one, however, the internal register has 16 bits.



Figure 7: Instruction Register schematic

So, in the same way, when  $ir\_load\_high$  takes on value **1'b1**, the 8 least significant bits of the Instruction Register are updated. If  $ir\_load\_low$  takes on a positive value, it is the 8 most significant bits that are updated. The input is nothing more than the output of the ROM. The IR port passes the internal value of the Instruction Register to the output.

# 4.4.3 Arithmetic Logic Unit

Regarding the ALU, it is represented in the scheme of Figure 8.



Figure 8: ALU schematic

It has three inputs, two corresponding to the operands to perform the operation and the other to indicate the instruction to be performed. In a simple way, the *opcode* will be used to identify which operation is to be

performed. Finally, the output shows the value of the result, as well as the resulting condition flags, identified by *condition code*.

### 4.4.4 Program Counter

As for Program Counter, its design is more complex than the previous modules. The program counter will have to deal with program branching instructions, and with situations where interruptions occur. Figure 9 demonstrates the Program Counter schematic.

Starting from the principle, the *inc* flag will tell the counting register that it should be incremented by 1. Subsequently, the set of *inc\_offset*, *jmp\_z*, *jmp\_nz*, *jmp\_nc* flags differ only by the associated condition code flags. While the first one need not check any signals, the other three need to check the condition code flags to modify the Program Counter register. If any of these conditions are fully met the current value of the count register is incremented with the offset specified by *newValue\_8bit*.



Figure 9: Program Counter schematic

Finally, in order to handle interrupts whenever they occur, the control signal *int* will have a positive value whenever one occurs. Then, the *push\_stack* signal will be set to 1 in order to send the current count values to the stack, and afterwards, the *int\_ack* flag is set indicating that an ISR is being executed. When an *pop\_2\_stack* at 1 is detected, the value of the *int\_ack* signal is set to 0, and the program counter continues on its normal path.

### 4.4.5 General

The datapath, which describes the transformations of the contents of the registers, is represented in Figure 10. It is possible to see the representation of all the modules belonging.



Figure 10: Datapath schematic

# 4.5 Control Unit

The state machine that is intended to be used to carry out the desired instructions is represented in Figure 11.

This state machine is composed fundamentally in 5 main states - start, fetch1, fetch2, decode and execute - having one more state for instructions



Figure 11: Control Unit schematic

that require one more clock cycle to execute. The execute state is further decomposed into several states that represent the various instructions, as shown in Figure 12.



Figure 12: Control Unit execute states schematic

#### 4.6 Timer

The timer to be drawn will be timer 0 and modes 0, 1 and 2. The registers associated with this timer will be the registers TCON0, TMOD0, TL0 and TH0. These registers are in the last 128 bytes of the RAM memory.

The Timer's schematic is represented in Figure 13. Basically, the input ports are for updating the value of the SFRs present in RAM, and signal  $P0_{-}1$  is the pin associated with the input that will function as the clock source if the counter mode is selected. The  $tf0_{-}flag$  flag indicates that an overflow has occurred, while  $tr0_{-}flag$  indicates when the count is running.

# 4.7 Interrupt Controller

The interrupt control will inform the processor that an interrupt has occurred and which interrupt vector it is associated with. The events responsible for



Figure 13: Timer schematic

causing an interrupt signal the processor. The events chosen for our adaptation to the 8051 will be: the external interrupt and the timer 0 overflow. The Interrupt Control schematic is shown in Figure 14.



Figure 14: Interrupt Control schematic

The interrupt control system will be a vectored controller, that is, each interrupt has a special address in the interrupt vector. After the execution of the current instruction being executed, the *int\_en* signal will have a positive value, and it will be checked if any events were recorded during the process. If so, the *int* flag will take on a positive value and the program counter value will be updated with the address of the vector associated with the interrupt, i.e, the value of *int\_vector*.

## 4.8 Tools

All the tools used during the design phase which will be used in the implementation phase will be identified and described.

• Xilinx Vivado: for synthesis and analysis of hardware description language (HDL) designs;

- **GitHub**: provider of Internet hosting for software development and version;
- **Draw.io**: is a web-based, free and open-source diagramming software that allows users to create and edit a variety of diagrams.

# 5 Implementation

## 5.1 Global Constants

First, the file containing the opcodes of all the instructions that will be used in this project was written. It behaves like a verilog header that contains the instruction set.

```
'ifndef _OPCODES_V_
  color of the 
  4 //Data transfer
  5 'define MOV_RI
                                                                  8'b0111_1xxx
  6 'define MOV_AR 8'b1110_1xxx
  7 'define MOV_RA 8'b1111_1xxx
  8 'define MOV_AI 8'b0111_0100
  9 'define MOV_AD 8'b1110_0101
10 'define MOV_DA 8'b1111_0101
12 //Arithemtic
13 'define ADD
                                                                  8'b0010_01xx
'define ADD_AI 8'b0010_0100
15 'define SUBB
                                                                  8'b1001_01xx
16 'define SUBB_AI 8'b1001_0100
18 //Logical
19 'define ANL
                                                                  8'b0101_01xx
20 'define ANL_AI 8'b0101_0100
21 'define ORL
                                                                 8'b0100_01xx
22 'define ORL_AI 8'b0100_0100
                                                                  8'b0110_01xx
23 'define XRL
24 'define XRL_AI 8'b0110_0100
26 //Bolean
27 'define JNC
                                                                  8'b1010_0000
29 //Program Branching
30 'define JZ 8'b0110_0000
31 'define JNZ
                                                                  8'b0111_0000
32 'define SJMP
                                                                  8'b1000_0000
33 'define RETI
                                                                  8'b0011_0010
35 'define HALT
                                                                  8'b1001_1000
37 'endif
```

Listing 1: Opcodes for all instructions.

### 5.2 RAM

Afterwards, the Random Access Memory (RAM) was developed. Before looking at the RAM module, two instantiated ram modules will be analyzed, Register bank and Debounce modules.

#### 5.2.1 Register bank

In the Register bank module was set the input and output ports, line 2 to 9 in the Listing 2.

```
module register_bank(
input clock,
input reset,
input write_data,
input read_data,
input [2:0] reg_in_select, //register to write in
input [2:0] reg_out_select, //register to read from
input [7:0] reg_in_data,
output [7:0] reg_out_data
);
```

Listing 2: Register Bank I/Os.

In the following Listing 3 is the register bank that uses a positive edge-triggered flip-flop to update a register bank registerb that consists of eight 8-bit registers. The register bank and an output wire output\_value are declared as 8-bit vectors. The reg[7:0] and registerb[7:0] are 8-bit vectors. The code implements a sequential circuit that updates the values stored in the register bank based on two inputs, reset and  $write\_data$ . If reset is high, the code block initializes all the 8 elements of the register bank to 0 using a for loop. If  $write\_data$  is high, the code block updates the register in the register bank specified by the  $reg\_in\_select$  input with the value of  $reg\_in\_data$ . The value stored in the selected register will be updated on the next positive edge of the clock input.

```
else if(write_data)
begin
registerb[reg_in_select] <= reg_in_data;
end
end</pre>
```

Listing 3: Register Bank data and code block.

The only assign statement of the register bank, Listing 4, assigns the value of  $reg\_out\_data$  based on the value of  $read\_data$ . The  $reg\_out\_data$  is assigned the value of  $registerb[reg\_out\_select]$  if  $read\_data$  is 1'b1. Otherwise,  $reg\_out\_data$  is assigned the value 8'hzz.

```
assign reg_out_data = (read_data == 1'b1) ? registerb[
reg_out_select] : 8'hzz;
```

Listing 4: Register Bank assign statement.

#### 5.2.2 Debounce

In order to remove the bouncing effect from switch inputs that can lead to incorrect readings and cause errors the Debounce module was written. In the Debounce module was set the input and output ports, takes an input *clock* and *button*, and produces an output *outDeb*, Listing 5.

```
module debounce(
input clock,
input button,
output outDeb
);
```

Listing 5: Debounce I/Os.

In the below code block of the Debounce module, Listing 6, it is implemented a simple, efficient debouncing circuit for a switch input. The module detects when the button has been pressed for a sufficient number of clock cycles, filters out any bouncing, and produces a clean output signal. The module has two 10-bit counters,  $ctr_{-}d$  and  $ctr_{-}q$ , and two 2-bit flip-flops,  $sync_{-}d$  and  $sync_{-}q$ , that are used to track the state of the input button. In the initial block the initial values of  $ctr_{-}d$ ,  $ctr_{-}q$ ,  $sync_{-}d$ , and  $sync_{-}q$  to 0. The first always block implements the state machine that counts the number of consecutive clock cycles during which the button is pressed. The state machine increments  $ctr_{-}d$  by 1 on every clock cycle and resets it to 0 if the button is not pressed. The second always block updates the values of  $ctr_{-}q$  and  $sync_{-}q$  on every positive edge of the clock input.

```
reg [9:0] ctr_d, ctr_q;
reg [1:0] sync_d, sync_q;
```

```
4 initial begin
       ctr_d <= 0;
5
       ctr_q <= 0;
6
       sync_d \ll 0;
       sync_q \ll 0;
8
  end
10
  always @(*) begin
11
       sync_d[0] = button;
12
       sync_d[1] = sync_q[0];
13
       ctr_d = ctr_q + 1'b1;
14
15
       if (ctr_q == {10{1'b1}}) begin
16
           ctr_d = ctr_q;
17
       end
18
19
       if (!sync_q[1])
20
21
           ctr_d = 10'd0;
22 end
23
24 always @(posedge clock) begin
       ctr_q <= ctr_d;
       sync_q <= sync_d;</pre>
26
27 end
```

Listing 6: Debounce data and code block.

The output outDeb is assigned the value of 1 if  $ctr_q$  reaches its maximum value of 1023, which indicates that the button has been pressed for a sufficient number of clock cycles to be considered a valid input. Otherwise, outDeb is assigned the value of 0.

```
assign outDeb = ctr_q == {10{1'b1}};
```

Listing 7: Debounce assign statement.

#### 5.2.3 RAM

The listing below shows the RAM module I/Os, it has multiple inputs and outputs defined between the 2 and 34 lines. The inputs include read and write enables for both the register bank and the RAM memory, address inputs for reading and writing, and the data input for writing. The outputs include the data read from the RAM, direct input to the stack, push and pop operations for the stack, flag inputs, inputs and outputs for IO ports (P0 and P1), and outputs for Special Function Registers (SFRs) related to timer and stack, Listing 8.

```
1 module ram(
2 input clock,
3 input reset,
4 input ram_rd_en_reg,
5 input ram_wr_en_reg,
6 input [2:0] ram_reg_in_sel,
7 input [2:0] ram_reg_out_sel,
8 input ram_rd_en_data,
9 input ram_wr_en_data,
input [7:0] ram_rd_addr,
input [7:0]ram_wr_addr,
input [7:0] ram_wr_byte,
output [7:0] ram_rd_byte,
input [7:0] stack_in,
17 input push_stack,
18 input pop_1_stack ,
19 input pop_2_stack,
input tf0_flag,
22 input tr0_flag,
23 input [7:0] PO,
25 output [7:0] P1,
output int_tf0,
output int_ext0,
output [7:0] sfr_tmod,
30 output [7:0] sfr_tcon,
31 output [7:0] sfr_tl0,
32 output [7:0] sfr_th0,
34 output [7:0] stack_out
```

Listing 8: RAM I/Os.

Carrying the RAM module reaching the code block its implemented an 8-bit memory system with a stack, input and output ports, and a timer module. The memory system has 256 bytes of memory, and the stack pointer is initialized to 8'h08, since the stack area actually begins from 8'h08.

The first always block updates the previous state of the  $tr\theta$  and  $tf\theta$  flags from the timer, on the positive edge of the clock signal. The second always block handles various operations, including resetting the memory and stack, writing data to the RAM memory, updating the stack pointer, updating the status of the timer and updating the input and output ports, possible to verify in the Listing 9.

```
1 initial begin
      for(i=0; i < 256; i = i + 1)</pre>
           mem[i] = 8'b00000000;
       stack_pointer = 8'h08;
5
6 end
  always @(posedge clock) begin
      last_tr0 <= tr0_flag;</pre>
      last_tf0 <= tf0_flag;</pre>
10
11
  end
12
13 always @(posedge clock)
14 begin
      if(reset == 1'b1) begin
           for(i=0; i < 256; i = i + 1)
16
                mem[i] = 8'b00000000;
17
19
           stack_pointer <= 8'h08;
       end
20
       else if(ram_wr_en_data)
21
22
       begin
           mem[ram_wr_addr] <= ram_wr_byte;</pre>
23
       end
24
       else if(push_stack == 1'b1) begin
25
           stack_pointer = stack_pointer + 1'b1;
           mem[stack_pointer] <= stack_in;</pre>
27
       end
28
       else if(pop_1_stack==1'b1 || pop_2_stack==1'b1) begin
29
           stack_pointer <= stack_pointer - 1'b1;</pre>
       end
31
       else begin
32
           if(pe_tf0)
33
                mem[tcon_addr][tf0_bit] <= 1'b1;
           if (pe_tr0)
35
                mem[tcon_addr][tr0_bit] <= 1'b1;</pre>
36
37
           mem[p0_addr] <= P0;</pre>
38
       end
39
40 end
```

Listing 9: RAM code block.

Ending the RAM module are described various assignments of signals and the behavior of the system. The first line assigns the  $ram\_rd\_byte$  signal, which is a value to be read from memory. It will be assigned the value stored in memory location specified by  $ram\_rd\_addr$  if  $ram\_rd\_en\_data$  is 1 and  $ram\_rd\_en\_reg$  is 0, otherwise it will be assigned to a don't care value, 8'hzz. The next two lines assign the values of the  $pe\_tf\theta$  and  $pe\_tr\theta$  signals,

which are positive edges of the tf0-flag and tr0-flag signals, respectively. The following four lines assign the values of the sfr-tmod, sfr-tcon, sfr-tl0, and sfr-th0 signals to the values stored in memory at the specified addresses. The int-ext0 signal is assigned 1 if either the external interrupt or all interrupt enable bit is set and p0-0-deb is equal to 1. The int-tf0 signal is assigned 1 if either the timer0 interrupt or all interrupt enable bit is set and the tf0-flag is equal to 1. The P1 signal is assigned the value stored in memory at the specified p1-addr location. The stack-out signal is assigned the value stored in memory at the current stack-pointer location.

Listing 10: RAM assign statements.

## 5.3 ROM

Next, and following the same procedure as the RAM implementation, the ROM (read-omly-memory) memory was implemented, where the instructions executed by the microcontroller will be stored. The listing below shows the ROM module, where the ports to be used between the 2 and 4 lines are defined and subsequently the behavior adopted for reading the data stored in a given position. In essence, the ROM module will serve as the program memory of the microcontroller, where the instructions are stored and can be executed.

The module takes two inputs,  $rom_{-}en$  that is a single-bit signal that enables reading from the memory and  $rom_{-}addr$  a 16-bit address that specifies

the location of the byte to be read. Also  $rom_byte$  a 8-bit data byte that is output from the memory.

```
module rom(
input rom_en,
input [15:0] rom_addr,
output [7:0] rom_byte

5 );
```

Listing 11: Rom I/Os.

On following ROM implementation the memory is implemented as a register array ROM that is initialized in the initial block with a fixed set of instructions. The instructions are binary representations of assembly code operations for the microcontroller. For example, ROM[3] = 8"b11100101"; sets the fourth location of the memory (indexed from 0) to 11100101 in binary, which is an instruction to move data directly to the accumulator register of the microcontroller.

```
reg [7:0] ROM[0:1040]; //1k
3 initial begin
5 \text{ ROM}[3] = 8'b11100101;
                             //direct to acc
6 \text{ ROM}[4] = 8'h90;
                             //direct is P1
7 \text{ ROM}[5] = 8'b00100100;
                             //add imm to acc
8 ROM[6] = 8'h01;
                             //add one
9 ROM[7] = 8'b11110101;
                             //Mov Acc to direct 8ch
10 \text{ ROM}[8] = 8'h90;
11 \text{ ROM}[9] = 8'b00110010;
12 \text{ ROM}[10] = 8'h00;
14 //Subtract 1 to the value of R1
15 ROM[11] = 8'b11101001; //get the value of R1 to acc
16 \text{ ROM}[12] = 8'h00;
17 ROM[13] = 8'b10010100; //subtrat 1 to the value of acc
18 \text{ ROM}[14] = 8'h01;
19 ROM[15] = 8'b11111001; //updat RO with acc value
20 \text{ ROM}[16] = 8'h00;
_{22} //Jump if R1 is 0
23 ROM[17] = 8'b01110000; //jump if not zero
24 \text{ ROM}[18] = 8'h08;
_{26} //If zero, increment the value of PO
27 ROM[19] = 8'b11100101; //direct to acc
28 \text{ ROM}[20] = 8'h90;
                       //direct is P1
29 ROM[21] = 8'b00100100; //add imm to acc
                      //add one
30 \text{ ROM}[22] = 8'h01;
```

```
31 ROM[23] = 8'b11110101; //Mov Acc to direct 8ch
32 \text{ ROM}[24] = 8'h90;
34 //Update again the value of R1 to ff
ROM[25] = 8'b01111001; //update the value of R1 to ff
36 \text{ ROM}[26] = 8' \text{hff};
37
38 //Reti
39 ROM[27] = 8'b00110010; //Mov Acc to direct 89h
40 \text{ ROM}[28] = 8'h00;
_{43} //******** Turn on led and when timer on call isr
      ********//
44 \text{ ROM}[59] = 8'b01110100;
                            //mov imm to acc
45 \text{ ROM}[60] = 8'b00000001; //value
_{46} \text{ ROM}[61] = 8'b11110101;
                             //mov acc to dir P1
47 \text{ ROM}[62] = 8'h90;
                             //position in memory
48 ROM[63] = 8'b01110100; //mov imm to acc
49 \text{ ROM}[64] = 8'h01;
                              //TMOD 0
50 ROM[65] = 8'b11110101;
                             //Mov Acc to direct 88h
51 \text{ ROM}[66] = 8'h88;
52 ROM[67] = 8'b01110100; //mov imm to acc
53 \text{ ROM} [68] = 8'h00;
                              //load TLO
80M[69] = 8'b11110101;
                              //Mov Acc to direct 8ch
80M[70] = 8'h8a;
_{56} ROM[71] = 8'b01110100; //mov imm to acc ------
80M[72] = 8'h00;
                             //load THO
58 ROM[73] = 8'b11110101; //Mov Acc to direct 8ch
59 \text{ ROM}[74] = 8'h8c;
60 \text{ ROM} [75] = 8'b01110100;
                              //mov imm to acc
61 \text{ ROM} [76] = 8'b10000011;
                             //enable EA
62 \text{ ROM} [77] = 8'b11110101;
                              //Mov Acc to direct 89h EA
63 \text{ ROM} [78] = 8' \text{ha8};
64 \text{ ROM} [79] = 8'b01110100;
                              //mov imm to acc
65 \text{ ROM}[80] = 8'b00010000;
                              //enable TRO
66 \text{ ROM}[81] = 8'b11110101;
                              //Mov Acc to direct 89h
67 \text{ ROM}[82] = 8'h89;
68 ROM[83] = 8'b01111001; //update the value of R1 to ff
69 \text{ ROM}[84] = 8'\text{hff};
71 //HALT
72 ROM[85] = 8'b10011000;
                              //halt
73 \text{ ROM}[86] = 8'h00;
74 ROM[87] = 8'b10011000;
                             //halt
75 \text{ ROM}[88] = 8'h00;
76
```

```
77 end
```

Listing 12: Rom data and code block.

The only assign statement of the ROM module, Listing 13, maps the output  $rom\_byte$  to the corresponding byte in the memory if  $rom\_en$  is high, otherwise it assigns the value 8'hzz (high-impedance) to  $rom\_byte$ 

```
assign rom_byte = (rom_en == 1'b1) ? ROM[rom_addr] : 8'hzz;
Listing 13: Rom assign statement.
```

# 5.4 Datapath

First, before the general datapth implementation is demonstrated, the modules used to realize it will be presented. These modules improve the organization as well as the efficiency of the program, making it easier to maintain.

## 5.4.1 Instruction Register

For the Datapath implementation, initially was the creation of the module instruction\_register, which can be seen in the Listings below, 14 and 15. It is a 16-bit register that stores the instruction to be executed. The ir\_load\_high is a signal to load the 8 most significant bits of the instruction into the register, the ir\_load\_low is a signal to load the 8 least significant bits of the instruction into the register, and rom\_byte is the 8-bit input that provides the instruction data to be loaded into the register. The output of the circuit, represented by IR, is the 16-bit instruction stored in the register.

```
module instruction_register(
input clock,
input reset,
input ir_load_high,
input ir_load_low,
input [7:0] rom_byte,
output reg [15:0] IR

);
```

Listing 14: Instruction Register I/Os.

In the always block triggered by the posedge of the clock signal, and simply updates its value when one of its control signals is positive. Thus, this module takes as input the values that are put into the ROM output, and receives its value whenever  $ir\_load\_high$  and  $ir\_load\_low$  are set to one, Listing 15. If  $ir\_load\_high$  is high, the high 8 bits of the instruction register are set to the value of  $rom\_byte$ . If  $ir\_load\_low$  is high, the low 8 bits of the instruction register are set to the value of  $rom\_byte$ .

```
1 initial begin
       IR = 0;
3 end
5 always @(posedge clock)
6 begin
       if (reset)
8
       begin
            IR \leq 0;
9
10
       end
       else if(ir_load_high)
11
12
       begin
            IR[15:8] <= rom_byte;</pre>
13
14
       end
       else if (ir_load_low)
15
16
       begin
            IR[7:0] <= rom_byte;</pre>
17
18
       end
   end
```

Listing 15: Instruction Register code block.

## 5.4.2 8-bit Register

It was decided to implement a module specifically for 8-bit registers, thus making the interpretation of the code easier and favoring a modular code structure. Thus, this module will have an input  $set\_acc$  used to control when the value of the register should be set to value. The input value is an 8-bit input that specifies the value that will be written to the register when  $set\_acc$  is high. Finnally, out is the 8-bit output that holds the value of the register.

```
1 module register_8bit(
2 input clock,
3 input reset,
4 input set_acc,
5 input [7:0] value,
6 output reg [7:0] out
7 );
```

Listing 16: 8-bit Register I/Os.

Next the in the Listing 17, is defined the behavior of the register. If reset is high, the register is set to 0. If reset is low and  $set\_acc$  is high, the value of value is written to the register. This means that the value stored in the register will change only when clock goes from high to low, and either reset is high or  $set\_acc$  is high and reset is low.

```
1 initial begin
```

```
out <= 8'b0;
end
always @(negedge clock)
begin
if(reset)
out <= 8'b0;
else if (set_acc) begin
out <= value;
end
end</pre>
```

Listing 17: 8-bit Register code block.

## 5.4.3 Program Counter

Still in the Datapath, is now defined the Program Counter (PC) module, designated  $program\_counter$ . This module contains the program counter register that holds the address of the current instruction being executed. In terms of inputs inc,  $inc\_offset$ ,  $jmp\_z$ ,  $jmp\_nz$ , and  $jmp\_nc$  are used to control the incrementing of the program counter and the  $newValue\_8bit$  input is used in conjunction with the  $inc\_offset$  input to specify the offset to add to the program counter. One can easily notice that the  $jmp\_z$ ,  $jmp\_nz$ , and  $jmp\_nc$  inputs are used for jump instructions. Additionally the program counter is updated based on the value of accValue input and the  $psw\_c$  input (which represents the carry flag).

In the module is also implemented an interrupt handling feature. The input *int* signals an interrupt, and the *int\_vec* input specifies the interrupt vector to jump to. When an interrupt occurs, the program counter's current value is pushed onto a stack and the program counter is updated with the interrupt vector. The *int\_ack* output signals that the interrupt has been acknowledged, and the *stack\_in* output is used to push the current value of the program counter onto the stack. The *pop\_1\_stack* and *pop\_2\_stack* inputs are used to pop values off the stack and update the program counter, Listing 18 and Listing 19.

```
module program_counter(
input clock,
input reset,
input inc,
input inc_offset,
input jmp_z,
input jmp_nz,
input jmp_nc,
input jmp_nc,
input psw_c,
input [7:0] newValue_8bit,
```

```
input int,
input [7:0] int_vec,
input pop_1_stack,
input pop_2_stack,
input [7:0] accValue,
input [7:0] stack_out,
output reg int_ack,
output reg[7:0] stack_in,
output push_stack,
output reg[15:0] count
input [1:0] count
output reg[15:0] count
output reg[15:0]
```

Listing 18: Program Counter I/Os.

Going through the module of the Program Counter is employed a finite state machine (FSM) to manage the interrupt handling process.

The FSM has three states:

- $s_{-}idle = idle state;$
- $s_push1 = \text{first push to stack};$
- $s_push2 = second push to stack.$

```
reg [1:0] state;
2 wire set_vec;
_4 // idle -> if an extra cycle is required to execute the
     instruction
5 parameter s_idle = 2'b00,
             s_push1 = 2'b01,
             s_push2 = 2'b10;
9 initial begin
      count <= 15'h003B;
10
      state <= s_idle;</pre>
11
      int_ack <= 1'b0;
      stack_in <= 8'hzz;
13
14 end
16 always @ (posedge clock)
17 begin
      if(reset)
18
           count <= 15'h003B;
19
      else if (inc)
20
          count <= count + 1;</pre>
21
      else if (inc_offset)
22
          count <= count + newValue_8bit;</pre>
```

```
else if(jmp_z & accValue == 8'b0) begin
25
           count <= count + newValue_8bit;</pre>
26
27
       end
       else if(jmp_nz & accValue != 8'b0) begin
28
           count <= count + newValue_8bit;</pre>
29
30
       else if(jmp_nc & (~psw_c)) begin
           count <= count + newValue_8bit;</pre>
32
       end
33
       else if(pop_1_stack) begin
           count[15:8] <= stack_out;</pre>
       end
36
       else if(pop_2_stack) begin
37
           count[7:0] <= stack_out;</pre>
           int_ack <= 1'b0;
       end
40
       else if(set_vec==1'b1) begin
41
           count <= {8'h00 , int_vec};
43
           int_ack <= 1'b1;
       end
44
45 end
46
47 always @ (posedge clock)
48 begin : FSM
       begin
49
           case(state)
                s_idle :
51
                begin
52
                     if(int == 1'b1) begin
53
                          state <= s_push1;
                          stack_in <= count[7:0];
55
                     end
56
                end
57
                s_push1:
58
                begin
59
                     stack_in <= count[15:8];
60
                     state <= s_push2;</pre>
61
                end
62
                s_push2:
63
                begin
64
                     state <= s_idle;</pre>
                end
66
           default:
67
                state <= s_idle;</pre>
        endcase
       end
70
71 end
```

Listing 19: Program Counter data and code block.

The last part of the Program Counter module is the assigns part where the *push\_stack* output signals when a value is being pushed onto the stack, and the *set\_vec* output signals when the program counter is being updated with the interrupt vector, Listing 20.

```
assign push_stack = (state == s_push1 || state == s_push2) ?
    1'b1 : 1'b0;
assign set_vec = (state == s_push2) ? 1'b1 : 1'b0;
3);
```

Listing 20: Program Counter assign statements.

#### 5.4.4 Arithmetic Logic Unit

Finally, is now defined the module of the Arithmetic Logic Unit (ALU), demonstrated in the listings below, Listing 21 and 22, where its implemented various arithmetic and logic operations. It has inputs for two 8-bit operands operand1 and operand2, and an opcode for specifying the operation to be performed. It also has outputs for the 9-bit result of the operation and three flag signals  $psw_{-}c$ ,  $psw_{-}ac$ , and  $psw_{-}ov$  which indicate the carry, auxiliary carry, and overflow flags respectively.

```
module arithmetic_logic_unit(
   input clock,
   input reset,
   input [7:0] operand1,
   input [7:0] operand2,
   input [7:0] opcode,
   output reg [8:0] result
   output reg psw_c,
  );
```

Listing 21: Arithmetic Logic Unit I/Os.

To perform the desired behavior, it receives as input two 8-bit operands and the operations are specified using a case statement, *casex* type decision mode, that selects the operation based on the value of the opcode input. Some of the operations implemented are MOV, ADD, SUBB, ANL (and), ORL (or), and XRL (exclusive or). The result of the operation is stored in the output result register.

The flags are updated based on the result of each operation. The carry flag is set if there's a carry out of the most significant bit, the auxiliary carry flag is set if there's a carry out of bit 3, and the overflow flag is set if the result exceeds the range of an 8-bit number.

```
'include "opcodes.v"
2
```

```
3 reg psw_ac;
4 reg psw_ov;
6 initial begin
      result = 0;
      psw_c = 0;
      psw_ac = 0;
      psw_ov = 0;
10
      result = 0;
11
12 end
13
14 always @(posedge clock)
15 begin
      if(reset) begin
        result = 0;
          psw_c = 0;
18
          psw_ac = 0;
19
           psw_ov = 0;
20
21
      end
22
      else
              begin
          casex(opcode)
23
24
               'MOV_AI : begin // MOV to the accumulator
                   result = operand2;
26
                    end
27
               'MOV_AR : begin // MOV to the accumulator
29
                   result = operand2;
                   end
30
               'MOV_RI : begin
31
                   result = operand2;
                   end
33
               'ADD : begin
34
                   result = operand1 + operand2;
35
                   psw_c = result[8];
                   psw_ac = result[4];
37
                   psw_ov = result[8]&&~result[7] || result
38
      [7] &&~result[8];
                   end
               'SUBB : begin
40
                   result = operand1 - operand2;
41
                   psw_c = result[8];
42
                   psw_ac = result[4];
43
                   psw_ov = result[8]&&~result[7] || result
44
      [7]&&~result[8];
45
                    end
               'ANL: begin
46
                   result = operand1 & operand2;
47
                   end
48
               'ORL:begin
```

```
result = operand1 | operand2;
50
51
                'XRL:begin
                     result = operand1 ^ operand2;
53
54
                 default:
55
                    result = result;
           endcase
57
       end
58
59 end
60 endmodule
```

Listing 22: Arithmetic Logic Unit data and code block.

#### 5.4.5 Datapath

With all the modules presented above, it is now possible to demonstrate the implementation of the Datapath module for the 8051 microcontroller and is very explicit in the Listings, 23, 24, and 25. This module implements the data path of a computer system. It has inputs related to memory (read and write), program counter, interrupt, stack, and outputs related to opcode, stack, memory address and data.

```
1 module datapath(
2 input clock,
3 input reset,
4 input [7:0] ram_rd_byte,
5 input ram_rd_en_reg,
6 input ram_wr_en_reg,
7 input ram_rd_en_data,
8 input ram_wr_en_data,
input [7:0] rom_byte,
input pc_inc,
input pc_inc_offset,
14 input ir_load_high,
input ir_load_low,
16 input acc_load,
18 input pc_jmp_z,
input pc_jmp_nz,
20 input pc_jmp_nc,
22 input int,
23 input [7:0] int_vec,
25 input pop_1_stack,
```

```
26 input pop_2_stack,
27 input [7:0] stack_out,
28
29 output [7:0] opcode,
30 output int_ack,
31
32 output [7:0] stack_in,
33 output push_stack,
34
35 output [7:0] ram_rd_addr,
36 output [7:0] ram_wr_addr,
37 output [7:0] ram_wr_byte,
38
39 output wire [15:0] rom_addr
40 );
```

Listing 23: Datapath I/Os.

Now it is easily realized that that the module contains five sub-modules, <code>instruction\_register</code>, <code>arithmetic\_logic\_unit</code>, <code>register\_8bit</code>, <code>program\_counter</code>, and some logic to handle different operations. Keeping in mind the auxiliary variables for their instantiating are declared.

```
[7:0]
1 reg
2 wire [15:0] IR;
3 wire [8:0]
              ALU_result;
             acc_in = (ram_rd_en_reg == 1'b1 || ram_rd_en_data
5 wire [7:0]
      == 1'b1) ? ram_rd_byte : ALU_result[7:0];
7 wire [7:0]
              acc_out;
8 wire psw_c;
                          ir(clock, reset, ir_load_high,
10 instruction_register
     ir_load_low, rom_byte, IR);
11
12 arithmetic_logic_unit
                           alu(clock, reset, acc_out, IR[7:0],
     opcode [7:0], ALU_result [8:0], psw_c);
                  acc(clock, reset, acc_load, acc_in, acc_out);
14 register_8bit
program_counter pc_dp(clock, reset, pc_inc, pc_inc_offset,
     pc_jmp_z, pc_jmp_nz, pc_jmp_nc, psw_c, IR[7:0], int,
     int_vec, pop_1_stack, pop_2_stack,acc_out, stack_out,
     int_ack, stack_in[7:0], push_stack, rom_addr);
```

Listing 24: Datapath data and modules instantiations.

Last but not least, concerning the behavior of the module, there are also some logic operations performed to determine the memory address and data for read and write operations. The *opcode* is extracted from the instruction stored in IR. The write address for memory and data to be written to memory are assigned based on the input signals and the read address for memory is also assigned based on the input signals.

Listing 25: Datapath assign statements.

#### 5.5 Control Unit

Regarding the Control Unit module to be developed, it was decided to create a state machine capable of satisfying all the conditions for the instruction set selected. Firstly the *opcode* is the 8-bit input representing the instruction opcode, *loading\_stack* is a signal for loading data onto the stack and *int* is the interrupt signal. Summing up all the ouputs, they include signals for controlling the read and write operations of two different memory blocks (RAM and ROM), program counter manipulation, instruction register loading, accumulator loading, interrupt enabling, and stack operations, Listing 26.

```
1 module control_unit(
      input clock,
      input reset,
3
      input [7:0] opcode,
      input loading_stack,
      input int,
      output ram_rd_en_reg,
      output ram_wr_en_reg,
      output [2:0] ram_reg_in_sel,
      output [2:0] ram_reg_out_sel,
10
      output ram_rd_en_data,
11
12
      output ram_wr_en_data,
      output rom_en,
```

```
output pc_inc,
      output pc_inc_offset,
15
      output pc_jmp_z,
17
      output pc_jmp_nz,
      output pc_jmp_nc,
18
      output ir_load_high,
19
      output ir_load_low,
      output acc_load,
21
      output int_en,
22
      output pop_1_stack,
23
      output pop_2_stack
25);
```

Listing 26: Control Unit I/Os.

It was decided to create a state machine capable of satisfying all the conditions for the instruction set selected. First, we started by defining the machine states as parameters. Obviously, and since it is a generic controller, the first states to be identified were the fetch, decode and execute states, as in Listing 27.

- s\_start: the initial stage of the control unit;
- s\_fetch\_1, s\_fetch\_2: the stages for fetching the first and second byte of an instruction respectively;
- **s\_decode**: the stage for decoding the instruction;
- s\_mov\_ri, s\_mov\_ai, s\_mov\_ar, s\_mov\_ra, s\_add\_ai, s\_subb\_ai, s\_orl\_ai, s\_anl\_ai, s\_xrl\_ai: stages for executing different types of instructions;
- s\_jnz, s\_jz, s\_sjmp, s\_jnc: stages for executing different types of jump instructions;
- s\_halt: the stage for halting the execution of the processor;
- s\_reti1, s\_reti2: 2 pops, stages for returning from an interrupt;
- s\_mov\_ar\_2, s\_mov\_ad, s\_mov\_ad\_2: stages for executing certain types mov of instructions;
- s\_extra\_wr: an extra stage for writing the result of an instruction In this way a solution was arrived at, demonstrated in the following listing.

The FSM changes the state of the *state* register based on the value of reset and int. If the reset signal is high (1), the FSM sets the state register to s\_start. If the int signal is low (0), the FSM updates the state of the state register based on the current value. The update of the state register is done in a case statement based on the current value of the state register.

If the current state is  $s\_decode$ , the FSM looks at the value of opcode and changes the state register to the corresponding state for the instruction specified by the opcode.

```
'include "opcodes.v"
3 reg [4:0] state;
  //======= Internal Constants ===========
      parameter s_start = 5'b00000,
                 s_{fetch_1} = 5'b00001,
                 s_{fetch_2} = 5'b00010,
8
                 s_{decode} = 5'b00011,
9
                           = 5'b00100,
10
                 s_mov_ri
                           = 5'b00101,
                 s_mov_ai
11
                 s_{mov_ar} = 5'b00110,
12
                 s_mov_ra
                           = 5'b00111,
                 s_add_ai
                           = 5'b01000,
14
                 s_subb_ai = 5'b01001,
15
                 s_orl_ai
                           = 5'b01010,
16
                           = 5'b01011,
17
                 s_anl_ai
                 s_xrl_ai
                           = 5'b01100,
18
                           = 5'b01101,
                 s_jnz
19
                           = 5'b11100,
20
                 s_jz
                 s_sjmp
                           = 5'b01111,
21
                 s_jnc
                           = 5'b10000,
22
                          = 5'b10001,
                 s_halt
23
                           = 5'b10010,
                 s_reti1
24
                 s_reti2
                          = 5'b10011
25
                 s_{mov_ar_2} = 5'b10100,
26
                           = 5'b10101,
                 s_mov_ad
27
28
                 s_mov_da
                            = 5'b10110,
                 s_{extra_wr} = 5'b10111,
                 s_{mov_ad_2} = 5'b11000;
30
31
32
33
34 initial begin
      state <= s_start;</pre>
36 end
38 always @ (posedge clock)
                                //CU - start -fetch1-wait-fetch2-
  decode-execute
```

```
39 begin : FSM
     if (reset == 1'b1) begin
       state <= s_start;</pre>
41
42
     else if(int == 1'b0)begin
43
       case(state)
44
45
          s_start :
          begin
46
               if(reset != 1'b1)
47
               begin
48
                 state <= s_fetch_1;
50
            end
            end
51
          s_fetch_1:
52
            state <= s_fetch_2;</pre>
53
             s_fetch_2:
54
                 state <= s_decode;
55
          s_decode :
56
57
                       casex (opcode)
                  'MOV_RI:
58
                       state <= s_mov_ri;</pre>
59
                            'SJMP:
60
                                 state <= s_sjmp;</pre>
61
                            'MOV_AI:
62
                                 state <= s_mov_ai;</pre>
63
                            'MOV_AR:
                                 state <= s_mov_ar;</pre>
65
                            'MOV_RA:
66
                                 state <= s_mov_ra;</pre>
67
                            'MOV_DA:
                                 state <= s_mov_da;</pre>
69
                            'MOV_AD:
70
                                 state <= s_mov_ad;</pre>
71
                            'ADD_AI:
72
                                 state <= s_add_ai;</pre>
73
                            'SUBB_AI:
74
                                 state <= s_subb_ai;</pre>
75
                            'ORL_AI:
76
                                 state <= s_orl_ai;</pre>
77
                            'ANL_AI:
78
                                 state <= s_anl_ai;</pre>
79
                            'XRL_AI:
80
                                 state <= s_xrl_ai;</pre>
81
                            'JNZ:
82
83
                                 state <= s_jnz;</pre>
                            'JZ:
84
                                 state <= s_jz;
85
                            'JNC:
86
                                 state <= s_jnc;</pre>
87
```

```
'RETI:
88
                                   state <= s_reti1;</pre>
89
                               'HALT:
90
                                    state <= s_halt;</pre>
91
                              default :
92
                           state <= s_halt;</pre>
93
                          endcase
94
                   s_mov_ri:
95
                         state <= s_extra_wr;</pre>
96
                   s_mov_ai:
97
                        state <= s_start;</pre>
99
                   s_mov_ar:
                        state <= s_mov_ar_2;</pre>
100
                   s_mov_ra:
101
102
                        state <= s_extra_wr;</pre>
103
                   s_mov_ad:
                         state <= s_mov_ad_2;</pre>
104
105
                   s_mov_da:
106
                         state <= s_start;</pre>
                   s_add_ai:
107
                         state <= s_start;</pre>
108
109
                   s_subb_ai:
                        state <= s_start;</pre>
110
                   s_orl_ai:
111
                        state <= s_start;</pre>
112
113
                   s_anl_ai:
114
                        state <= s_start;</pre>
                   s_xrl_ai:
115
                        state <= s_start;</pre>
116
117
                   s_jnz:
                         state <= s_start;</pre>
118
                   s_jz:
119
                         state <= s_start;</pre>
120
121
                   s_sjmp:
                         state <= s_start;</pre>
122
                   s_jnc:
123
124
                         state <= s_start;</pre>
                   s_mov_ar_2:
125
                        state <= s_start;</pre>
126
                   s_mov_ad_2:
127
                        state <= s_start;</pre>
128
                   s_reti1:
129
                        state <= s_reti2;</pre>
130
                   s_reti2:
131
                        state <= s_start;</pre>
132
                   s_extra_wr:
133
                         state <= s_start;</pre>
134
                   s_halt:
135
                         state <= s_halt;</pre>
136
```

Listing 27: Control Unit data and code block.

Completing the control unit module in the subsequent Listing 28, the code describes the assignment of various control signals based on the current state of the processor. All the control signals will be used to control the operations of the processor and various components of it such as the Datapath, ALU (Arithmetic Logic Unit), ROM (Read Only Memory), RAM (Random Access Memory), and PC (Program Counter).

```
1 assign rom_en = (state == s_fetch_1 || state == s_fetch_2) ?
     1'b1 : 1'b0;
2 assign pc_inc = ((state == s_fetch_1 || state == s_fetch_2)
     && loading_stack == 1'b0) ? 1'b1 : 1'b0;
4 assign ir_load_high = (state == s_fetch_1) ? 1'b1 : 1'b0;
s assign ir_load_low = (state == s_fetch_2) ? 1'b1 : 1'b0;
7 //Ram storage in register
8 assign ram_wr_en_reg = (state == s_mov_ri || state ==
     s_mov_ra || state == s_extra_wr) ? 1'b1 : 1'b0;
9 //Get for which register should be stored
10 assign ram_reg_in_sel = (state == s_mov_ri || state ==
     s_mov_ra || state == s_extra_wr) ? opcode[2:0] : 3'bzzz;
12 //Ram load to register
assign ram_rd_en_reg = (state == s_mov_ar || state ==
     s_mov_ar_2) ? 1'b1 : 1'b0;
14 assign ram_reg_out_sel = (state == s_mov_ar || state ==
     s_mov_ar_2) ? opcode[2:0] : 3'bzzz;
16 //Ram storage in direct
assign ram_wr_en_data = (state == s_mov_da) ? 1'b1 : 1'b0;
18 assign ram_rd_en_data = (state == s_mov_ad || state ==
     s_mov_ad_2) ? 1'b1 : 1'b0;
20 //acc_load control signal
21 assign acc_load = (state == s_mov_ai || state == s_add_ai ||
     state == s_subb_ai || state == s_mov_ar_2 || state ==
     s_mov_ad_2 || state == s_xrl_ai) ? 1'b1 : 1'b0;
```

```
assign alu_en = (state == s_decode) ? 1'b1 : 1'b0;

//Short jump with offset
sassign pc_inc_offset = (state == s_sjmp) ? 1'b1 : 1'b0;

//Jump if not zero
sassign pc_jmp_z = (state == s_jz) ? 1'b1 : 1'b0;

//Jump if zero
sassign pc_jmp_nz = (state == s_jnz) ? 1'b1 : 1'b0;

//Jump if not cary
sassign pc_jmp_nc = (state == s_jnc) ? 1'b1 : 1'b0;

assign pc_jmp_nc = (state == s_jnc) ? 1'b1 : 1'b0;

assign int_en = (state == s_start || state == s_halt) ? 1'b1 : 1'b0;

// stack
sassign pop_1_stack = (state == s_reti1) ? 1'b1 : 1'b0;
sassign pop_2_stack = (state == s_reti2) ? 1'b1 : 1'b0;
```

Listing 28: Control Unit assign statements.

#### 5.6 Timer

One of the most important modules of the 8051 is the Timer module that was developed as far as you can only see from the Listings 29, ??, and 31.

How is it possible to analyze, Listing 29,  $sfr\_tmod$  is the value stored in the register TMOD,  $sfr\_tcon$  is the value stored in the register TCON,  $sfr\_tl0$  is the value stored in the register TL0,  $sfr\_th0$  is the value stored in the register TH0,  $P0\_1$  an input from P0, and  $int\_ack$  a signal indicating if an interrupt has been handled, which is used to clear the overflow flag. When it comes to the outputs,  $tf0\_flag$  is the flag that indicates the timer overflow and  $tr0\_flag$  is the flag that indicates that the timer is running.

```
module timer_8051(
input clock,
input reset,
input [7:0] sfr_tmod,
input [7:0] sfr_tcon,
input [7:0] sfr_tlo,
input [7:0] sfr_tho,
input [7:0] sfr_tho,
input PO_1,
input int_ack,
output tfO_flag,
output trO_flag
);
```

Listing 29: Timer I/Os.

Looking at the listing 30, the module implements a timer using the input values stored in the registers, and it updates the timer value based on the system clock. The timer can operate in three modes (0, 1, and 2) depending on the value stored in the  $sfr\_tmod$  register. Each mode has different rules for updating the timer values. The timer can also operate in either timer or counter mode, depending on the value stored in the  $sfr\_tcon$  register. The  $P0\_1$  input is used in counter mode.

```
reg [7:0] tmod;
2 reg [7:0] tcon;
3 reg [7:0]tl0;
4 reg [7:0] th0;
6 reg last_P0_1;
7 reg p0_edge;
8 reg tr0_edge;
9 reg last_tr0;
10 wire pe_P0_1;
parameter tr0_bit = 3'b100, tf0_bit = 3'b101;
13
14 initial begin
      tmod = 8'h00;
15
      tcon = 8'h00;
16
      t10 = 8,h00;
17
      th0 = 8'h00;
18
      last_P0_1 = 1'b0;
19
      p0_edge = 1'b0;
20
21 end
23 always @(posedge clock)
24 begin
      if(reset == 1'b1) begin
          tmod <= 8'h00;
26
           tcon <= 8'h00;
27
           th0 <= 8'h00;
28
           t10 <= 8'h00;
      end
30
      else
31
      if(sfr_tcon[4] == 1'b0) begin
32
           tmod <= sfr_tmod;</pre>
           tcon <= sfr_tcon;
34
           th0 <= sfr_th0;
35
           if(sfr_tmod[1:0] == 2'h2)
36
               t10 <= sfr_th0;
37
           else
38
               t10 <= sfr_t10;
39
      end
```

```
else if(tmod[2] == 1'b0) begin
41
           tcon[4] <= 1'b1;
42
           case(tmod[1:0])
               0: begin
44
                        if(t10 == 8'h1f) begin
45
                             if(th0 == 8'hff)
46
                                 tcon[5] <= 1'b1;
48
                             th0 <= th0 + 1;
49
                        end
50
                        tl0 <= (tl0 + 1) & 8'b00011111;
52
                    end
               1:
                    begin
53
                        if(t10 == 8'hff) begin
54
                             if(th0 == 8'hff)
                                 tcon[5] <= 1'b1;
56
57
                             th0 <= th0 + 1;
59
                        end
60
                        t10 <= t10 + 1;
61
62
                    end
63
                   begin
               2:
64
                        t10 <= t10 + 1;
65
                        if(t10==8'hff) begin
67
                             tcon[5] <= 1'b1;
                        end
68
                    end
69
70
           endcase
       end
71
       else if(pe_P0_1 == 1'b1) begin
72
           tcon[4] <= 1'b1;
73
           if(tcon[4] == 1'b1 && tmod[2] == 1'b1) begin
                case(tmod[1:0])
75
                    0:
                       begin
76
                             if(t10 == 8'h1f) begin
77
                                 if(th0 == 8'hff)
78
                                      tcon[5] <= 1'b1;
79
80
                                 th0 \le th0 + 1;
81
                             tl0 <= (tl0 + 1) & 8'b00011111;
83
                        end
84
                    1:
                        begin
                             if(t10 == 8'hff) begin
86
                                 if(th0 == 8'hff)
87
                                      tcon[5] <= 1'b1;
88
89
```

```
th0 <= th0 + 1;
90
                                 end
91
                                 t10 <= t10 + 1;
93
                       2:
                            begin
94
                                 t10 <= t10 + 1;
95
                                 if(t10==8'hff) begin
96
                                      tcon[5] <= 1'b1;
97
                                 end
98
                            end
99
100
                  endcase
             end
101
102 end
103
   if(tcon[5] == 1'b1) begin
104
        case(tmod[1:0])
105
             0:
106
             1:
107
108
             2:
                  begin
                  t10 <= th0;
109
                  end
110
111
        endcase
        if(int_ack)
112
             tcon[5] <= 1'b0;
113
        end
114
115
   end
116
   always @(posedge clock) begin
117
        last_P0_1 <= P0_1;
118
119 end
```

Listing 30: Timer data and code block.

The overflow flag (TF0) is set when the timer overflows, and the  $int\_ack$  input is used to clear the flag. The  $tr\theta\_flag$  is set when the timer is running.

```
assign pe_P0_1 = P0_1 & ~last_P0_1;
assign tf0_flag = tcon[5];
assign tr0_flag = tcon[4];
```

Listing 31: Timer assign statements.

## 5.7 Interrupt Controller

Reaching the Interrupt Control module it is possible to see the implementation in the next listings, 32, 33 and 34. Will be used to control the interrupt handling in an 8051-based microcontroller.

The  $int\_en$  its the a signal that enables or disables the processing of interrupts,  $int\_tf0$  the signal that indicates a timer interrupt request,  $int\_ext0$ 

the signal that indicates an external interrupt request, and  $int\_ack$  the signal that acknowledges the interrupt request. The two outputs int and  $int\_vec$  are an interrupt signal that requests an interrupt from the processor and an 8-bit interrupt vector that specifies the type of interrupt, respectively.

```
module interrupt_control(
input clock,
input reset,
input int_en,
input int_tf0,
input int_ext0,
input int_ack,
output int,
output [7:0] int_vec

input int_vec

input int_vec

input int_vec

input int_vec

input int_vec
```

Listing 32: Interrupt Controler I/Os.

Passing to the code block, Listing 33 the signal  $done\_int\_ext\theta$  is used to keep track of the previous state of the external interrupt request. It is initially set to 0 and updated in the always block triggered by the posedge of the clock signal. The  $done\_int\_ext\theta$  will be low whenever  $int\_ext\theta$  is low, and high whenever if  $int\_ext\theta$  is high,  $int\_ack$  is high and  $int\_tf\theta$  is low.

```
reg done_int_ext0;
3 initial begin
4 done_int_ext0 <= 1'b0;</pre>
5
6
7 always @(posedge clock) begin
      if(reset == 1'b1)
           done_int_ext0 <= 1'b0;</pre>
      else if(int_ext0 == 1'b1 && int_ack == 1'b1 && int_tf0
10
      == 1, b0)
           done_int_ext0 <= 1'b1;</pre>
       else if(int_ext0 == 1'b0)
12
           done_int_ext0 <= 1'b0;</pre>
13
14 end
```

Listing 33: Interrupt Controler data and code block.

Regarding the assign statements of the output's of the interrupt controller module,  $int\_vec$  is based on the value of  $int\_tf\theta$  and  $int\_ext\theta$ . If  $int\_tf\theta$  is high,  $int\_vec$  is set to **8'h0B**, which means timer interrupt has higher priority. If  $int\_ext\theta$  is high,  $int\_vec$  is set to **8'h03**, which means external interrupt has higher priority. If int is high indicates to the processor a request for interruption. This only happens if  $int\_en$  is high, either  $int\_tf\theta$  is high or

 $(int\_ext\theta \text{ is high and } done\_int\_ext\theta \text{ is } 0)$  and  $int\_ack$  is low, int is set to 1. Otherwise, int is set to 0.

Listing 34: Interrupt Controler assign statements.

### 5.8 I/O Layout

Finishing the implementation, in the Listing below 35, you will find all the necessary constraints written. The code sets up the I/O standard and physical pin location for the clock signal and several other digital signals (P0[0:7], P1[0:7], and reset).

The clock signal is specified with a frequency of 32.000 MHz and a waveform with a low time of 0.000ns and a high time of 16.000ns. The I/O standard for all the signals is set to LVCMOS33 since its low power consumption and and has ability to operate at low voltage levels, making it a good choice for applications that require low power and high speed operation. By using LVCMOS33 as the I/O standard for the inputs and outputs, is ensured compatibility and reliability in the design.

Because our development board is the zybo 7000, the clock pin is L16. The reset pin chosen is Y16, for the external interrupt V16 (P0[0]) and for the LED's M14(P1[0]), M15(P1[1]), G14(P1[2]), and D18(P1[3]). All the other pins are were chosen as Pmod ports allowing to interface with a variety of sensors, actuators, and other peripheral devices to expand its capabilities and perform a wider range of tasks if necessary. The Pmods chosen were the Pmod JB and the Pmod JC since they are high speed.

The rest of the constraints code was used to configure the debugging system of the integrated circuit design in the context of hardware design and verification. The main focus was on monitoring various signals within the FPGA design, such as the clock, state signals, and internal signals, for debugging and analysis purposes.

It creates an instance of the Integrated Logic Analyzer (ILA) core and sets its properties such as data depth, input pipeline stages, and trigger options. Then, the code connects various signals of the design to the probes of the ILA core to enable monitoring and analysis of these signals. The code also sets the frequency of the clock input to the debugging system, enables or disables clock dividers, and sets the user scan chain. These settings allow

the ILA core to capture and display the signals of interest in the context of the overall system operation. Basically this portion of the code becomes useful for the chip scope on analyzing and debugging the FPGA design.

```
1 #Clock signal
2 set_property -dict {PACKAGE_PIN L16 IOSTANDARD LVCMOS33} [
     get_ports clock]
3 create_clock -period 32.000 -name sys_clk_pin -waveform
     {0.000 16.000} -add [get_ports clock]
5 set_property IOSTANDARD LVCMOS33 [get_ports {PO[7]}]
6 set_property IOSTANDARD LVCMOS33 [get_ports {P0[6]}]
7 set_property IOSTANDARD LVCMOS33 [get_ports {PO[5]}]
8 set_property IOSTANDARD LVCMOS33 [get_ports {PO[4]}]
9 set_property IOSTANDARD LVCMOS33 [get_ports {PO[3]}]
10 set_property IOSTANDARD LVCMOS33 [get_ports {PO[2]}]
11 set_property IOSTANDARD LVCMOS33 [get_ports {PO[1]}]
12 set_property IOSTANDARD LVCMOS33 [get_ports {PO[0]}]
13 set_property IOSTANDARD LVCMOS33 [get_ports {P1[7]}]
14 set_property IOSTANDARD LVCMOS33 [get_ports {P1[6]}]
15 set_property IOSTANDARD LVCMOS33 [get_ports {P1[5]}]
16 set_property IOSTANDARD LVCMOS33 [get_ports {P1[4]}]
17 set_property IOSTANDARD LVCMOS33 [get_ports {P1[3]}]
18 set_property IOSTANDARD LVCMOS33 [get_ports {P1[2]}]
19 set_property IOSTANDARD LVCMOS33 [get_ports {P1[1]}]
20 set_property IOSTANDARD LVCMOS33 [get_ports {P1[0]}]
21 set_property IOSTANDARD LVCMOS33 [get_ports reset]
23 #Reset
24 set_property PACKAGE_PIN Y16 [get_ports reset]
25
26 #Leds
27 set_property PACKAGE_PIN M14 [get_ports {P1[0]}]
28 set_property PACKAGE_PIN M15 [get_ports {P1[1]}]
29 set_property PACKAGE_PIN G14 [get_ports {P1[2]}]
30 set_property PACKAGE_PIN D18 [get_ports {P1[3]}]
32 #Pmod JC (high-speed)
33 set_property PACKAGE_PIN V15 [get_ports {P1[4]}]
34 set_property PACKAGE_PIN W15 [get_ports {P1[5]}]
set_property PACKAGE_PIN T11 [get_ports {P1[6]}]
36 set_property PACKAGE_PIN T10 [get_ports {P1[7]}]
38 #external int
39 set_property PACKAGE_PIN V16 [get_ports {PO[0]}]
41 #Pmod JB (high-speed)
42 set_property PACKAGE_PIN T20 [get_ports {P0[1]}]
43 set_property PACKAGE_PIN U20 [get_ports {PO[2]}]
```

```
44 set_property PACKAGE_PIN V20 [get_ports {P0[3]}]
45 set_property PACKAGE_PIN W20 [get_ports {PO[4]}]
46 set_property PACKAGE_PIN Y18 [get_ports {P0[5]}]
47 set_property PACKAGE_PIN Y19 [get_ports {PO[6]}]
48 set_property PACKAGE_PIN W18 [get_ports {PO[7]}]
50 connect_debug_port u_ila_0/probe3 [get_nets [list {state[0]}}
     {state[1]}]]
51 connect_debug_port u_ila_0/probe4 [get_nets [list {ctrl_unit/
     state[2]} {ctrl_unit/state[3]} {ctrl_unit/state[4]}]]
52 connect_debug_port u_ila_0/probe7 [get_nets [list int_ext0]]
55 create_debug_core u_ila_0 ila
56 set_property ALL_PROBE_SAME_MU true [get_debug_cores u_ila_0]
57 set_property ALL_PROBE_SAME_MU_CNT 4 [get_debug_cores u_ila_0
58 set_property C_ADV_TRIGGER true [get_debug_cores u_ila_0]
set_property C_DATA_DEPTH 4096 [get_debug_cores u_ila_0]
60 set_property C_EN_STRG_QUAL true [get_debug_cores u_ila_0]
61 set_property C_INPUT_PIPE_STAGES 1 [get_debug_cores u_ila_0]
62 set_property C_TRIGIN_EN false [get_debug_cores u_ila_0]
63 set_property C_TRIGOUT_EN false [get_debug_cores u_ila_0]
64 set_property port_width 1 [get_debug_ports u_ila_0/clk]
65 connect_debug_port u_ila_0/clk [get_nets [list
     clock_IBUF_BUFG]]
66 set_property PROBE_TYPE DATA_AND_TRIGGER [get_debug_ports
     u_ila_0/probe0]
67 set_property port_width 1 [get_debug_ports u_ila_0/probe0]
68 connect_debug_port u_ila_0/probe0 [get_nets [list int_ack]]
69 create_debug_port u_ila_0 probe
70 set_property PROBE_TYPE DATA_AND_TRIGGER [get_debug_ports
     u_ila_0/probe1]
71 set_property port_width 1 [get_debug_ports u_ila_0/probe1]
72 connect_debug_port u_ila_0/probe1 [get_nets [list tf0_flag]]
73 create_debug_port u_ila_0 probe
74 set_property PROBE_TYPE DATA_AND_TRIGGER [get_debug_ports
     u_ila_0/probe2]
75 set_property port_width 1 [get_debug_ports u_ila_0/probe2]
76 connect_debug_port u_ila_0/probe2 [get_nets [list {ctrl_unit/
     state[0]_i_1_n_0}]]
77 create_debug_port u_ila_0 probe
78 set_property PROBE_TYPE DATA_AND_TRIGGER [get_debug_ports
     u_ila_0/probe3]
79 set_property port_width 1 [get_debug_ports u_ila_0/probe3]
80 connect_debug_port u_ila_0/probe3 [get_nets [list {ctrl_unit/
     state[1]_i_1_n_0}]]
81 create_debug_port u_ila_0 probe
82 set_property PROBE_TYPE DATA_AND_TRIGGER [get_debug_ports
```

```
u_ila_0/probe4]
83 set_property port_width 1 [get_debug_ports u_ila_0/probe4]
84 connect_debug_port u_ila_0/probe4 [get_nets [list {ctrl_unit/
     state[2]_i_1_n_0}]]
85 create_debug_port u_ila_0 probe
set_property PROBE_TYPE DATA_AND_TRIGGER [get_debug_ports
     u_ila_0/probe5]
87 set_property port_width 1 [get_debug_ports u_ila_0/probe5]
88 connect_debug_port u_ila_0/probe5 [get_nets [list {ctrl_unit/
     state[3]_i_1_n_0}]]
89 create_debug_port u_ila_0 probe
90 set_property PROBE_TYPE DATA_AND_TRIGGER [get_debug_ports
     u_ila_0/probe6]
91 set_property port_width 1 [get_debug_ports u_ila_0/probe6]
92 connect_debug_port u_ila_0/probe6 [get_nets [list {ctrl_unit/
     state[4]_i_2_n_0}]]
93 set_property C_CLK_INPUT_FREQ_HZ 300000000 [get_debug_cores
     dbg_hub]
94 set_property C_ENABLE_CLK_DIVIDER false [get_debug_cores
     dbg_hub]
95 set_property C_USER_SCAN_CHAIN 1 [get_debug_cores dbg_hub]
96 connect_debug_port dbg_hub/clk [get_nets clock_IBUF_BUFG]
```

Listing 35: Constraints.

## 6 Verification

#### 6.1 Tests

In order to avoid future difficulties and the appearance of unexpected errors when grouping the modules, it was decided to carry out tests on each of the modules. This tests are designated by **Testbench** and are used for simulation purpose only.

#### 6.1.1 8-bit Register

Next is represented the testbench code used to perform the simulation for the 8-bit register module and the respective output waveform in Figure 15.

To test this module an input value is assigned, regIn of 8'hff. The register\_8bit module was instantiated and after several clock cycles it is intended to check if when the set input becomes 1'b1, the output value, regOut, becomes the input value regIn.

```
1 'timescale 1ns / 1ps
3 module register_8bit_tb();
5 reg reset = 1'b1;
6 reg set = 1'b0;
7 reg[7:0] regIn = 8'hff;
8 wire [7:0] regOut;
reg clock = 1'b0;
11 always #50 clock = !clock; // 100 time ticks per cycle = 10
12
register_8bit register(clock, reset, set, regIn, regOut);
15 initial begin
16
17 @(negedge clock) begin
18 reset = 1'b1;
19 end
21 @(negedge clock) begin
22 reset = 1'b0;
23 end
25 @(negedge clock) begin
26 \text{ set} = 1'b1;
27 end
```

```
29 @(negedge clock) begin
30 set = 1'b0;
31 end
32
33 @(negedge clock) begin
34 end
35
36 $finish;
37 end
38 endmodule
```

Listing 36: 8-bit register testbench.

As it can be observed by the waveform of Figure 15 everything went according to what was intended.



Figure 15: Output waveform 8-bit register testbench

#### 6.1.2 RAM

Next is represented the testbench code used to perform the simulation for the RAM module and the respective output waveforms. The purpose of this module is to verify that the values are being correctly stored both in the internal RAM memory and in the register bank.

```
1 'timescale 1ns / 1ps
2
3 module ram_tb();
4
5 reg reset = 1'b0;
6 reg ram_rd_en_reg= 1'b0;
7 reg ram_wr_en_reg= 1'b0;
8 reg [2:0] ram_reg_in_sel= 3'b0;
9 reg [2:0] ram_reg_out_sel=3'b0;
10 reg ram_rd_en_data= 1'b0;
11 reg ram_rd_en_sfr= 1'b0;
12 reg ram_wr_en_data= 1'b0;
13 reg [7:0] ram_rd_addr= 8'b0;
14 reg [7:0] ram_wr_addr= 8'b0;
15 reg [7:0] ram_wr_byte= 8'b0;
```

```
wire [7:0] ram_rd_byte;
18 //stack
reg [7:0] stack_in= 8'b0;
reg push_stack= 1'b0;
reg pop_1_stack= 1'b0;
reg pop_2_stack= 1'b0;
vire [7:0] stack_out;
_{26} reg clock = 1'b0;
27 always #50 clock = !clock;
ram ram(clock, reset, ram_rd_en_reg, ram_wr_en_reg,
     ram_reg_in_sel,ram_reg_out_sel,ram_rd_en_data,
     ram_rd_en_sfr,ram_wr_en_data,ram_rd_addr,ram_wr_addr,
     ram_wr_byte,ram_rd_byte,enable_stack,
          stack_in,push_1_stack,push_2_stack,pop_1_stack,
     pop_2_stack,stack_out,int_pend,int_req);
31
32 initial begin
33 @(negedge clock) begin
      reset = 1'b1;
35 end
37 @(negedge clock) begin
      reset = 1'b0;
38
39 end
41 @(negedge clock) begin
     ram_wr_byte = 8'h03;
      ram_wr_addr = 8'h74;
43
      ram_wr_en_data = 8'h01;
44
45 end
46
47 @(negedge clock) begin
      ram_wr_en_data = 8'h00;
      ram_rd_addr = 8'h74;
      ram_rd_en_data = 8'h01;
50
51 end
53 @(negedge clock) begin
      ram_rd_en_data = 8'h00;
      ram_wr_byte = 8'h04;
      ram_reg_in_sel = 3'b010;
      ram_wr_en_reg = 8'h01;
58 end
60 @(negedge clock) begin
```

```
ram_wr_en_reg = 8'h00;
61
      ram_reg_out_sel = 3'b010;
62
       ram_rd_en_reg = 8'h01;
63
64 end
65
66 @(negedge clock) begin
       ram_rd_en_reg = 8'h00;
68
69
70 @(negedge clock) begin
71
72
73 $finish;
74 end
75 endmodule
```

Listing 37: RAM testbench.

First, a random value was loaded into a selected position, in this case position 0x74, as shown in line 44, and the control signal  $ram\_wr\_en\_data$  was enabled for writing. In the following clock cycle the same position was read, and the result was as expected 0x03, as shown in Figure 16.



Figure 16: Output waveform RAM testbench.

Finally, to test the loading of values into registers, a similar process was used. The value **0x04** was assigned to register 2 and in Figure 16 it was verified that the value returned by the RAM is as expected.

#### 6.1.3 ROM

Next is represented the testbench code used to perform the simulation for the ROM module and the respective output waveform in Figure 17.

To test this module different input values were assigned for the rom\_addr. The module *rom* was instantiated and after several clock cycles, as soon as rom\_en becomes 1'b1 the rom should be able to read value from position given by the values of the rom\_addr. In the rom module, it has been previously defined, in **position 0x003B** the value is 8'h74 and in in **position 0x003C** the value is 8'h03.

```
1 'timescale 1ns / 1ps
3 module rom_tb();
_{5} reg rom_en = 1'b0;
6 reg [15:0] rom_addr = 15'h0000;
7 wire [7:0] rom_byte;
reg clock = 1'b0;
11 always #50 clock = !clock; // 100 time ticks per cycle = 10
     MHz clock
12
rom romTB(rom_en,rom_addr,rom_byte);
15 initial begin
17 @(negedge clock) begin
18 rom_addr = 15'h003B;
19
rom_en = 1'b1;
21 end
23 @(negedge clock) begin
24 rom_addr = 15'h003C;
27 @(negedge clock) begin
28 //extra cycle
29 end
31 $finish;
32 end
33 endmodule
```

Listing 38: ROM testbench.

As can be seen from the waveform in Figure 17, everything went according to what was intended.



Figure 17: Output waveform ROM testbench.

#### 6.1.4 ALU

Next is represented the testbench code used to perform the simulation for the ALU module and the respective outputs waveforms in Figures 18, 19, 20, 21 and 22.

To test this module different input values were assigned for both operand 1 and operand2. The module *arithmetic\_logic\_unit* was instantiated and after several clock cycles, depending on the value assigned to the opcode, it is intended to verify that the operations, add, subb, anl, orl and xrl return the correct output value, aluResult.

```
1 'timescale 1ns / 1ps
3 module alu_tb();
5 reg reset = 1'b0;
7 \text{ reg} [7:0] \text{ operand1} = 1'b0;
8 \text{ reg} [7:0] \text{ operand } 2 = 1'b0;
9 reg [7:0] opcode = 1'b0;
10 wire [8:0] ALU_result;
reg clock = 1'b0;
13 always #50 clock = !clock; // 100 time ticks per cycle = 10
     MHz clock
15 arithmetic_logic_unit alu(clock, reset, operand1, operand2
      [7:0], opcode[7:0], ALU_result[8:0]);
17 initial begin
19 @(negedge clock) begin
20 reset = 1'b1;
21 end
23 @(negedge clock) begin
24 reset = 1'b0;
25 end
27 @(negedge clock) begin
28 opcode = 8'b00100100;
operand1 = 8'b00000011;
30 operand2 = 8'b00000010;
33 @(negedge clock) begin
34 end
```

```
36 $finish;
37 end
38 endmodule
```

Listing 39: ALU testbench.

As can be seen from the waveforms in Figures 18, 19, 20, 21 and 22, everything went according to what was intended.

| Value | 0.000 ns                 | 100.000 ns               | 200.000 ns               | 300.000 ns                     |
|-------|--------------------------|--------------------------|--------------------------|--------------------------------|
| 0     |                          |                          |                          |                                |
| 0     |                          |                          |                          |                                |
| 03    |                          | 03                       |                          |                                |
| 02    |                          | 02                       |                          |                                |
| 24    |                          | 24                       |                          |                                |
| 005   |                          | X 005                    |                          |                                |
|       | 0<br>0<br>03<br>02<br>24 | 0<br>0<br>03<br>02<br>24 | 0<br>0<br>03<br>02<br>24 | 0<br>0<br>03<br>02<br>24<br>00 |

Figure 18: Output waveform ALU testbench (ADD acc, Immediate).

| Value | 0.000 ns                 | 50.000 ns                     | 100.000 ns                    | 150.000 ns                    | 200.000 ns               | 250 000 ns               | 300.000 ns                          | 350.000 ns                    |
|-------|--------------------------|-------------------------------|-------------------------------|-------------------------------|--------------------------|--------------------------|-------------------------------------|-------------------------------|
| 0     |                          |                               |                               |                               |                          |                          |                                     |                               |
| 0     |                          |                               |                               |                               |                          |                          |                                     |                               |
| 03    |                          | 00                            |                               |                               |                          |                          | 03                                  |                               |
| 02    |                          | 00                            |                               |                               |                          |                          | 0                                   | 2                             |
| 94    |                          | 00                            |                               |                               |                          |                          |                                     | 4                             |
| 001   |                          |                               |                               | 000                           |                          |                          | 1                                   | 001                           |
|       | 0<br>0<br>03<br>02<br>94 | 0<br>0<br>0<br>03<br>02<br>94 | 0<br>0<br>0<br>03<br>02<br>94 | 0<br>0<br>0<br>03<br>02<br>94 | 0<br>0<br>03<br>02<br>94 | 0<br>0<br>03<br>02<br>94 | 0<br>0<br>0<br>03<br>02<br>02<br>94 | 0<br>0<br>0<br>03<br>02<br>94 |

Figure 19: Output waveform ALU testbench (SUBB acc, Immediate).

| Name               | Value | 0.000 ns | 100.000 ns | 200.000 ns | 300.000 ns |
|--------------------|-------|----------|------------|------------|------------|
| ₩ clock            | 0     |          |            |            |            |
| reset              | 0     |          |            |            |            |
| > 🕶 operand1 [7:0] | 01    | k        | 01         |            |            |
| > 🖬 operand2[7:0]  | 01    | k        | 01         |            |            |
| > 🕶 opcode[7:0]    | 54    |          | 54         |            |            |
| > W result[8:0]    | 001   |          | X 001      |            |            |
|                    |       |          |            |            | ^          |

Figure 20: Output waveform ALU testbench (ANL acc, Immediate).

| Name               | Value | 0.000 ns | 50.000 ns | 100.000 ns | 150.000 ns | 200.000 ns | 250.000 ns | 300.000 ns | 350.000 ns |
|--------------------|-------|----------|-----------|------------|------------|------------|------------|------------|------------|
|                    | 0     |          |           |            |            |            |            |            |            |
| reset              | 0     |          |           |            |            |            |            |            |            |
| > 👹 operand1 [7:0] | 00    |          | 00        |            |            |            |            |            |            |
| > W operand2[7:0]  | 01    |          | 00        |            |            |            |            | <u> </u>   | 01         |
| > W opcode[7:0]    | 44    |          | 00        |            |            |            |            | ¥          | 44         |
| > Mresult[8:0]     | 001   |          | 000       |            |            |            |            | 001        |            |

Figure 21: Output waveform ALU testbench (ORL acc, Immediate).



Figure 22: Output waveform ALU testbench (XRL acc, Immediate).

#### 6.1.5 Program Counter

The next module to be tested is the Program Counter module. One of the testbench used is represented in the listing 40. In this testbench it is tested how the program counter reacts when it is notified that an interrupt has occurred, i.e. the control signal int is positive.

```
1 'timescale 1ns / 1ps
3 module tb_timer();
              = 1, b0;
5 reg clock
6 reg reset
             = 1'b0;
7 reg [7:0] value_8bit = 8'h00;
8 reg [7:0]int_vec = 8'h00;
9 \text{ reg} [7:0] acc = 8'h00;
reg [7:0] stack_out = 8'h00;
11
13 reg pc_inc
               = 1'b0;
reg pc_inc_offset = 1'b0;
15 reg pc_jmp_z
                 = 1'b0;
reg pc_jmp_nz = 1'b0;
17 reg int
          = 1'b0;
18 reg pop_1_stack = 1'b0;
reg pop_2_stack = 1'b0;
20
22 wire int_ack;
23 wire push_stack;
24 wire [7:0] stack_in;
25 wire [15:0] count;
27 program_counter pc_dp(clock, reset, pc_inc, pc_inc_offset,
     pc_jmp_z,pc_jmp_nz, value_8bit, int, int_vec,
pop_1_stack, pop_2_stack,acc, stack_out, int_ack, stack_in,
     push_stack, count);
30 always #50 clock = ~clock;
```

```
32 initial begin
33 @(negedge clock) begin
       reset = 1'b1;
35
36
37 @(negedge clock) begin
       reset = 1'b0;
       int = 1'b1;
39
       int_vec = 8'h0b;
40
41
42 @(negedge clock) begin
43
       int = 1'b0;
44 end
45
46 $finish;
47 end
48 endmodule
```

Listing 40: Program Counter testbench

For testing purposes it was considered that the interrupt that occurred was the timer 0 overflow, so the  $int\_vec$  register was assigned a value of  $\mathbf{0x0b}$ . As can be seen in figure 23 the value of the program counter is updated to the value associated with the interrupt address at instant , right after the stack is pushed.



Figure 23: Output waveform Program Counter testbench.

Other tests were also performed on the program counter, the testbench implemented always follows the same logic as the previous one, so it will not be presented. To check in detail the behavior of the program counter for different jump instructions, the output waves of the remaining tests performed will also be presented.

First, it was checked whether the counting increment was being performed correctly, and Figure 24 checks it. Also in the same simulation at time 350ns, it was verified if the count value is valid when an offset is added, i.e., a short jump instruction occurs. As can be seen, all the values obtained are valid.



Figure 24: Output waveform Program Counter testbench.

Next the behavior of the program counters was analyzed through simulations performed for the Jump Zero and Jump not Zero instructions. As can be seen in Figure 25, when the control signal  $jmp\_nz$  becomes 1, and the accumulator value is non-zero, there is a jump associated with the offset in the instruction, in this case the offset is represented by the port  $newValue\_8bit$ .



Figure 25: Output waveform Program Counter testbench - Jump Not Zero.

Similarly, regarding the Jump Zero instruction, in Figure 26, it can be seen that when the value of the control signal  $jmp_{-}z$  is 1, and the accumulator value is zero, a jump to the expected position occurs.

Furthermore, tests were also performed to verify the behavior of the program counter when the Jump If Not Carry instruction occurs. As shown in figure 27, at the occurrence of the instruction, and if the carry has a positive value, the program counter continues its normal execution, that is, no jump occurs.



Figure 26: Output waveform Program Counter testbench - Jump Zero.



Figure 27: Output waveform Program Counter testbench - Jump If Not Carry.

#### 6.1.6 Instruction Register

Next is represented the testbench code used to perform the simulation for the Instruction Register module and the respective output waveform in Figure 28.

To test this module a input value  $rom\_byte$ , 8'hff has been assigned to the instruction register. The module  $instruction\_register$  was instantiated and after several clock cycles, depending on the value assigned to the  $ir\_load\_high$ , 8 MSB of instruction register, and  $ir\_load\_low$ , 8 LSB of instruction register, it is intended to verify that the output, IR is correct. When  $ir\_load\_high$  is 1'b1 it should load the value from the input  $rom\_byte$  to the 8 MSB of instruction register and when  $ir\_load\_low$  is 1'b1 it should load the value from the input  $rom\_byte$  to the 8 LSB of the instruction register.

```
1 'timescale 1ns / 1ps
2
3 module ir_tb();
4
```

```
5 reg reset = 1'b1;
6 reg ir_load_high = 1'b0;
7 reg ir_load_low = 1'b0;
8 reg[7:0] rom_byte = 8'hff;
9 wire[15:0] IR;
reg clock = 1'b0;
12 always #50 clock = !clock; // 100 time ticks per cycle = 10
     MHz clock
instruction_register ir(clock, reset, ir_load_high,
     ir_load_low, rom_byte, IR);
16 initial begin
18 @(negedge clock) begin
19 reset = 1'b1;
20 end
22 @(negedge clock) begin
23 reset = 1'b0;
24 end
26 @(negedge clock) begin
27 ir_load_high = 1'b1;
30 @(negedge clock) begin
31 ir_load_high = 1'b0;
34 @(negedge clock) begin
35 ir_load_low = 1'b1;
36 end
38 @(negedge clock) begin
39 ir_load_low = 1'b0;
40 end
42 @(negedge clock) begin
43 end
45 $finish;
46 end
47 endmodule
```

Listing 41: Instruction Register testbench.

As can be seen from the waveform in Figure 28 everything went according to what was intended.



Figure 28: Output waveform Instruction Register testbench.

#### 6.1.7 Timer

It was decided to implement a testbench that allows one to verify the correct operation of the timer created, as shown in listing 42. Two tests have been created, however only one testbench will be presented, as they are very similar. The idea of this testbench, is just to check that by assigning values to the respective SFR of the timer and starting the count, the overflow flag shows a positive value after some time. Therefore, the values shown in line 28 to 30 are assigned, so that the count won't be long, and the selected mode is timer mode 1. The count is started on line 34.

```
'timescale 1ns / 1ps
3 module tb_timer();
5 reg clock
              = 1'b0;
              = 1, b0;
6 reg reset
      [7:0] sfr_tmod = 8'h00;
      [7:0] sfr_tcon = 8'h00;
                    = 8,h00;
9 reg [7:0] sfr_th0
reg [7:0] sfr_tl0 = 8'h00;
11 reg PO_1
              = 1'b0;
reg int_ack = 1'b0;
14 wire tf0_flag;
vire tr0_flag;
 timer_8051 timer(clock, reset, sfr_tmod, sfr_tcon, sfr_tl0,
     sfr_th0,P0_1,int_ack,tf0_flag,tr0_flag);
19 always #50 clock = ~clock;
20
21 initial begin
22 @(negedge clock) begin
23 reset = 1'b1;
24 end
26 @(negedge clock) begin
  reset = 1'b0;
```

```
sfr_tmod = 8'h01;
28
       sfr_t10 =
                    8'hfa;
29
       sfr_th0 =
                    8'hff;
30
31
32
  @(negedge clock) begin
33
       sfr_tcon = 8'h10;
34
35
  end
36
37
  end
  endmodule
```

Listing 42: Timer testbench.

The output waveform is represented in Figure 29. As you can see, after the start of counting, and following a few clock cycles, the tf0 flag, identified in the simulation as tf0-flag, has a positive value.



Figure 29: Output waveform Timer mode 1 testbench.

As mentioned above, another test was performed, this time in counter mode. For this the  $P0_{-}1$  pin serves as a clock source to the counter, and at each positive transition the timer registers are incremented. As demonstrated in Figure 30, at time 1050ns, the upward transition of the timer flag occurs, thus verifying the correct operation of the Timer module.

#### 6.1.8 Interrupt Control

Next is represented the testbench code used to perform the simulation for the Instruction Control module and the respective output waveform in Figure 33.

To test this module different input values were assigned for  $int\_en$ ,  $int\_tf0$ ,  $int\_ext0$  and  $int\_ack$ . The module  $interrupt\_control$  was instantiated. After several clock cycles it is intended to verify that the outputs, int and  $int\_vec$  are correct. When  $int\_tf0$  is **1'b1** and  $int\_ext0$  is **1'b0**, timer has higher priority and  $int\_vec$  should remain with the value **8'h0B**, otherwise when



Figure 30: Output waveform Counter mode 1 testbench.

int\_tf0 is **1'b0** and int\_ext0 is **1'b1**, the interrupt is external and int\_vec should remain with the value **8'h03**. Whenever there is an int\_tf0 at **1'b1** or int\_ext0 at **1'b1**, the interrupt enable, int\_en at **1'b1** and int\_ack at **1'b0**, int should be active at **1'b1**.

This way the interrupt only occurs when  $int\_ack$  is at **1'b0**.

```
'timescale 1ns / 1ps
3 module tb_intCtrl();
5 reg clock
              = 1, b0;
              = 1, b0;
6 reg reset
reg int_en = 1'b0;
8 \text{ reg int\_tf0} = 1'b0;
9 reg int_ext0 = 1'b0;
reg int_ack = 1'b0;
12 wire int;
vire [7:0] int_vec;
interrupt_control IC(clock,reset,int_en,int_tf0,int_ext0,int,
     int_vec,int_ack);
17 always #50 clock = ~clock;
18
19 initial begin
21 @(negedge clock) begin
22 reset = 1'b1;
23 end
25 @(negedge clock) begin
      reset = 1'b0;
26
      int_en = 1'b1;
```

```
int_tf0 = 1'b1;
28
29 end
30
31 @(negedge clock) begin
      int_ack = 1'b1;
32
33 end
34
35 @(negedge clock) begin
      int_ack = 1'b0;
36
      int_tf0 = 1,b0;
37
38 end
39
40 @(negedge clock) begin
41 end
43 @(negedge clock) begin
      int_en = 1'b1;
44
       int_ext0 = 1'b1;
45
46 end
47
48 @(negedge clock) begin
      int_ack = 1'b1;
50 end
51
52 @(negedge clock) begin
54
55 $finish;
56 end
57
58 endmodule
```

Listing 43: Interrupt Control testbench.

As can be seen from the waveform in Figure 33 everything went according to what was intended.



Figure 31: Output waveform Interrupt Control testbench.

#### 6.1.9 Debounce

Next is represented the testbench code used to perform the simulation for the Debounce module and the respective output waveform in Figure 28.

To test this module an input value is assigned, **button**. The module *debounce* was instantiated and after several clock cycles, the value of button becomes **1'b1**.

```
'timescale 1ns / 1ps
3 module tb_debounce();
5 reg clock = 1'b0;
6 \text{ reg reset} = 1'b0;
7 reg button = 1'b0;
  wire outDeb;
debounce deb(clock, button, outDeb);
12 always #50 clock = ~clock;
14 initial begin
15 @(negedge clock) begin
      button = 1'b0;
17 end
18
19 @(negedge clock) begin
      button = 1'b1;
20
21 end
22
23 end
24 endmodule
```

Listing 44: Debounce testbench.

As can be seen from the waveform in Figure 33 everything went according to what was intended. That is, the button was pressed at time instant, 300.0ns and was set to 1, but the output, outDeb was only set to 1 at time instant 102,750.0ns, thus preventing the rapid triggering of an action from a single event. It ensures that the digital circuit only reacts to a single instance of a rapidly changing input signal and eliminates any unwanted triggering that may occur due to electrical noise or switch bounce.



Figure 32: Output waveform Debounce testbench.



Figure 33: Output waveform Debounce testbench.

## 7 Final Test Program

The code on the following Listing 45 is based on the instructions that are stored in the ROM. The final test code is below and it's in the assembly language for a better interpretation. Also to add here is a link for demonstration, (https://youtu.be/p-Q8BfgXRZk) and to the source code (https://github.com/andrebarbosaa/8051.git).

```
1 ORG 0x0003
2 EXTO_ISR:
       ; put all leds to on
       MOV A,#0x0f
       MOV P1,A
6 RETI
8 ORG 0x003B
9 TIMERO_ISR:
10
       ; polling of R1 until it's zero
      MOV A, R1
11
      SUBB A,#0x01
12
      MOV R1, A
13
14
      JNZ NOT_INC_P1
15
       ; increment 1 to the value of P1
16
      MOV A,P1
17
      MOV A, #0x01
18
      MOV P1,A
19
20
21
       ; update the value of R1 again
      MOV R1,#0xFF
22
23
      NOT_INC_P1: ;if R1 not zero
25 RETI
26
28 ORG 0x003B
29 ; first instruction to be executed
30 MOV A, #0x01 ; send value 1 to P1
^{31} MOV P1,A ; MOV 0x90,A
33 MOV A, #0x01 ; Timer mode 1
34 MOV TMOD, A ; MOV 0x88, A
36 MOV A,#0x00
37 MOV TLO, A; MOV Ox88, A
39 MOV A,#0x00
_{
m 40} MOV THO,A ; MOV 0x88,A
```

```
MOV A,#0x83 ;enable EA
MOV IE,A ;MOV OxA8,A

MOV R1,#0xFF ;update the value of R1 for polling

MOV A,#0x10 ;enable TRO
MOV TCON,A ;MOV 0x89,A

JUMP, $
```

Listing 45: Final assembly code.

# 8 Gantt Diagram



Figure 34: Task Division: Gantt Diagram.

## 9 References

[1]TAVARES Adriano, LIMA Carlos, CARDOSO Paulo, MENDES José, CABRAL Jorge, "PROGRAMAÇÃO DE MICROCONTROLADORES", 2012.

 $[2] \ (\texttt{https://www.silabs.com/documents/public/data-sheets/C8051F388-B.pdf}).$