Datorarkitektur
 Fö 9/10 - 29
 Datorarkitektur
 Fö 9/10 - 30

### **Predicated Execution**

 Any operation can refer to a predicate register (see slide 27)

<Pi> operation is the number of a predicate register (between 0 and 63)

- This means that the respective operation is to be committed (the results made visible) only when the respective predicate is true (the predicate register gets value 1).
- If the predicate value is known when the operation is issued, the operation is executed only if this value is true

If the predicate is not known at that moment, the operation is started; if the predicate turns out to be *false*, the operation is discarded.

 If no predicate register is mentioned, the operation is executed and committed unconditionally.



Datorarkitektur Fö 9/10 - 31

## **Branch Predication**

- Branch predication is a very aggressive compilation technique for generation of code with instruction level parallelism (code with parallel operations).
- Branch predication goes one step further than trace scheduling. In order to exploit all potential of parallelism in the machine it lets operations from both branches of a conditional branch to be executed in parallel.
- Branches can be very often eliminated and replaced by conditional execution.
   In order to do this hardware support is needed.
- Branch predication is based on the instructions for predicated execution provided by the Merced architecture.

The idea is: let instructions from both branches go on in parallel, before the branch condition has been evaluated. The hardware (predicated execution) takes care that only those are committed which correspond to the right branch.



# Predicate assignment

 Will set the value of predicate register j to true and that of predicate register k to false if the relation is evaluated to true; j will be set to false and k to true if the relation evaluates to false.

Predicated predicate assignment

<Pi> Pj, Pk = relation

*i*, *j* and *k* are predicate registers (between 0 and 63).

 Predicate registers j and k will be updated if and only if predicate register i is true.

The instruction format of the predicate assignment and the predicated predicate assignment operation is slightly different from that shown on slide 27. These operations have two and three fields for predicate registers, respectively.



Datorarkitektur Fö 9/10 - 32

## **Branch Predication (cont'd)**

Branch predication is not branch prediction:

- Branch prediction: guess for one branch and then go along that one; if the guess is bad, undo all the work;
- Branch predication: both branches are started and when the condition is known (the predicate registers are set) the right instructions are committed, the others are discarded.



There is no lost time with failed predictions.





Fö 9/10 - 33 Fö 9/10 - 34

#### **Branch Predication (cont'd)**

```
Example:
     if (a && b)
           j = j + 1;
     else{
           if (c)
           else
```

#### Assumptions:

i = i + 1;

The values are stored in registers, as follows: a: R0; b: R1; j: R2; c: R3; k: R4; m: R5; i: R6.

k = k - 1;

m = k \* 5

This sequence (for an ordinary processor) would be compiled to:

```
ΒZ
                R0. L1
                           branch if a == 0
      ΒZ
                R1. L1
                           branch if b == 0
      ADI
                R2, R2,#1 R2 ← R2 + 1;(integer)
      BR
                L4
L1:
     ΒZ
                R3, L2
                           branch if c == 0
      ADI
                R4, R4,#1 R4 ← R4 + 1;(integer)
      BR
                L3
L2:
      SBI
                R4, R4,#1 R4 ← R4 - 1;(integer)
L3:
      MPI
                R5, R4,#5 R5 ← R4 * 5;(integer)
L4:
      ADI
                R6, R6,#1 R6 ← R6 + 1;(integer)
```

Petru Eles, IDA, LiTH

74. A. 4. MP ADI SBI 6 Branch Predication (cont'd) if not(not(a == 0)) and not(b == 0)) and not(not(c == 0))if not(not(a == 0) and not(b == 0)) and not(c == 0)if not(a == 0) and not(b == 0)== 0) and not(b -et us read it in this way: not(not(a

R4,#5

R6,#1

R6,

ΑD

R4,#1 R4,#1

Petru Eles, IDA, LiTH

Fö 9/10 - 35 Datorarkitektur

#### **Branch Predication (cont'd)**

The same with predicated execution: (all predicates are initialised as false)

```
P1, P2 = EQ(R0, #0)
(1)
```

(2) 
$$\langle P2 \rangle P1, P3 = EQ(R1, #0)$$

<P3> ADI R2, R2,#1 (3)

<P1> P4, P5 = NEQ(R3, #0) (4)

(5) <P4> ADI R4, R4,#1

(6) <P5> SBI R4, R4,#1

(7) <P1> MPI R5, R4,#5

(8) ADI R6, R6,#1

- The compiler can plan all these instructions to be issued in parallel, except (5) and (6) which are data-dependent.
- Instructions can be started before the particular predicate on which they depend is known. When the predicate will be known, the particular instruction will or will not be committed.

Fö 9/10 - 36 Datorarkitektur

# **Speculative Loading**

You remember when we discussed "delayed loading" (Fö. 5/6):

The load is placed so that memory latency is avoided (the value is already there when it's needed):

> loads from address X into R1 LOAD R1,X  $R2 \leftarrow R2 + R1$ ADD R2,R1 R4 ← R4 + R3 ADD R4,R3 R2,R4 R2 ← R2 - R4 SUB

LOAD R1,X loads from address X into R1

ADD R4,R3  $R4 \leftarrow R4 + R3$ R2,R1 R2 ← R2 + R1 ADD SUB R2,R4 R2 ← R2 - R4