# Guião 9\_10\_2022 Problema 1





| S | R | Q     | $\overline{Q}$ |
|---|---|-------|----------------|
| 0 | 0 | latch | latch          |
| 0 | 1 | 0     | 1              |
| 1 | 0 | 1     | 0              |
| 1 | 1 | 0     | 0              |



| Е | D | Q     | Q     |
|---|---|-------|-------|
| 0 | 0 | latch | latch |
| 0 | 1 | latch | latch |
| 1 | 0 | 0     | 1     |
| 1 | 1 | 1     | 0     |

## Guião 11\_2021 Problema 2

2. [Paper and pencil]. Analyze the circuits in Fig. 2 and indicate the location of a D latch, a positive-edge-triggered D flip-flop, and a negative-edge-triggered D flip-flop.





3. [Paper and pencil]. Complete the timing diagram of a positive edge-triggered flip-flop, illustrated in Fig. 3, with the following timing specifications:  $t_{setup} = 5$  ns,  $t_{hold} = 3$  ns,  $t_{pHL} = 10$  ns,  $t_{pLH} = 5$  ns.





4. [Paper and pencil]. Analyze the circuit in Fig. 4 and complete the following timing diagram (for now, assume that all delays are 0). What is the function of this circuit? Determine the period, frequency, and duty cycle of both the clk signal and Q output. Do not forget to indicate the correct units.

Assuming that the flip-flop has the following timing specifications:  $t_{setup} = 5 \text{ ns}$ ,  $t_{hold} = 3 \text{ ns}$ ,  $t_{pHL} = 15 \text{ ns}$ ,  $t_{pLH} = 10 \text{ ns}$ , determine the maximum operating frequency of the circuit.



Fig. 4 – A circuit based on a D flip-flop and its timing diagram.

Guião 9\_10\_2022 Problema 5



- a. What are the circuit inputs and outputs? --- Input:x output:y
- b. What is the output function?  $\rightarrow y = xQ_1$
- $Q_1^* = D_1 = Q_0 \bar{x} \\ Q_0^* = D_0 = x$ c. What is the next state function?
- d. What is the type of this finite state machine: Mealy or Moore?

## Guião 9\_10\_2022 Problema 5

Construct the transition/output table.

Draw the state diagram.

What is the function performed by the circuit?



| $Q_1^* = D_1 = Q_0 \bar{x}$ |
|-----------------------------|
| $Q_0^* = D_0 = x$           |
| $y = xQ_1$                  |

| Entrada | Estado<br>Atual | Estado<br>seguinte | saída |
|---------|-----------------|--------------------|-------|
| х       | S               | S*                 | У     |
| 0       | S0              | S0                 | 0     |
| 0       | <b>S1</b>       | <b>S2</b>          | 0     |
| 0       | <b>S2</b>       | S0                 | 0     |
| 0       | <b>S3</b>       | <b>S2</b>          | 0     |
| 1       | S0              | <b>S1</b>          | 0     |
| 1       | <b>S1</b>       | <b>S1</b>          | 0     |
| 1       | <b>S2</b>       | <b>S1</b>          | 1     |
| 1       | <b>S3</b>       | <b>S1</b>          | 0     |

### Guião 9\_10\_2022 Problema 5

What is the function performed by the circuit?

Assume that the flip-flops in Fig. 5 have the following timing specifications:  $t_{setup} = 15 \text{ ns}$ ,  $t_{hold} = 5 \text{ ns}$ ,  $t_{pHL} = 25 \text{ ns}$ ,  $t_{pLH} = 20 \text{ ns}$ . What is the maximum delay that an elementary logic gate  $t_{gate}$  could have so that the circuit would function correctly at 20 MHz?



$$T_{min} > max(t_{pHL}, t_{pLH}) + t_{pgate} + t_{setup}$$
  
 $50ns > 25ns + t_{pgate} + 15ns$   
 $t_{pgate} < 10ns$ 

| Entrada | Estado<br>atual | Estado<br>seguinte | Saída | Saída Estado atual |    | Estado seguinte |        | Saída |
|---------|-----------------|--------------------|-------|--------------------|----|-----------------|--------|-------|
| x       | S               | S+                 | У     | Q1                 | Q0 | Q1+=D1          | Q0+=D0 | У     |
| 0       | S0              | S0                 | 0     | 0                  | 0  | 0               | 0      | 0     |
| 0       | <b>S1</b>       | <b>S2</b>          | 0     | 0                  | 1  | 1               | 0      | 0     |
| 0       | <b>S2</b>       | S0                 | 0     | 1                  | 0  | 0               | 0      | 0     |
| 0       | <b>S3</b>       | <b>S2</b>          | 0     | 1                  | 1  | 1               | 0      | 0     |
| 1       | S0              | <b>S1</b>          | 0     | 0                  | 0  | 0               | 1      | 0     |
| 1       | <b>S1</b>       | <b>S1</b>          | 0     | 0                  | 1  | 0               | 1      | 0     |
| 1       | <b>S2</b>       | <b>S1</b>          | 1     | 1                  | 0  | 0               | 1      | 1     |
| 1       | <b>S3</b>       | <b>S1</b>          | 0     | 1                  | 1  | 0               | 1      | 0     |

Guião 9\_10\_2022 Problema 6





Guião 9\_10\_2022 Problema 6





Guião 11\_13\_2022 Problema 1





| х | Q1 | Q0 | D1 | D0 | у |
|---|----|----|----|----|---|
| 0 | 0  | 0  | 0  | 0  | 0 |
| 0 | 0  | 1  | 0  | 0  | 0 |
| 0 | 1  | 0  | 1  | 1  | 0 |
| 0 | 1  | 1  | 0  | 0  | 0 |
| 1 | 0  | 0  | 0  | 1  | 0 |
| 1 | 0  | 1  | 1  | 0  | 0 |
| 1 | 1  | 0  | 1  | 0  | 0 |
| 1 | 1  | 1  | 0  | 1  | 1 |

Guião 11\_13\_2022 Problema 1



| x | Q1 | Q0 | D1 | D0 | У |
|---|----|----|----|----|---|
| 0 | 0  | 0  | 0  | 0  | 0 |
| 0 | 0  | 1  | 0  | 0  | 0 |
| 0 | 1  | 0  | 1  | 1  | 0 |
| 0 | 1  | 1  | 0  | 0  | 0 |
| 1 | 0  | 0  | 0  | 1  | 0 |
| 1 | 0  | 1  | 1  | 0  | 0 |
| 1 | 1  | 0  | 1  | 0  | 0 |
| 1 | 1  | 1  | 0  | 1  | 1 |

| D1 | Q1 Q0 |    |    |    |                              |
|----|-------|----|----|----|------------------------------|
| Х  | 00    | 01 | 11 | 10 |                              |
| 0  |       |    |    | 1  | D1=Q1.Q0'+x.Q1'. Q0          |
| 1  |       | 1  |    | 1  |                              |
|    |       |    |    |    |                              |
|    |       |    |    |    |                              |
| D0 | Q1 Q0 |    |    |    |                              |
| Χ  | 00    | 01 | 11 | 10 |                              |
|    |       |    |    |    | D0=Q1.(x xor Q0)' +x.(Q1 xor |
| 0  |       |    |    | 1  | Q0)'                         |
| 1  | 1     |    | 1  |    |                              |
|    |       |    |    |    |                              |



Guião 2019\_2020 Problema 3 FSM Mealy C1 estado carry out = '1' C0 estado carry out = '0'



| rs_sync | In | Q0 | D0 | У |
|---------|----|----|----|---|
| 1       | 0  | 0  | 0  | 0 |
| 1       | 0  | 1  | 0  | 1 |
| 1       | 1  | 0  | 0  | 1 |
| 1       | 1  | 1  | 1  | 0 |
| 0       | *  | *  | 1  | 0 |



Guião 11-13\_2022 Problema 3 FSM Moore



| Q1 | Q0 | D1 | D0 | D1 | D0 | out |
|----|----|----|----|----|----|-----|
| 0  | 0  | 0  | 0  | 0  | 1  | 0   |
| 0  | 1  | 0  | 1  | 1  | 0  | 1   |
| 1  | 0  | 0  | 1  | 1  | 0  | 0   |
| 1  | 1  | *  | *  | *  | *  | *   |

| Q2 | Q1 | Q0 | Q2+ | Q1+ | Q0+ |
|----|----|----|-----|-----|-----|
| 0  | 0  | 0  | 0   | 0   | 1   |
| 0  | 0  | 1  | 0   | 1   | 1   |
| 0  | 1  | 1  | 0   | 1   | 0   |
| 0  | 1  | 0  | 1   | 1   | 0   |
| 1  | 1  | 0  | 1   | 1   | 1   |
| 1  | 1  | 1  | 1   | 0   | 1   |
| 1  | 0  | 1  | 1   | 0   | 0   |
| 1  | 0  | 0  | 0   | 0   | 0   |

Guião 11 Problema 4 Gray counter Next state truth table

| Q0/Q2Q1 | 00 | 01 | 11 | 10 |                   |
|---------|----|----|----|----|-------------------|
| 0       |    | 1  | 1  |    | Q2+=Q0'.Q1+Q0.Q2  |
| 1       |    |    | 1  | 1  |                   |
|         |    |    |    |    |                   |
|         |    |    |    |    |                   |
| Q0/Q2Q1 | 00 | 01 | 11 | 10 |                   |
| 0       |    | 1  | 1  |    | Q1+=Q0'.Q1+Q0.Q2' |
| 1       | 1  | 1  |    |    |                   |
|         |    |    |    |    |                   |
| Q0/Q2Q1 | 00 | 01 | 11 | 10 |                   |
| 0       | 1  |    | 1  |    |                   |
| 1       | 1  |    | 1  |    | Q0+=Q2'.Q1'+Q2.Q1 |

Guião 11-13 Problema 5 -6 counters



Guião 11-13 Problema 7 counter mod 64



Com base nos componentes 74x163 crie um contador módulo 64. Determine, justificando a máxima frequência de funcionamento do circuito tendo em conta as seguintes especificações temporais:

- a. flip-flops que compõem o contador:  $t_{setup}=10$  ns,  $t_{hold}=4$  ns,  $t_{pHL}=20$  ns,  $t_{pLH}=15$  ns;
- b. tempo de atraso de uma porta lógica elementar (se usada):  $t_{porta} = 5$  ns.



#### Análise temporal de um circuito síncrono



O problema das limitações temporais de um circuito digital resumem-se à análise da propagação dos sinais entre saídas e entradas, do mesmo ou de outro de Flip Flop, consoante se trata de um circuito com *feedback* ou sem *feedback*.

Guião 11-13\_2022

Prob 8: Shift\_register

1 - 3 - 7 - 14 - 4 - 8 - 1



| Q3 | Q2 | Q1  | Q0 | D3 | D2-Q2 | D1 | D0-Q2' | Si- Q2' | LD-Q3' |
|----|----|-----|----|----|-------|----|--------|---------|--------|
| 0  | 0  | 0   | 0  | 0  | 0     | 0  | 1      | 1       | 1      |
| 0  | 0  | 0   | 1  | 0  | 0     | 0  | 1      | 1       | 1      |
| 0  | 0  | 1   | 1  | 0  | 0     | 0  | 1      | 1       | 1      |
| 0  | 1  | 1   | 4  | 0  | 1     | 0  | 0      | 0       | 1      |
| 1  | 1  | 1   | 10 | 0  | 1     | 0  | 0      | 0       | 0      |
| 0  | 1  | 0 ← | 0  | 0  | 0     | 0  | 0      | 0       | 1      |
| 1  | 0  | 0   | 0  | 0  | 0     | 0  | 1      | 1       | 0      |
| 0  | 0  | 0 ← | 1  | 0  | 0     | 0  | 1      | 1       | 1      |

Complete Download

Multiple Download

Individual Files

Additional Software

Copyleft Licensed Source

### Intel® Quartus® Software



Download ModelSimSetup-20.1.1.720-linux.run

Intel® Quartus® Prime (includes Nios® II EDS)

Download QuartusSetup-20.1.1.720-linux.run

\*\* Nios® II EDS requires you to install an Eclipse IDE manually.

Size: 1.4 GB

SHA1: c50f51479de963f4e79a8115dc9200e744b3ab3d

Size: 2.6 GB

SHA1: 32c7d1708cfc93ffbbcf040ff0e76522e518cd3f

#### Devices

Intel® Cyclone® IV Device Support

Download cyclone-20.1.1.720.qdz

Size: 466 MB

SHA1: 5447aa416749edf5bae5f68dcc734c43e8db6a67