

UNIVERISTY: FACULTY OF AUTOMATION AND COMPUTER SCIENCE

DEPARTMENT: COMPUTER SCIENCE

DISCIPLINE: DIGITAL SYSTEM DESIGN

PROJECT: POCKET COMPUTER WITH BASIC NUMERICAL OPERATIONS

Laboratory teacher Student

Diana Irena Pop Andrei-Călin Cadar

# **Constrains**

- 1. Project specification
- 2. State Diagram
- 3. Block Diagram
- 4. Components
- 5. VHDL code
- 6. FPGA board Nexys 4
- 7. Instructions for use
- 8. Justification for chosen solution
- 9. Possibilities for further development
- 10. Bibliography

# 1) Project specification

Requirement: Design a pocket computer with basic arithmetic operations (addition, subtraction, multiplication, division). Multiplication and division operations will be implemented using specific algorithms, not language operators. The operands are represented by 8 bits with a sign. Operants and operators will be entered sequentially in decimal form. The 7-segment displays on the FPGA boards will be used.

# 2) State Diagram



### 3) Block Diagram



### 4) Components

In this project, the following entities were used **I** 

a) input\_number



This entity forms the number, it uses the 1 second clock to increment each stored digit (on 4 bits) in the  $0 \rightarrow 9$  loop if the corresponding switch is

b) counter\_1\_sec



This is a frequency divider with the period of the clock equal to one second. We use it for the input of the number.

c) counter\_60\_HZ



This is a 60HZ frequency divider and we use it to iterate trough the digit output array and the active display array.

# d) mux81\_8BIT



Mux 8:1 with data bus width equal to 8 bits. Used to iterate trough active display array.

#### e) mux41 8BIT



Mux 4:1 with data bus width equal to 8 bits.

Used to determine the numbers we are currently working with.





Mux 8:1 with data bus width equal to 4 bits. Used to iterate trough digit display array

# g) display\_decoder



Used to convert digit or sign to 7 segments code.

# h) determine\_sign\_in\_hex



Used to convert sign to 7 segments code.

### i) DecToBinary



Converts a 3 digit number, each digit on 4 bits to an 8 bit number in binary using the reverse double dabble algorithm.

# j) Debouncer



A debouncer for the Next\_B button.

### k) change\_state



A counter which counts in the loop 0->1->2->3->1, which has as count signal the output from the debouncer.

### 1) binaryToDec



Converts an 8 bit number in binary to base ten on 3 digits using the double dabble algorithm.

# m) D\_FLIP\_FLOP\_8bit



Used as a register to store numbers between states.

# n) ChooseOperationAndReturnRes



The actual calculator, computes all 4 operations, and using a MUX 4:1 selects which operation to display based on the OPS1 and OPS2 switches.

# o) Multiplication



Used to multiply X and Y. Carry is set if REZ > xFF.

### p) Division



Used to divide X to Y, returns xFF if Y is 0.

### p) bit\_adder\_8



Used to add X and Y in REZ and we have carry\_O for overflow.

#### q) bit\_subtractor\_8



Used to subtract X from Y and set borrow\_O if abs(X) < abs(Y);

#### 5) VHDL code

Active-HDL Designer Edition provides FPGA designers with a mixed RTL simulator that includes: industry proven IEEE mixed-language simulation support for VHDL, Verilog® and SystemVerilog (Design), with 2X-plus performance gains over FPGA supplied RTL simulators, encrypted IP support and no limitations on FPGA device size.

I wrote the code in this project using VHDL language which is one of the commonly used Hardware Description Languages (HDL) in digital circuit design. VHDL stands for VHSIC Hardware Description Language. In turn, VHSIC stands for Very-High-Speed Integrated Circuit.

VHDL was initiated by the US Department of Defense around 1981. The cooperation of companies such as IBM and Texas Instruments led to the release of VHDL's first version in 1985. Xilinx, which invented the first FPGA in 1984, soon supported VHDL in its products. Since then, VHDL has evolved into a mature language in digital circuit design, simulation, and synthesis.

The VHDL code on the main page of the project can be divided into three important parts the libraries used, the entity (black box) and the architecture (inside the black box).

```
1 library IEEE;
2 use IEEE.STD_logic_1164.all;
3 use IEEE.STD_logic_unsigned.all;
4 use IEEE.numeric_std.all;

23 entity calculator is
24    port(CLK_100, HS, DS, US, SIGN_S, OPS1, OPS2, NEXT_B, RST: in std_logic;
25    DArray: out std_logic_vector(7 downto 0);
26    DNumber: out std_logic_vector(0 to 6);
27    rez_o: out std_logic_vector(7 downto 0));
28 end entity;
```

Figure 4.1 Entity of project

Figure 4.2 Architecture of the project

#### Figure 4.3 Components

Each component is built separately, using processes or structurally by connecting with other smaller components, for example in Figure 4.4.

#### 6) FPGA board Nexys 4

The Nexys4 board is a complete, ready-to-use digital circuit development platform based on the latest Artix-7™ Field Programmable Gate Array (FPGA) from Xilinx®. With its large, high-capacity FPGA (Xilinx part number XC7A100T-1CSG324C), generous external memories, and collection of USB, Ethernet, and other ports, the Nexys4 can host designs ranging from introductory combinational circuits to powerful embedded processors.



Figure 5.1 FPGA Nexys 4

The Nexys4 offers an improved collection of ports and peripherals, including:

- 4,860 Kbits of fast block RAM
- Six clock management tiles, each with phase-locked loop (PLL)

- Internal clock speeds exceeding 450 MHz
- 16 user switches
- 16 user LEDs
- Two tri-color LEDs
- 12-bit VGA output
- Two 4-digit 7-segment displays

Each digit is comprised of seven LEDs connected such that their anodes are all tied together, and each LEDs cathode is independently controllable. So, at a basic level, knowing nothing else about their control circuit, we can expect the light up segments turning the common anode high, and pulling low cathode pins that correspond to the LED segments we want to light up (and pulling high those that we do not by default).



Figure 5.2 The 7-Segment Displays

#### 7) Instructions for use

- 1. Program the FPGA with the written code.
- 2. Write the constraints file
- 3. Reset using the reset switch
- 4. Introduce the first number
- 5. Press next
- 6. Introduce the second number
- 7. Press next
- 8. Choose operation
- 9. Press next
- 10. Now the result is displayed
- 11. Press next to go to the 6<sup>th</sup> step using the previous stored result as the first number.

#### 8) Justification for chosen solution

This was not an easy project and I have known it from the start and I have taken it as a challenge. Honestly the project was mostly built on the fly because a lot of problems appeared when building it according to the scheme. There were a lot of signals to take into account and how to synchronise more multiplexers depending on each other. I took advantage of the fact we can only store 3 numbers (like building the Fibonacci sequence). I used conditioned delayed registers to move the first and the second

number around but not in every state. The reading and printing is always done from the first number register. I have chosen the used division algorithm, because I already needed to know it from Assembly.

### 9) Possibilities for further development

We could add the A^B operation by building a counter with B steps and multiply A in a register at each step. Division with fractional part can also be added by changing the division algorithm to support rational numbers.

### 10) Bibliography

https://www.aldec.com/en/products/fpga\_simulation/designeredition

https://www.allaboutcircuits.com/technical-articles/hardware-description-langauge-getting-started-vhdl-digital-circuit-design/

https://www.xilinx.com/support/documents/university/XUP%20Boards/XUPNexys4DDR/documentation/Nexys4-DDR\_rm.pdf

https://web.mit.edu/6.111/volume2/www/f2019/handouts/labs/lab2\_19/index.html

https://en.wikipedia.org/wiki/Double\_dabble

Octavian Augustin Cret's lectures at the university.