# 32 BIT MICROPROCESSOR SYSTEM module Z3/EV

## Volume 2/4

# THEORY, EXERCISES AND APPENDIX

TEACHER/STUDENT manual





# **INDEX**

| Lesson F43: | SERIAL INTERFACE                         | Page. 1  |
|-------------|------------------------------------------|----------|
|             |                                          |          |
| Lesson F44: | DIGITAL/ANALOG CONVERSION                | Page. 17 |
|             |                                          |          |
| Lesson F45: | ANALOG/DIGITAL CONVERSION                | Page. 24 |
|             |                                          |          |
| Appendix A: | Commands to the Monitor of Module Z3/EV  | Page. 33 |
|             |                                          |          |
| Appendix B: | Resources of the Monitor of Module Z3/EV | Page. 40 |
|             |                                          |          |
| Appendix C: | Communications with the PC               | Page. 47 |
|             |                                          |          |
| Appendix D: | Datasheet Microprocessor 80386EX         | Page. 51 |
|             |                                          |          |
| Appendix E: | Summary of Instructions 80386EX          | Page. 65 |
|             |                                          |          |
| Appendix F: | Electrical Diagrams                      | Page. 96 |

## **SAFETY RULES**

Keep this handbook at hand for any further help.

After the packaging has been removed, set all accessories in order so that they are not lost and check the equipment integrity. In particular, check that it shows no visible damage.

Before connecting the equipment to the power supply, be sure that the rating corresponds to the one of the power mains.

This equipment must be employed only for the use it has been conceived, i.e. as educational equipment, and must be used under the direct supervision of expert personnel.

Any other use is not proper and therefore dangerous. The manufacturer cannot be held responsible for eventual damages due to inappropriate, wrong or unreasonable use.

#### **LESSON F43: INTERFACE SERIAL**

#### **OBJECTIVES**

- Principles of serial communication
- Serial Interface of Module Z3/EV
- The controller 8250
- The registers of the controller 8250
- The pin of the controller 8250
- Programming of the serial interface
- Development of application programs and exercises.

#### **MATERIALS**

- Base unit for the IPES system (power supply mod.PS1-PSU/EV, module holder mod.MU/EV, individual management unit mod.SIS1/SIS2/SIS3)
- Experimentation module mod. Z3/EV
- oscilloscope.

#### F43.1 PRINCIPLES of SERIAL COMMUNICATION

The serial transmission of data between computers is used, instead of the parallel one, when:

- the distance is greater than 3-4 m
- the numbers of the connection lines has to be minimal.

The serial transmission makes possible the transmission of data between systems, which are located at big distances from each other, using only a few lines. it also makes possible the use of the telephone line using special modulation devices, called Modem (see Fig. F43.1).



fig. F43.1

Since the microprocessor works with a data bus of the parallel type, and normally, the minimum quantity is the byte, the need for data conversion from parallel to serial is born.

Shift Registers are used, as shown in Fig. F43.2.



fig. F43.2

## F43.2 DATA FORMAT in the ASYNCHRONOUS SERIAL COMMUNICATION

In order to transmit data in the asynchronous mode; that is, without a common clock between who transmits and who receives, over a serial line, special information has to be added to the bit of the byte being transmitted.

A particular format for standard transmission is born, shown in Fig. F43.3, where:

- the state of the transmission line is normally 'high (logic level 1)
- the transmission begins with the **Start Bit** at logic level 0
- then, the **character bit** to be transmitted are sent in line, starting with the least significant (the number of bit can be 7 or 8, and the polarity is kept)
- after the character bit it's possible to add a **parity bit**, which can be:
  - Even: is set to 1 or to 0 to make the total addition of bit '1' be even
  - Odd: is set to 1 or to 0 to make the total addition of bit '1' be odd
- at the end of the transmission a Stop Bit is added, which can be 1 or 2 bit long
- The duration of the single bit depends from the speed of transmission used (baud-rate) which normally assumes the following values:
  - 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, ...



fig. F43.3

With respect the levels of the signals on line, the following rules apply:

- one signal between +3V e + 12V represents the logic value '1'
- one signal between -3V e -12V represents the logic value '0'
- one signal between -3V e + 3V is in a non defined logic state

All these rules define that which goes under the name Standard RS-232 for the Asynchronous Serial Transmission.

#### F43.3 SERIAL INTERFACE of MODULE Z3/EV

The serial interface of Module Z3/EV satisfies all the characteristics of the standard RS-232.

In particular, also the signals available on the output connector J2 respect this standard.

A disposition of the compatible pins with the 9-pin connector of the serial interface of the personal computer has been chosen.

The diagram of the serial interface is shown in figure F43.4.



fig. F43.4

The serial interface uses the Asynchronous Communication Controller 8250.

It is a device of programmable I/O, of general use, projected for the Intel microprocessors.

An external oscillator at 1.8432 MHz provides the transmission and reception clock. This clock is then divided internally of the 8250 to furnish the different baud rate.

The signals present on the output connector J2 are:

- Pin 1 (DCD): Data Carrier Detect (input signal). It is a management signal for the Modem.
- Pin 2 (RXD): Received Data (input signal). Serial data received from the transmitting external device.
- Pin 3 (TXD): Transmitted Data (output signal). Serial data transmitted to the receiving external device.
- Pin 4 (DTR): Data Terminal Ready (output signal). Modem management signal that serves to communicate that the Module Z3 is ready to begin a communication session.
- Pin 5 (GND): Ground.
- Pin 6 (DSR): Data Set Ready (input signal). Modem management signal which serves the external device to indicate the Module Z3 that it is ready to begin a communication session.
- Pin 7 (RTS): Request To Send (output signal). Indicates the requirement of the Module Z3 for the transmission of a byte.
- Pin 8 (CTS): Clear To Send (input signal). Indicates the requirement, of the external device, for the transmission of a Byte.

The controller 8250 works with signals at logic level TTL, while for the output signals, the standard RS-232 requires levels of +/-12V. The CI IC14 (1488) and IC15 (489) are used for changing levels.

#### F43.4 THE CONTROLLER 8250: PERFORMANCE and INTERNAL REGISTERS

The controller 8250 is a peripheral, of the Intel family, which provides the complete implementation of the standard RS-232. In particular:

- programmable internal clock divider for furnishing baud-rates from 75 to 9600 b/s
- start bit, stop bit, bit parity programming
- input and output double buffer
- input for a clock of independent
- modem signals control: CTS, RTS, DSR, DTR.

The different functioning modes of the controller are selected by programming the internal registers.

It communicates with the microprocessor by means of the following addresses, which correspond to as many internal registers:

| 330H | Receive Buffer Register                                      |
|------|--------------------------------------------------------------|
| 330H | Transmit Holding Register                                    |
| 333H | Line Control Register                                        |
| 335H | Line Status Register                                         |
| 334H | Modem Control Register                                       |
| 336H | Modem Status Register                                        |
| 330H | Divisor Latch LSB                                            |
| 331H | Divisor Latch MSB                                            |
| 332H | Interrupt Identification Register                            |
| 331H | Interrupt Enable Register                                    |
|      | 330H<br>333H<br>335H<br>334H<br>336H<br>330H<br>331H<br>332H |

#### F43.5 THE CONTROLLER 8250: EXTERNAL SIGNALS

With reference to figure F43.4, the controller 8250 is provided with the following I/O lines:

#### Input Signals.

- CS0, CS1, CS2# (Chip Select): chip-enabling signals. It is used only CS2#
- DISTR# (Data Input Strobe): When DISTR# is low, the chip is selected and reading is possible.
- DOSTR# (Data Output Strobe): When DOSTR# is low, the chip is selected and writing is possible.
- ADS# (Address Strobe): When it's low, the chip reads the addresses from A0,A1,A2.
- A0,A1,A2 (Register Select): address lines for the selection of the registers. They arrive from the analog lines of the microprocessor's bus.
- RESET (reset): initializes the processor.
- RCLK (Receiver Clock): reception clock
- RXD (Received Data): serial input of data coming from the communication line.
- CTS# (Clear To Send): modem control line for the transmission of data, When it's active, data can be transmitted.
- DSR# (Data Set Ready): modem control line to determine the communication.
- DCD# (Data Carrier Detect): is active when the communication is active.
- RI# (Ring Indicator): not used.

#### Output signals.

- DTR# (Terminal Ready): When it's active indicates that the 8250 is ready to communicate.
- RTS# (Request To Send): When it's active indicates that the 8250 is ready to transmit a byte.
- OUT1# (Output1): not used.
- OUT2# (Output2): not used.
- BAUDOUT# (Baud Out): transmission clock.

• TXD (Transmitted Data): serial output for the data to be sent over the communication lines.

## Input/Output Signals.

- D0-D7 (Data Bus): data bus for the microprocessor connection.
- XTAL (Clock Input): input for the clock.

#### F43.6 PROGRAMMING of the SERIAL INTERFACE

For the writing of communication programs it's possible to use directly the registers of controller 8250.

This mode of proceeding results very complex since the quantity of information to be handled is high.

To simplify the programming of the serial interface, the monitor of the system contains a software interruption ( INT 14H ) with all the functions foreseen for the serial communication.

## INT 14H: Management of the Serial Interface.

This interruption drives the of the asynchronous serial interface RS-232. the available functions are determined from the contents of AH:

| INPUT | AH = 0 Initialization      |
|-------|----------------------------|
|       | AH = 1 Sending character   |
|       | AH = 2 Receiving character |
|       | AH = 3 Reading State       |
|       | AH = 4 Modem Control       |

## AH = 0: Initialization of communication port

The contents of AL determines the parameters of the initialization:

| Register AL | Programming   |
|-------------|---------------|
| Bit 7,6,5   | Baud rate     |
|             | = 000 : 1200  |
|             | = 001 : 2400  |
|             | = 010 : 4800  |
|             | = 011 : 9600  |
| Bit 4,3     | Parity        |
|             | = 00 : no     |
|             | = 01 : odd    |
|             | = 10 : no     |
|             | = 11 : even   |
| Bit 2       | Stop Bit      |
|             | = 0:1         |
|             | = 1:2         |
| Bit 1,0     | Length word   |
|             | = 10 : 7 bits |
|             | = 11 : 8 bits |

#### **AH = 1:** Transmission of a character

The contents of AL determines the character to send.

Before sending the character, the routine waits for the other eventual preceding characters to be transmitted.

## **AH = 2:** Reception of a character

The contents of AL determines the received character.

The routine waits for the availability of a character before returning to the calling program.

## AH = 3: Reading of the state

The contents of AH determines the present state of the line and of the modem.

| Register AH             | State of Modem                                                      |
|-------------------------|---------------------------------------------------------------------|
| Bit 7                   | Received line signal detect                                         |
| Bit 6                   | Ring indicator                                                      |
| Bit 5                   | Data set ready                                                      |
| Bit 4                   | Clear to send                                                       |
| Bit 3                   | Delta receive line signal detect                                    |
| Bit 2                   | Trailing edge ring detector                                         |
| Bit 1                   | Delta data set ready                                                |
| Bit 0                   | Delta clear to send                                                 |
| Register AL             | State of the Line                                                   |
| Bit 7                   | Time-out                                                            |
| D:4 C                   |                                                                     |
| Bit 6                   | Transmitter shift register empty                                    |
| Bit 6<br>Bit 5          | Transmitter shift register empty Transmitter holding register empty |
|                         | 1                                                                   |
| Bit 5                   | Transmitter holding register empty                                  |
| Bit 5<br>Bit 4          | Transmitter holding register empty<br>Break detect                  |
| Bit 5<br>Bit 4<br>Bit 3 | Transmitter holding register empty Break detect Framing error       |

#### **AH = 4:** Control of the Modem

The contents of AL determines the present state of the Modem that will be set.

| Register AL | State of the Modem        |
|-------------|---------------------------|
| Bit 7       | 0                         |
| Bit 6       | 0                         |
| Bit 5       | 0                         |
| Bit 4       | Loop                      |
| Bit 3       | Out2                      |
| Bit 2       | Out1                      |
| Bit 1       | Request To Send (RTS)     |
| Bit 0       | Data Terminal Ready (DTR) |

#### F43.7 CONNECTION between MODULE Z3 and a REMOTE SERIAL UNIT

There are different possibilities to connect between each other, two units for the serial communication.

The simplest one, foresees a connection with 3 cables of the type shown in Fig. F43.5.



fig. F43.5

This type di connection shows the problem of the lack of synchronization signals between the two devices, and therefore, lack of control of the data flow.

The transmitting device can begin the transmission before the receiving device is ready, therefore with loss of data.

Otherwise, if the transmitting device operates faster than that which receives, there will be a loss of data (byte) during the communication.

Normally, communication lines are used to control the data flow between the two devices, with the finality of avoiding any loss of information.

The connection with control signals of the data flow is shown in Fig. F43.6.



fig. F43.6

- The lines DTR (Data Terminal Ready) and DSR (Data Set Ready) are used to make the connection between the two devices. They are activated at the beginning of the communication session, and inactivated at the end.
- The lines RTS (Request To Send) and CTS (Clear To Send) are used instead to control the transmission of the single byte.

See the example on the use in the experimentation, for the details.

#### F43.8 EXERCISES and SUMMARY QUESTIONNAIRE

| <b>⇒</b> <i>z</i> <sub>3</sub> |                                      |
|--------------------------------|--------------------------------------|
| ⇒ sisi                         | Set all switches in the OFF position |
| ⇒ sis2                         | Insert code Lesson: F43              |

#### Data transmission program.

We would like to develop a program, which transmits data from Module Z3/EV to a serial peripheral connected to it.

Keeping in mind of what was seen in the theoretical part of the lesson, this program must operate according to the flow diagram of fig. F43.7.



fig. F43.7

From an analysis the flow diagram it can be noted:

- module Z3 sets active the signal DTR to indicate the remote unit that it wants to activate a communication,
- the remote unit reads this signal by means the line DSR and sets active the own line DTR, too.
- when module Z3 finds line DSR active, it considers open a communication session and proceeds,
- the remote unit signals that it's ready to receive data by means of the line RTS,
- module Z3 waits until the line CTS (coming from the line RTS of the remote unit) is active, before transmitting each single data,
- module Z3 transmits code ASCII 01010101B,
- the program of module Z3 proceeds returning to waiting for the signal CTS to transmit the next byte.

#### The list of the program is shown next.

```
PAGE 70,166
                              ----- PRG TX -----
 3
                  ; data transmission on the serial interface
                  ;parameters TX: 1200, N, 8, 1
 4
                  ; waiting of DSR at the beginning of the connection
                  ; waiting of CTS at each byte to transmit
                MEM_POS = 0800H
DS_SEG = 0080H
DELAY = 500 ;retard in ms
IDIS_STR = 0BH ; visual inter
 8 = 0080
 9 = 0.1F4
10 = 000B
                                          ; visual interruption. stringe
               IWAIT MS = 0DH ; management interruption waiting
11 = 000D
12 = 0014
                 ISERIAL = 14H
                                        ; management interruption serial
                IDA
                             = OFH
13 = 000F
14
15
                 ;program charged in address 0000:MEM POS
16
                   CODE SEGMENT
17 0000
                            ASSUME CS:CODE, DS:CODE
20 0000 B8 0080 START: MOV AX,DS_SEG
21 0003 B8 0080 MOV AX,DS_SEG
22 0006 8E D8 MOV DS AY
23 0008 PB 0000
18
22 0006 8E DO
23 0008 BE 0042 R MOV S1,OFFSL ...
24 000B CD 0B INT IDIS_STR
25 000D B4 00 MOV AH,OOH

MOV AL,O1100011B
                                                       ; charges data segment
                            MOV SI, OFFSET MW DSR
                                                       ;display message MSG
                   MOV AL,01100011B
INT ISERIAL
MOV AH,04H
MOV AL,00000001B
27 0011 CD 14
                                                      ; serial programing
28 0013
         B4 04
29 0015 B0 01
                                                     ;DTR active
30 0017 CD 14 INT ISERIAL
31 0019 B4 03 W_DSR: MOV AH,03H
32 001B CD 14
                            INT ISERIAL
33 001D 80 E4 20
                            AND AH,00100000B
                                                       ; check DSR
                            JZ W_DSR
                                                       ;loop if not
34 0020 74 F7
35
36 0022 BE 0053 R TLOOP: MOV SI,OFFSET MW_CTS
                  INT IDIS_STR
W_CTS: MOV AH,03H
37 0025 CD 0B
                                                     ;display message MSG
38 0027
         B4 03
                            INT ISERIAL
39 0029 CD 14
39 0029 CD 14 INT ISERIAL
40 002B 80 E4 10 AND AH,00010000B
41 002E 74 F7 JZ W CTS
                                                     ;check CTS
41 002E 74 F7
                            JZ
                                  W CTS
                                                       ;loop if not
42
                 MOV AH, UIH
MOV AL, 01010101B
INT ISERIAL
4 R MOV SI, OFFSET MS_BYTE
INT IDIS_STR
43 0030 B4 01
                            MOV AH,01H
44 0032 B0 55
45 0034 CD 14
                                                      ;transmission data
46 0036 BE 0064 R
47 0039 CD 0B
                                                      ;display message MSG
48 003B B8 07D0
                            MOV AX,2000
                             INT IWAIT_MS
49 003E CD 0D
                            JMP TLOOP
50 0040 EB E0
51
52 0042 57 61 69 74 20 66 MW DSR DB 'Wait for DSR ',00H
53
          6F 72 20 44 53 52
54
          20 20 20 20 00
55 0053 57 61 69 74 20 66 MW CTS DB
                                             'Wait for CTS
                                                                  ',00H
56
          6F 72 20 43 54 53
          20 20 20 20 00
57
58 0064 42 79 74 65 20 74 MS BYTE DB
                                             'Byte transmitted ',00H
          72 61 73 6D 65 73
59
         73 6F 20 20 00
60
61
62 0075
                    CODE
                               ENDS
                               END START
```

Insert this program in Module Z3/EV using the keyboard (in the case a Personal Computer is being used, use the application MODZ3 to transfer the program PRG\_TX via serial or parallel, using the adequate cables issued).

Give the command: LD KB

Specify the departing address: 0000:0800

Insert the codes of the program as from the list.

This experience requires the use of a remote communication unit. Next, the use of a PC as remote unit is foreseen.

Connect module Z3 to the PC by means of the adequate serial communication cable.

Start the execution on the PC of a communication program (it's possible to use the Windows terminal present in the accessories).

Sets the communication speed at 1200 baud, 8 bit, no parity, 1 stop bit. Preset the flow control of hardware type (which uses therefore the lines DTR, DSR, CTS, RTS).

Give the command GO 0080:0000 (or RUN) of program execution.

**Q1** What letter, transmitted by module Z3, appears on the computer?

#### **SET** AВ 1 2 A 2 5 a 3 1 G 4 3 U 5 4 u

| ⇒ sisi | Set switch S13 in the ON position |
|--------|-----------------------------------|
| ⇒ SIS2 | Press INS                         |

Q2 It can be observed now how the transmission stops. What is the cause of this stop?

| SE | т |                                                                 |
|----|---|-----------------------------------------------------------------|
| A  | B |                                                                 |
|    |   |                                                                 |
| 1  | 5 | The transmission line Tx is interrupted and the signal is not   |
|    |   | present at the corresponding test-point                         |
| 2  | 4 | The clock for the functioning of the 8250 is not present at the |
|    |   | corresponding input pin                                         |
| 3  | 2 | The oscillator at 1,8432 MHz doesn't work                       |
| 3  | _ | ,                                                               |
| 4  | 3 | The chip's enabling signal doesn't arrive to the 8255 (CS2#)    |
| 5  | 1 | The data bus signals do not arrive correctly to the 8250.       |
| _  |   |                                                                 |

| ⇒ sisi | Set switch S13 in the OFF position |
|--------|------------------------------------|
|        | Set switch S11 in the ON position  |
| ⇒ sis2 | Press INS                          |

Q3 The transmission of data continues to be absent. What is the cause of this new malfunction?

#### **SET**

- A B
- 1 4 The transmission line Tx is interrupted and the signal is not present at the corresponding test-point
- 2 5 The clock for the functioning of the 8250 is not present at the corresponding input pin
- 3 1 The oscillator at 1,8432 MHz doesn't work
- 4 2 The chip's enabling signal doesn't arrive to the 8255 (CS2#)
- 5 3 The data bus signals do not arrive correctly to the 8250.

| ⇒ sisi | Set switch S11 in the OFF position |
|--------|------------------------------------|
|--------|------------------------------------|

#### Data reception program.

We would like to develop a program which receives data in Module Z3/EV coming from a serial peripheral connected to it.

Keeping in mind of what we have seen on the theoretical part of the lesson, this program has to operate according to what is indicated in the flow diagram of fig. F43.8.



fig. F43.8

From an analysis of the flow diagram it can be noted that:

- module Z3 sets active the signal DTR to indicate the remote unit that it wants to activate a communication,
- the remote unit reads this signal by means the line DSR and sets active the own line DTR, too.
- when module Z3 finds line DSR active, it considers open a communication session and proceeds,
- the remote unit signals that it's ready to receive data by means of the line RTS.
- module Z3 waits until the line CTS (coming from the line RTS of the remote unit) is active, before transmitting each single data,
- module Z3 goes into data reception
- once it has received data the module Z3 inactivates the line of RTS to block the transmission of other data
- the program of module Z3 proceeds to the elaboration of the received data (display on display)
- the program of module Z3 returns in cycle reactivating the line RTS to request the transmission of further data.

The list of the program is shown next.

```
1
                PAGE 70,166
                ;----- PRG RX -----
 2
 3
                ; data reception from the serial interface
 4
                ;parameter of RX: 1200, N, 8, 1
               ; enables DTR at the beginning of connection
                ; enables RTS at each byte to receive
 6
               MEM_POS = 0800H
DS_SEG = 0080H
 7 = 0800
 8 = 0080
                                   ;delay in ms
9 = 01F4
               DELAY
                          = 500
               IDIS_BYTE = 09H
                                     ;interruption vis. byte
10 = 0009
               IDIS_STR = 0BH
IWAIT_MS = 0DH
11 = 000B
                                     ;interruption visual. stringe
12 = 000D
                                     ;interruption management wait
13 = 0014
               ISERIAL = 14H
                                     ; interruption management serial
14 = 000F
                IDA
                          = OFH
15
               ;----- CODE
16
               ;program charged in address 0000:MEM_POS
17
                           SEGMENT
18 0000
                         ASSUME CS:CODE, DS:CODE
19
20 0000
                         ORG 00H
21 0000 B8 0080 START: MOV AX,DS_SEG
22 0003 B8 0080 MOV AX,DS_SEG
22 0003 B8 0080
23 0006 8E D8
                          MOV DS,AX
                                                 ; charges data segment
24 0008 B4 00
25 000A B0 63
                          MOV AH,00H
MOV AL,01100011B
26 000C CD 14
                          INT ISERIAL
                                                ;programing serial
27 000E B4 04
                           MOV AH,04H
28 0010 B0 01
                          MOV AL,0000001B
                                                 ;DTR active
                          INT ISERIAL
29 0012 CD 14
30
31 0014 BE 0052 R
                         MOV SI,OFFSET MW_DSR
                         INT IDIS_STR
MOV AH,03H
32 0017 CD 0B
                                                  ; display message MSG
33 0019 B4 03
                  W DSR:
34 001B CD 14
                           INT ISERIAL
35 001D 80 E4 20
                           AND AH,00100000B
                                                  ; check DSR
36 0020 74 F7
                          JZ W DSR
                                                  ;loop if not
37
38 0022 BB 0000
                          MOV BX,0000H
                                                  ;counter
39 0025 BE 0063 R
                           MOV SI,OFFSET M_BYTE
40 0028 CD 0B
                           INT IDIS STR
                                                  ;display message
41
                TLOOP: MOV AH,04H
MOV AL,00000011B ;DTR=ON, RTS=ON
42 002A B4 04
43 002C B0 03
44 002E CD 14
                          INT ISERIAL
45 0030 B4 02
                          MOV AH,02H
46 0032 CD 14
                          INT ISERIAL
                                                 :reads data
47 0034 50
48 0035 B4 04
                          PUSH AX
                          MOV AH,04H
49 0037 B0 03
                         MOV AL,00000011B
                                                ;DTR=OFF, RTS=ON
50
                          POP AX
51 0039 58
52 003A B1 0E
                         MOV CL,14
53 003C CD 09
54 003E 8A C7
                          INT IDIS_BYTE
MOV AL,BH
                                                  ; displays data
                          MOV CL,5
INT IDIS_BYTE
55 0040 B1 05
56 0042 CD 09
                                               ; displays MSB address
57 0044 8A C3
58 0046 B1 07
59 0048 CD 09
                          MOV AL, BL
                          MOV CL,7
                          INT IDIS_BYTE
                                             ; displays LSB address
60
61 004A 43
                          INC BX
62 004B B8 00C8
                         MOV AX,200
63 004E CD 0D
64 0050 EB D8
                           INT IWAIT MS
                          JMP TLOOP
65
66 0052 57 61 69 74 20 66 MW_DSR
                                         'Wait for DSR ',00H
         6F 72 20 44 53 52
67
         20 20 20 20 00
68
69 0063 4E 75 6D 2E 20 78 M_BYTE DB
                                         'Num. xxxx B. xx',00H
70
         78 78 78 20 20 42
         2E 20 78 78 00
71
72
73 0074
                   CODE
                            ENDS
74
                            END START
```

The program allows visualizing on the display the hexadecimal code of the received byte (on the right part) and the progressive count of the received byte (on the central part).

Insert this program in Module Z3/EV using the keyboard (in case in which a Personal Computer is used, use the application MODZ3 to transfer the program PRG\_RX via serial or parallel, using the adequate cables issued).

Give the command: LD KB

Specify the departing address: 0000:0800 Insert the codes of the program as listed

This experience requires the use of a communication remote unit. Next, the use of a PC as remote unit is analyzed.

Connect the module Z3 to the PC by means of the adequate serial communication cable.

Start the execution on the PC of a communication program (It's possible to use the Windows terminal present in the accessories).

Sets the communication speed at 1200 baud, 8 bit, no parity, 1 stop bit. Preset then the flow control of the hardware type (which uses therefore the lines DTR, DSR, CTS, RTS).

Give the command GO 0080:0000 (o RUN) of program execution.

Press on the PC's keyboard the key corresponding to the letter 'A'.

What hexadecimal code, received by module Z3, appears on the display of the module (on the right part)?

#### **SET** AB3 00 1 2 5 FF 3 4 32 4 2 68 5 1 41

| ⇒ sisi | Set switch S9 in the ON position |
|--------|----------------------------------|
| ⇒ SIS2 | Press INS                        |

Q5 It can be observed now how, by pressing any key of the PC's keyboard, the display of module Z3 is not updated.

What is the cause of this malfunction?

#### **SET**

A B

- 1 4 The signal DTR is not active anymore and the transmission is interrupted
- 2 1 The clock for the functioning of the 8250 is not present at the corresponding input pin
- 3 5 The reception signal RXD is not present at the input of the 8250
- 4 2 The chip's enabling signal of the 8250 (CS2 #) doesn't arrive
- 5 3 The signals of the data bus don't arrive correctly to the 8250.

| ⇒ SISI | Set switch S9 in the <i>OFF</i> position |
|--------|------------------------------------------|
|--------|------------------------------------------|

## LESSON F44: DIGITAL/ANALOG CONVERSION

#### **OBJECTIVES**

- Use and principles of the digital/analog conversion
- Study of the converter DAC0800
- Application of the converter DAC0800 in module Z3
- Development of application programs and exercises.

#### **MATERIALS**

- Base unit for the IPES system (power supply mod.PS1-PSU/EV, module holder mod.MU/EV, individual management unit mod.SIS1/SIS2/SIS3)
- Experimentation module mod. Z3/EV
- oscilloscope.

#### F44.1 USE of the DIGITAL/ANALOG CONVERSION

The microprocessors are used nowadays, in many applications; not only in systems digital, but also in analog systems.

Then, there is the problem of the transformation of analog signals in digital and viceversa.

Let's consider the case of figure F44.1, where a microprocessor controls the rotation speed of a motor:



fig. F44.1

Let's note the presence:

- An Analog/Digital converter to read the turning speed of the motor
- a Digital/Analog converter to furnish the command signal to the power electronics of the motor.

There are different types of converters with different performances referring to:

- conversion time
- resolution
- input and output fields
- etc.

In this lesson we will study the converter DAC0800 used in the Module Z3.

#### F44.2 PRINCIPLES of the DIGITAL/ANALOG CONVERSION

A Digital/Analog converter transforms a digital information (the logic state of one or more input bit) in an analog signal, which is normally a current.

Let's take into consideration the example of Figure F44.2.

- Ir is the reference current in input
- B0-B3 are the digital inputs of the converter
- Iout is the output current



fig. F44.2

The output current Iout is given by a weighted addition of the input current Ir.

The weights are obtained by means of resistive nets and the addition is obtained by means of switches CMOS which become active when the corresponding input is at the logic level "1".

The weight net is called Ladder Network, and the precision of the resistance and of the reference current Ir, determine the precision of the Analog/Digital converter.

#### F44.3 CONVERTER DAC0800: characteristics

The DAC-0800 is a monolithic digital-analog converter, of 8 bit, at high conversion speed (100 ns) and with current output.

It is provided with complementary current output, which allow obtaining differential output voltages with a simple load resistance.

The inputs with immunity to noise accept TTL levels with the threshold logic pin  $V_{\rm LC}$  set to ground.

By changing the voltage at pin  $V_{LC}$  it's possible to interface the other logic families.

The performances and characteristics of the device remain unchanged over the whole range of admitted supplies.

The dispersion of power is of only 33 mW with supply of  $\pm 5$ V and is independent from the state of the logic inputs.

The table containing the characteristics is shown next:

| Characteristics                        | Values       |
|----------------------------------------|--------------|
| Quick ordering of the output current   | 100 ns       |
| Maximum error along the entire scale   | ±1 LSB       |
| Non linearity with the temperature     | ± 0.1%       |
| Current of maximum derivation          | ±10 ppm/°C   |
| High output voltage                    | -10V a +18V  |
| Complementary current outputs          |              |
| Direct interface with TTL, CMOS, PMOS, |              |
| High supply fields                     | ±4.5V a ±18V |
| Low power consumption                  | 33 mW a ±5V  |
| Low cost                               |              |

## F44.4 CONVERTER DAC0800: pin-out

The pin-out of the converter DAC-0800 is shown in figure F44.3.



fig. F44.3

## The signals used are:

V<sub>LC</sub>: (Threshold Control). Signal for the adaptation to the logic

families ( $V_{LC}=0V$  for the TTL).

V+: Positive supply voltageV-: Negative supply voltage

COM: Compensation

V<sub>REF+</sub>: Positive reference voltage.

V<sub>REF</sub>.: Negative reference voltage (connected to 0V for the unipolar

functioning).

 $I_{OUT+}$ : Output current entering the converter.  $I_{OUT-}$ : Output current exiting the converter.

B1-B8: Digital inputs.

#### F44.5 CONNECTION DIAGRAM of MODULE Z3/EV

The electrical diagram of the circuit corresponding to the digital/analog conversion, at the interior of module Z3/EV, is shown in Fig. F44.4.



From the diagram it can be observed:

- The latch IC18 (74374) provides the 8 digital input bit to the D/A converter.
- The latch is enabled in address 0300H.
- The DAC 0800 is supplied with voltages +12V, -12V.
- The resistance R20 determines the value of the reference current Ir: Ir = 12 / R20 = 12 / 4K7 = 2 mA
- The operational amplifier IC20 transforms the current of the converter in a voltage signal:

$$Vout = (R22 + Rv3) * Ir$$

- The potentiometer RV3 allows regulating the maximum value of the output voltage (8 V).
- The potentiometer RV4 allows regulating the offset of the output signal.

The **interruption software INT 0FH** allows controlling in a simple mode the D/A converter. It receives the data at the register AL and sends it directly to port 0300H of the converter.

### F44.6 EXERCISES and SUMMARY QUESTIONNAIRE

| <b>⇒</b> z3 |                                      |
|-------------|--------------------------------------|
| ⇒ sisi      | Set all switches in the OFF position |
| ⇒ SIS2      | Insert code Lesson: F44              |

We would like to develop a program for the Module Z3/EV that uses the D/A converter to generate a waveform with saw teeth shape.

The list of the program is shown next

```
PAGE 70,166
               ;----- PRG DA -----
 3
               ; generating a waveform with saw teeth shape in
               ;output of the Digital/Analog converter
               MEM_POS = 0800H
 5 = 0800
               IDA_WRITE = OFH
 6 = 000F
                                    ;interruption management conv. D/A
 8
               ;program charged in address 0000:MEM POS
               CODE SEGMENT
10 0000
                       ASSUME CS:CODE, DS:CODE
11
12 0000
                       ORG 0H
13 0000 B0 FF START:
                       MOV AL, OFFH
14 0002 FE CO TLOOP: INC AL
15 0004 CD 0F
16 0006 EB FA
                       INT IDA_WRITE ;out to D/A
JMP TLOOP
17 0008
                      ENDS
               END START
```

Insert this program in Module Z3/EV using the keyboard (in the case a Personal Computer is being used, use the application MODZ3 to transfer the program PRG\_DA via serial or parallel, using the adequate cables issued).

Give the command: LD KB

Specify the departing address: 0000:0800 Insert the codes of the program as from the list.

Give the command GO 0080:0000 (o RUN) of program execution.

**Q1** What is the variation field of the saw teeth like signal generated in output at the D/A converter?

```
SET
A
     R
      3
              0 \div 8 \text{ V}
1
2
              0 \div 5 \text{ V}
3
              -8 \div +8 \text{ V}
      1
4
      5
              -5 \div +5 \text{ V}
5
      2
              TTL compatible
```

| ⇒ sisi | Set switch S17 in the ON position |
|--------|-----------------------------------|
| ⇒ SIS2 | Press INS                         |

Q2 The waveform in output of the D/A converter has changed. What is the change that has been introduced?

#### **SET** AВ 1 5 The amplitude has diminished 2 The amplitude has augmented 4 3 2 The frequency has diminished The frequency has augmented 4 3 5 The waveform type has changed 1

**Q3** What is the cause of this change?

#### **SET** AB1 5 The waveform generation algorithm has changed in the The amplification of the operational amplifier IC20 which 2 1 transforms the current signal in voltage has changed 3 4 The signal on bit D7 in input of the D/A converter is missing The signal on bit D6 in input of the D/A converter is missing 4 3 5 2 The reference voltage VREF+ is halved.

| ⇒ SIS1 | Set switch S | 17 in the <i>OFF</i> position |
|--------|--------------|-------------------------------|
|--------|--------------|-------------------------------|

**Q4** Of what type is the signal in output of the D/A converter DAC0800?

#### SET AВ 1 5 Current 2 4 Voltage 3 2 Frequency 4 3 TTL5 **CMOS** 1

**Q5** What input signal of the DAC converter 0800 is used to adapt the converter to the different logic families?

```
SET
A
     В
     2
1
            V_{REF^{+}} \\
2
     1
            COM
3
            B8
     4
            V_{LC}
4
     5
5
     3
            I<sub>OUT+</sub>.
```

**Q6** What is the value of the reference current in input at pin VREF+ of the DAC converter 0800 in module Z3/EV?

```
SET
\boldsymbol{A}
    В
    4
1
          1
              A
2
    5
          0.5 A
3
          50 mA
    1
4
    2
          2
              mA
5
    3
          1
              mA.
```

#### LESSON F45: CONVERSION ANALOG/DIGITAL

#### **OBJECTIVES**

- Study of the principles of the analog/digital conversion
- The converter ADC0804
- The pin-out of the converter
- The analog section
- The digital section and the timings
- The connection at the interior of Module Z3/EV
- Development of application programs and exercises

#### **MATERIALS**

- Base unit for the IPES system (power supply mod.PS1-PSU/EV, module holder mod.MU/EV, individual management unit mod.SIS1/SIS2/SIS3)
- Experimentation module mod. Z3/EV

#### F45.1 THE PRINCIPLES of the ANALOG/DIGITAL CONVERSION

The analog/digital conversion transforms an analog signal (normally a voltage signal) in a digital information of the binary type composed of a certain number of bit '0' o '1'.

There are different techniques to obtain this type of conversion. One of the mostly used is known under the name of Successive Approximations Conversion, shown in figure F45.1.



This technique uses a register Successive Approximations Register SAR (Successive Approximation Register) to obtain the sequence of states B0÷B3.

This sequence is converted in an analog signal by the D.A.C. converter, This signal is then compared with the input signal, and if the two signals are equal, the register SAR is stopped.

In this condition the digital information furnished by B0÷B3 is proportional to the analog value of the input signal and the conversion is finished.

#### F45.2 THE CONVERTER ADC0804

The ADC0804 is an analog/digital converter of 8 bit that uses the technique of the successive approximations.

This converter has been projected to allow the direct connection to the bus of the microprocessors, thanks to the internal presence of a three-state latch.

The converter behaves with respect the microprocessor, as a normal input port, without requiring interface logic devices.

The presence of differential inputs for the analog voltage provide an elevated rejection rate to the signals of common mode.

The table with the characteristics is shown next:

| Characteristics                                | Values |
|------------------------------------------------|--------|
| Resolution                                     | 8 bit  |
| Conversion time                                | 100 μs |
| Compatibility with the microprocessors. Access | 135 ns |
| time:                                          |        |
| Analog differential voltage inputs             |        |
| Logic inputs and outputs compatible TTL and    |        |
| CMOS                                           |        |
| Chip internal clock generator                  |        |
| Supply                                         | 5 V    |
| Input analog voltage field                     | 0-5 V  |
| Socket of 20 pin standard                      |        |

#### F45.3 CONVERTER ADC0804: pin-out

The pin-out of the converter ADC0804 is shown in figure F45.2.



fig. F45.2

The signals used are:

V<sub>CC</sub>: Supply positive. GND Analog ground CLK IN Input clock

CLK R Resistance and capacity for the internal oscillator

Vin(+) Positive differential input Vin(-) Negative differential input

VREF/2 Reference voltage DB0÷7 Data output (8 bit)

INTR Interruption Signal (end of conversion)

CS Signal selection of the device

WR Writing signal RD Reading signal D GND Digital ground.

## F45.4 CONVERTER ADC0804: the analog section

#### Clock

The clock for the functioning of the converter ADC0804 can be obtained from the clock of the CPU and then sent to the pin CLK-IN of the converter.

Otherwise, we can use the internal clock of the converter, adding an external RC, as in Fig. F45.3.

Using an external resistance of about 10 Kohm, the frequency can be obtained with the formula:

$$F = 1 / (1.1 \cdot R \cdot C)$$

The variation field of this frequency is:  $100 \div 1460 \text{ kHz}$ . The normal value is of: 640 KHz



fig. F45.3

#### **Analog inputs**

The converter has an input of analog differential voltage.

The input VIN- can be used to subtract automatically a fixed voltage value from the reading input.

Normally, when the input field is between 0 and 5 V, the connections to be done are those shown in figure F45.4 .



The value of the reference voltage can be ½ of the voltage applied to the supply pin Vcc, otherwise it can be equal to the value of the voltage applied externally to pin VREF.

In the figure, the internal reference is used. To obtain this, it's enough to connect a ground to pin VREF with a capacitor of  $0.1\mu F$ .

#### F45.5 CONVERTER ADC0804: the digital section and the timings

The converter ADC0804 has been projected to be able to being directly interfaced to the bus of the microprocessors.

The signals used for this interfacing are:

• CS: signal selection of the chip.

• WR: writing signal (starts a new conversion)

• INTR: interruption signal (signals when the converter is

converting and when the data is available in output)

■ RD: reading signal (it's used to put the result of the conversion on the bus, in a way to allow its reading from the microprocessor).

The timings for the command operations of the conversion, the waiting of the end of conversion and the data reading are shown in Fig. F45.5.



fig. F45.5

#### See how:

- a writing operation (WR#) activates a new conversion
- during the conversion the line INTR is at high level
- when the line INTR returns to be low, the conversion is finished and the converter is free
- a reading operation (RD#) allows then to read the data.

#### F45.6 CONNECTION DIAGRAM of MODULE Z3/EV

The electrical diagram of the circuit corresponding to the analog/digital conversion, at the interior of module Z3/EV, is shown in Fig. F45.6.



fig. F45.6

From the diagram it can be observed:

- The signal in input of module Z3/EV is previewed in the field of 0÷8 Volt.
- Since the converter ADC0804 works with a variation field of 0÷5 V, the operational amplifier IC16 (μA741) is used as an amplifier for voltage reduction.
- The potentiometer RV2 allows regulating the maximum value of the output voltage at the amplifier (5 V).
- The potentiometer RV1 allows regulating the offset of the output signal.
- The ADC0804 is supplied with a single voltage of +5V.
- The resistance R10 and the capacitor C5 compose the external net for the internal oscillator.
- The internal reference is used, once connected VREF to ground by means of a capacitor.
- The RD# and WR# lines are connected to the analog lines of the microprocessor.

- The line CS# arrives from the decoding of the I/O addresses.
- The line INTR is sent to the input INTO of the microprocessor, being able to use this way, this interruption in the reading operations of the converter.
- The line INTR is also sent to the IC21 (used even to read the keyboard). Thus, it's possible to read the state of this line, making input operations to address 032EH and making a test on the most significant bit (D7). The interruption software INT 0EH, which allows reading from the A/D converter, uses this modality.

For the command and reading of the A/D converter it's possible to use the **interruption software INT 0EH**.

It operates in the following mode:

- sends the command of conversion starting (WR#) to the converter
- waits for the signal of end of conversion (line INTR)
- reads the result of the conversion
- returns the result of the conversion into register AL.

#### F45.7 EXERCISES and SUMMARY QUESTIONNAIRE

| <b>⇒</b> z3 |                                      |
|-------------|--------------------------------------|
| ⇒ sisi      | Set all switches in the OFF position |
| ⇒ SIS2      | Insert code Lesson: F45              |

We would like to develop a program for the Module Z3/EV that reads from the A/D converter and visualizes the result of the conversion in hexadecimal form on the display.

The list of the program is shown next.

```
PAGE 70,166
 2
                  ;----- PRG AD ---
                  ;reading from the Analog/Digital converter
 3
 4
                  ; and displays the result result
               MEM_POS
DS_SEG
 5 = 0800
                  MEM_POS = 0800H
                DS_SEG = 0080H
IAD_READ = 0EH ;interruption reading conv. A/D
IDIS_BYTE = 09H ;interruption visual. byte
IDIS_STR = 0BH ;interruption visual. stringe
IWAIT_MS = 0DH ;interruption wait
 6 = 0080
 7 = 000E
 8 = 0009
 9 = 000B
10 = 000D
11
                 ;program charged in address 0000:MEM POS
12
13 0000
                    CODE SEGMENT
14
                              ASSUME CS:CODE, DS:CODE
15 0000
                              ORG 0H
16 0000 B8 0080 START: MOV AX,DS SEG
17 0003 8E D8 MOV DS,AX

18 0005 BE 0017 R MOV SI,OFFSET MSG

19 0008 CD 0B INT IDIS STR
                                                     ; charges data segment
                            INT IDIS_STR ;display message MSG
19 0008 CD 0B
20 000A CD 0E TLOOP: INT
21 000C B1 0D MOV
                                                     ;reads A/D
                                   IAD READ
                  MOV CL, 15
INT IDIS_BYTE
                             MOV CL, 13
22 000E CD 09
                                                     ; visualizes code key
23 0010 B8 00C8
24 0013 CD 0D
25 0015 FB F3
                              VOM
                                    AX,200
                             INT IWAIT MS
25 0015 EB F3
                             TMP TIOOP
26
27 0017 20 41 2F 44 20 76 MSG
                                        DB ' A/D value : xx ',00H
28
          61 6C 75 65 20 3A
         20 78 78 20 00
29
3.0
31 0028
                     CODE
                               ENDS
```

Insert this program in Module Z3/EV using the keyboard (in case in which a Personal Computer is used, use the application MODZ3 to transfer the program PRG\_AD via serial or parallel, using the adequate cables issued).

Give the command: LD KB

Specify the departing address: 0000:0800

Insert the codes of the program: B8, 80, 00, ....., 20, 00.

Give the command GO 0080:0000 (or RUN) of program execution.

Q1 Set, by means of an external supply source, a signal of 6 Volt to the input of the A/D.

What is the hexadecimal value visualized on the display (indicate the closest value)?

#### **SET** AB4 20 1 2 3 7F 5 3 BF 4 2 CF DF 1

| ⇒ sisi | Set switch S18 in the ON position |  |
|--------|-----------------------------------|--|
| ⇒ sis2 | Press INS                         |  |

Q2 The value indicated on the display has changed. What is the cause of this change?

#### **SET** AВ 1 The ADC converter doesn't work correctly 2 4 The signal CS# does not arrive to the converter 3 2 The data bus is not connected The reference voltage VREF has changed 4 3 1 The input signal does not arrive to the converter ADC0804

| ⇒ sisi | Set switch S18 in the OFF position |
|--------|------------------------------------|
|--------|------------------------------------|

**Q3** Of what type is the signal at the input of converter ADC0804?

| SE               | Т |           |
|------------------|---|-----------|
| $\boldsymbol{A}$ | B |           |
| 1                | 2 | Current   |
| 2                | 1 | Voltage   |
| 3                | 5 | Frequency |
| 4                | 3 | TTL       |
| 5                | 4 | CMOS      |

**Q4** What input signal of the converter DAC 0800 is used to adapt the converter to the different logic families?

#### **SET** $\boldsymbol{A}$ B1 5 $V_{REF^{+}} \\$ 2 1 COM 3 4 B8 4 3 $V_{LC}$ 5 2 I<sub>OUT+</sub>.

What is the value of the clock frequency of the internal oscillator of the converter ADC0804, in the case in which an external net is used, with  $R=15kOhm\ e\ C=150pF$  (indicate the closest calculated value)?

#### SET $\boldsymbol{A}$ В 1 4 400 kHz 2 5 500 KHz 3 $700~\mathrm{KHz}$ 1 4 2 800 KHz 5 3 MHz. 1

#### A. MONITOR COMMANDS of MODULE Z3/EV

#### A. 1 INTRODUCTION

The MONITOR is the program found at the interior of the system's EPROM, which provides the management of the system and allows the user to work with it. Its fundamental functions are:

- display and modification of memory and registers
- continuous execution, step, with program's breakpoints
- charging of programs from keyboard and from PC.

The interaction with the user is done by means of the keyboard and the display.

#### A. 2. KEYBOARD

The keyboard looks like shown in figure:



It is basically divided in two parts:

- The section of 4 top keys.
- The lower section with 16 hexadecimal keys with numeric function and command

#### **NOTE:**

The microprocessor 80386 addresses a high quantity of memory. The devices (RAM and EPROM) present in the system occupy not all of this memory.

If trying to access, during the use of the Monitor commands, to non occupied memory cells from the RAM or from the EPROM, the system blocks, since the microprocessor sets itself to wait for the signal READY from the external memory (which is obviously not there).

In these cases, a system reset has to be operated in order to return to the command mode.

#### Section of the top 4 keys.

In This section there are present:

RESET

This key is physically connected to the reset line of the microprocessor. It's always active and provokes the reset of the micro and the starting of the program Monitor in the EPROM of the system.

CHG/RE

This key has a double function. The function CHG (Change) allows entering the *modification session* of an eventual value present on the display (contents of a register, memory site, ...) The function RET (Return) allows finishing the *modification session*. The *modification session* is made evident from the presence of the cursor on the display.



The **ARROW** keys allow moving the cursor during the *modification* session.

#### Section 16 Hexadecimal/Command Keys.

The 16 keys in this section have a double function.

**Numeric** function. Correspond to the 16 hexadecimal numbers 0-F

during the modification sessions (the

modification session can be entered with key

CHG/RET).

**Command** function. They allow giving the commands to the Monitor

when the system is not in modification session (the modification session can be exited with key

CHG/RET).

#### A. 3 COMMANDS OF THE MONITOR

The commands of the Monitor are shown next and make reference to the description of the keyboard's keys, which corresponds to each one of the commands.

### **MEM**

This command allows examining the contents of the memory.

The display is done one byte at the time.

Once the key has been pressed, the address of the memory cell to be visualized in the segment form, is requested: address (the system is set directly in modification session):



Once the address of interest has been inserted, the key CHG/RET has to be pressed in order to end the modification session. On the display appear at this time the specified address and the corresponding data, in the form:



On the left appears the address in the segment form:address.

the character, which appears after the letter 'a', represents the data in ASCII code.

The number, which appears after the letter 'h', represents the data in hexadecimal form.

The possible commands at this time are the following:

• To pass to the successive cell: press INC(+)

• To pass to the preceding cell: press DEC(-)

• To pass to the first RAM user cell: press FIRST

• To pass to the last RAM user cell: press LAST

• To modify the displayed data: press CHG/RET

• To end the modification: press CHG/RET.

### REG

This command allows visualizing/modifying the contents of all the registers of the microprocessor:

EAX, ECX, EDX, ESI, EDI, EBP, ESP, EIP, EFLAGS

After having pressed the key, the first register appears on the display:



The possible commands at this time are the following:

• To pass to the successive register: press INC(+)

To pass to the preceding register: press DEC(-)

• To pass to the first register: press FIRST

• To pass to the last register: press LAST

• To modify the value of the register: press CHG/RET

• To end the modification of the register: press CHG/RET

### **SEG**

This command allows visualizing/modifying the contents of all the segment registers of the microprocessor:

CS, SS, DS, ES, FS, GS

After having pressed the key, the first segment register appears on the display:



The possible commands at this time are the following:

- To pass to the successive register: press INC(+)
  To pass to the preceding register: press DEC(-)
  To pass to the first register: press FIRST
  To pass to the last register: press LAST
  To modify the value of the register: press CHG/RET
- To end the modification of the register: press CHG/RET

## LD\_KB

This command allows charging a program in the memory emitting the instruction codes by means of the keyboard.

Once the key has been pressed, the departing address of the program in the segment form is requested:address (the system is set directly in modification session):



Once the address of interest has been inserted, the key CHG/RET has to be pressed in order to end the modification session. On the display appear at this time the specified address and the corresponding data, in the form:



The modification session is entered with the cursor in the first position of the hexadecimal data to insert in the indicated memory site.

Once the data has been inserted, the key CHG/RET is pressed which memorizes the data, increments the memory site, and gets ready for new data insertion.

The insertion operations are terminated with the key RESET.

## LD\_PAR

This command allows charging a program from the Personal Computer, by means of the parallel interface.

Once pressed the key, the system is set to listening of the parallel interface and memorizes all the bytes, which arrive to it, starting from the memory address 0000:0800H.

Once the transfer is finished, the system visualizes the number of bytes received and is set to the command mode.

See chapter 6 referring to the Communications with Personal Computer for the operative details.

## LD\_SER

This command allows charging a program from the Personal Computer, by means of the serial interface.

Once pressed the key, the system is set to listening of the serial interface and memorizes all the bytes, which arrive to it, starting from the memory address 0000:0800H.

Once the transfer is finished, the system visualizes the number of bytes received and is set to the command mode.

See chapter 6 referring to the Communications with Personal Computer for the operative details.

### **RUN**

This command starts a program considering the memory address 0000:0800H as the departing address.

It is useful for quickly starting the programs transferred from PC, which are positioned automatically starting from this address.

GO

This command allows starting the execution of a program specifying the departing address.

The departing address is required to be introduced in the form CS:IP (the system is set directly into modification session):



Once the program's departing address has been inserted, the key CHG/RET has to be pressed. A this time the execution of the program is launched starting from the specified address.

SS

This command allows following a step of the active user program, starting from the present value contained in the user registers CS and IP. Pressed consecutively, it allows following a program step by step.

After each step of the program, it stops, displaying the memory to which it has arrived:



it's possible at this time, examining the contents of the registers and of the memory.

BR

This command allows visualizing and modifying the value of the breakpoints inserted in the program (a maximum of 5 breakpoints is foreseen).

Once pressed the key, the address of the first break points is displayed in the segment form:address:



The possible commands at this time are the following:

- To pass to the successive breakpoint: press INC(+)
  To pass to the preceding breakpoint: press DEC(-)
  To pass to the first breakpoint: press FIRST
  To pass to the last breakpoint: press LAST
- To modify the value of the breakpoint: press CHG/RET
- To cancel the breakpoint: press CB

CB

This command allows canceling the breakpoint presently displayed (a breakpoint is considered cancelled, and therefore not active, when it's positioned in address FFFF:FFFF).

INC(+)

Increments the values of the memory address, of the register, of the register segment, or of the presently displayed breakpoint.

DEC(-)

Decrements the values of the memory address, of the register, of the register segment, or of the presently displayed breakpoint.

**FIRST** 

Positions in the first memory address, register, register segment, or breakpoint.

LAST

Positions in the last memory address, register, register segment, or breakpoint.

**GEN** 

Key of general use, left free.

#### **B. RESOURCES OF THE MONITOR**

#### **B.1 INTRODUCTION**

The Monitor of the system contains at its interior the management software of the different peripherals of the 32 Bit Microprocessor Trainer.

This software is rendered available in the simplest way possible, by means of the interruption software of the microprocessor.

In this chapter the different interruptions are described; their functions and the required parameters.

In all the examples of this manual, the interruption software will be employed for the management of the system's peripherals.

#### **B.2 LIST OF THE INTERRUPTIONS SOFTWARE**

The list of the interruptions software of the 32 Bit Microprocessor Trainer Mod. Z3/EV is the following:

| <b>T</b>     | ID        |                                          |
|--------------|-----------|------------------------------------------|
| Interruption | Routine   | General                                  |
| Number       | Name      | Description                              |
| INT 00H      | IMONITOR  | Division by 0. Return to the monitor.    |
| INT 01H      | reserved  | Single-step                              |
| INT 02H      | Not used  | Interruption non mask                    |
| INT 03H      | Reserved  | Breakpoints                              |
| INT 04H      | Not used  | Overflow                                 |
| INT 05H      | Not used  |                                          |
| INT 06H      | Not used  |                                          |
| INT 07H      | IMONITOR  | End user prog. and return to the monitor |
| INT 08H      | IKEYBOARD | Reading of a key from the keyboard       |
| INT 09H      | IDIS_BYTE | Sending of a hexadecimal byte to the     |
|              |           | display                                  |
| INT 0AH      | IDIS_CHAR | Sending of an ASCII character to the     |
|              |           | display                                  |
| INT 0BH      | IDIS_OUTS | Sending of a stringe to the display      |
| INT 0CH      | IDIS_CODE | Sending commands to the display          |
| INT 0DH      | IWAIT_MS  | Wait in milliseconds                     |
| INT 0EH      | IAD_READ  | Reading from A/D converter               |
| INT 0FH      | IDA_WRITE | D/A converter Command                    |
| INT 10H      | IBUZZER   | Buzzer Command                           |
| INT 11H      | Not used  |                                          |
| INT 12H      | IPARAL    | Management parallel interface            |
| INT 13H      | Not used  |                                          |
| INT 14H      | ISERIAL   | Management serial interface              |

#### **B. 3 DESCRIPTION OF THE INTERRUPTIONS SOFTWARE**

The different interruptions, with the corresponding parameters, are described next.

### *INT 07H*

#### End of the program.

This interruption terminates the execution of the program and transfers the system's control to the program Monitor.

It has to be called at the end of each program having to give up the control to the monitor at the end of its execution.

It makes appear the monitor's prompt on the display.

| INPUT     | none |
|-----------|------|
| OUTPUT    | none |
| Altered   | none |
| Registers |      |

See example PRG JUMP.

### *INT 08H*

#### Reading of a key from the keyboard.

This interruption allows reading the keys pressed on the keyboard. It makes the scanning of the keyboard and waits until a key is pressed. The key code (number from 0 to 18) is taken back to the register AL.

| INPUT     | none                          |
|-----------|-------------------------------|
| OUTPUT    | AL = key code pressed  (0-18) |
| Altered   | none                          |
| Registers |                               |

See example PRG KB.

### *INT 09H*

#### Sending of a byte in hexadecimal form to the display.

This interruption allows writing a byte in hexadecimal form in any position of the display.

the position is identified by means of the contents of register CL, and the byte by means of the contents of AL.

| INPUT     | CL = position on the display (0-14) |
|-----------|-------------------------------------|
|           | AL = byte to display                |
| OUTPUT    | none                                |
| Altered   | none                                |
| Registers |                                     |

See example PRG KB.

### INT OAH

#### Sending of a character ASCII to the display.

This interruption allows writing a character ASCII in any position of the display.

the position is identified by means the contents of register CL, and the ASCII code by means of the contents of AL.

| INPUT     | CL = position on the display (0-14) AL = ASCII code of the character to display |
|-----------|---------------------------------------------------------------------------------|
| OUTPUT    | none                                                                            |
| Altered   | none                                                                            |
| Registers |                                                                                 |

### INT 0BH

#### Sending of a stringe of characters on the display.

This interruption allows sending a stringe of characters on the display. The stringe consists in a sequence of bytes, which correspond to different characters of the stringe, ending with the code 00H.

The stringe is identified by the contents of DS:SI.

The stringe is written starting from the first position of the display.

| INPUT     |       |        | indicates     | the    | segment    |
|-----------|-------|--------|---------------|--------|------------|
|           | conta | iining | g the stringe |        |            |
|           | SI =  | indi   | cates the be  | ginnin | g address  |
|           | of th | e str  | ringe, at the | inter  | ior of the |
|           | segm  | ent I  | OS.           |        |            |
| OUTPUT    | none  |        |               |        |            |
| Altered   | none  |        |               |        |            |
| Registers |       |        |               |        |            |

See example PRG KB.

### INT OCH

#### Sending Commands al Display.

This interruption sends control commands to the display:

| INPUT     | AH = 1 Cancels the display           |
|-----------|--------------------------------------|
|           | AH = 2 Brings the cursor home        |
|           | AH = 3 Moves the cursor right        |
|           | AH = 4 Moves the cursor left         |
|           | AH = 5 Cursor ON                     |
|           | AH = 6 Cursor OFF                    |
|           | AH = 7 Brings the cursor in position |
|           | (AL contains position:0-15)          |
| OUTPUT    | none                                 |
| Altered   | none                                 |
| Registers |                                      |

### INT 0DH

#### Wait in milliseconds.

This interruption provokes a wait, before the return, equal to the number of milliseconds specified by the contents of register AX in input:

| INPUT     | AX = number of milliseconds |
|-----------|-----------------------------|
| OUTPUT    | none                        |
| Altered   | none                        |
| Registers |                             |

See example PRG\_PAR.

### INT 0EH

#### Reading of the Analog/Digital converter.

This interruption operates in the following mode:

- sends the command Beginning Conversion to the A/D converter
- waits for the signal of End Conversion
- reads the result of the conversion and returns it into AL.

| INPUT     | none                          |
|-----------|-------------------------------|
| OUTPUT    | AL = result of the conversion |
| Altered   | none                          |
| Registers |                               |

See example PRG AD.

## INT 0FH

#### Command of the Digital/Analog converter.

This interruption sends a data (byte) to the Digital/Analog converter, which transforms it automatically in an analog value.

| INPUT     | AL = data |
|-----------|-----------|
| OUTPUT    | none      |
| Altered   | none      |
| Registers |           |

See example PRG\_DA.

### *INT 10H*

#### Command of the Buzzer.

This interruption commands the emission of sounds on the buzzer. It is possible specifying the frequency and the duration of the emitted sound.

| INPUT     | BX = duration  |  |
|-----------|----------------|--|
|           | CX = frequency |  |
| OUTPUT    | none           |  |
| Altered   | none           |  |
| Registers |                |  |

See example PRG PAR.

## *INT 12H*

#### Management of the Parallel Interface.

This interruption manages the functioning of the parallel interface. The controller 8255 is always used in Mode 0 (Basic I/O). The available functions are determined from the contents of AH:

|           | <u> </u>                        |
|-----------|---------------------------------|
| INPUT     | AH = 0 Programing ports         |
|           | AH = 1 Sending data to port A   |
|           | AH = 2 Sending data to port B   |
|           | AH = 3 Sending data to port C   |
|           | AH = 4 Reading data from port A |
|           | AH = 5 Reading data from port B |
|           | AH = 6 Reading data from port C |
| OUTPUT    | AL = data read                  |
| Altered   | none                            |
| Registers |                                 |

#### AH = 0: Programing ports

The contents of AL determines the direction (I/O) of the ports:

|             | , , , , , , , , , , , , , , , , , , , |
|-------------|---------------------------------------|
| Register AL | Programing                            |
| Bit 0       | = 0 : port A in output                |
|             | = 1 : port A in input                 |
| Bit 1       | = 0 : port B in output                |
|             | = 1 : port B in input                 |
| Bit 2       | = 0: port C (C0-C3) in output         |
|             | = 1 : port C (C0-C3) in input         |

#### AH = 1, 2, 3: Sending Data to ports A, B, C

The contents of AL determine the data to be sent to the ports.

#### AH = 4, 5, 6: Reading Data from ports A, B, C

The contents of AL in output correspond to the data read from the port.

See example PRG\_PAR.

## INT 14H

#### Management of the Serial Interface.

This interruption manages the functioning of the asynchronous serial interface RS-232.

The controller 8250 is used.

The available functions are determined from the contents of AH:

| INPUT | AH = 0 Initialization      |
|-------|----------------------------|
|       | AH = 1 Sending character   |
|       | AH = 2 Receiving character |
|       | AH = 3 Reading State       |
|       | AH = 4 Control modem       |

#### **AH = 0 : Initialization of the communication port**

The contents of AL determines the initialization parameters:

| Register AL | Programing                      |  |  |  |  |
|-------------|---------------------------------|--|--|--|--|
| Bit 7,6,5   | Baud rate                       |  |  |  |  |
|             | = 000 : 1200                    |  |  |  |  |
|             | = 001 : 2400                    |  |  |  |  |
|             | = 010 : 4800                    |  |  |  |  |
|             | = 011 : 9600                    |  |  |  |  |
|             | (use the baud rate 1200 for the |  |  |  |  |
|             | controllers UMB 8250)           |  |  |  |  |
| Bit 4,3     | Parity                          |  |  |  |  |
|             | = 00 : no                       |  |  |  |  |
|             | = 01 : odd                      |  |  |  |  |
|             | = 10 : no                       |  |  |  |  |
|             | = 11 : even                     |  |  |  |  |
| Bit 2       | Stop Bit                        |  |  |  |  |
|             | = 0:1                           |  |  |  |  |
|             | = 1:2                           |  |  |  |  |
| Bit 1,0     | Word length                     |  |  |  |  |
|             | = 10 : 7 bits                   |  |  |  |  |
|             | = 11 : 8 bits                   |  |  |  |  |

#### **AH = 1:** Transmission of a character

The contents of AL determine the character to be sent.

Before sending character, the routine waits until eventually other preceding characters have been transmitted.

#### **AH = 2:** Reception of a character

The contents of AL determine the received character.

The routine waits for the availability of a character before returning to the calling program.

#### AH = 3: Reading of the state

The contents of AH determine the present state of the line and of the modem.

| Register AH | State of the Modem                 |  |  |  |
|-------------|------------------------------------|--|--|--|
| Bit 7       | Received line signal detect        |  |  |  |
| Bit 6       | Ring indicator                     |  |  |  |
| Bit 5       | Data set ready                     |  |  |  |
| Bit 4       | Clear to send                      |  |  |  |
| Bit 3       | Delta receive line signal detect   |  |  |  |
| Bit 2       | Trailing edge ring detector        |  |  |  |
| Bit 1       | Delta data set ready               |  |  |  |
| Bit 0       | Delta clear to send                |  |  |  |
| Register AL | State of the Line                  |  |  |  |
| Bit 7       | Time-out                           |  |  |  |
| Bit 6       | Transmitter shift register empty   |  |  |  |
| Bit 5       | Transmitter holding register empty |  |  |  |
| Bit 4       | Break detect                       |  |  |  |
| Bit 3       | Framing error                      |  |  |  |
| Bit 2       | Parity error                       |  |  |  |
| Bit 1       | Overrun error                      |  |  |  |
| Bit 0       | Data ready                         |  |  |  |

#### **AH = 4:** Control of the Modem

The contents of AH determine the present state of the Modem, which will be set.

| Register AL | State of the Modem        |
|-------------|---------------------------|
| Bit 7       | 0                         |
| Bit 6       | 0                         |
| Bit 5       | 0                         |
| Bit 4       | Loop                      |
| Bit 3       | Out2                      |
| Bit 2       | Out1                      |
| Bit 1       | Request To Send (RTS)     |
| Bit 0       | Data Terminal Ready (DTR) |

See examples PRG\_TX and PRG\_RX.

#### C. COMMUNICATION with the Personal Computer

#### C.1 The MODZ3 application for Windows

The Module Z3 is issued with the application MODZ3 for Windows for the use of the Personal Computer in the development of applications. MODZ3 can be used on any PC with operative system Windows 3.x,

MODZ3 can be used on any PC with operative system Windows 3.x, Windows 95, Windows 98.

It is furnished with a single disc and is installed on the Personal Computer with the command:

A:>SETUP

The Setup procedure provides automatically the creation of the group of programs (EV: 32 bit Microprocessor) and of the launching command requested.

Together with the application there are also installed application examples. Consult the file README.TXT for details.

The main functions of the application are described next.

#### MENU FILE: Open, New, Save, .. Files.

These commands serve to create or to open program files of type ASCII with extension .ASM .

Once the file is open, the edit window becomes active, where it's possible inserting and modifying the source programs.

#### MENU EDIT: Undo, Cut, Copy, Paste, Delete, Find, Find Next, Replace

These commands allow writing the programs with all the functions of any edit program for Windows, as NotePad, WordPad, etc. .

#### **MENU COMM**

This section allows transferring the programs in machine code corresponding to the source file, which is presently active.

If, for example, the file PROVA.ASM has been opened, the file PROVA.BIN or PROVA.EXE is transferred to Module Z3/EV.

For the generation of the file PROVA.BIN it's necessary to proceed using the assembler MASM Microsoft, with the following commands:

MASM PROVA; LINK PROVA; EXE2BIN PROVA.EXE PROVA.BIN

These commands can be automated with the options of the Utility menu.

#### MENU COMM: Serial transmission

This command allows transferring a program to Module Z3/EV using the serial interface RS-232 of the Computer and of the Module.

The computer and the Module Z3 (connector J2) have to be connected together using the adequate issued cable.

The transmission is done at the speed of 1200 bit/s, without parity, with 1 stop bit and with 8 bit/character.

Before the transmission, it appears a Dialog Box where it's possible setting the requested parameters. In particular:

- The interface used: COM1, COM2 and the other communication parameters.
- The directory where the transfer program resides
- The extension of the transfer file. It can be .BIN in case the program EXE2Bin is used to convert the file generated from the Linker, otherwise it can be .EXE in case the file generated from the Linker is directly used.
- The skipping of bytes in the file to transmit. This is important in case the files .EXE are used, which normally contain in the first 200H bytes, information which serve only in MS-DOS environment.

#### **MENU COMM: Parallel transmission**

This command allows transferring a program to Module Z3/EV using the parallel interface of the Computer and of the Module.

The computer and the Module Z3 (connector J2) have to be connected together using the adequate issued cable.

Before the transmission, it appears a Dialog Box where it's possible setting the requested parameters. In particular:

- The interface used: LPT1, LPT2, ...
- The directory where the transfer program resides
- The extension of the transfer file. It can be .BIN in case the program EXE2Bin is used to convert the file generated from the Linker, otherwise it can be .EXE in case the file generated from the Linker is directly used.
- The skipping of bytes in the file to transmit. This is important in case the files .EXE are used, which normally contain in the first 200H bytes, information which serve only in MS-DOS environment.
- The TX delay, which serves avoiding the PC of transmitting the data too fast to Module Z3/EV. It is used because there are no handshake lines during the parallel transmission. In the case in which there were transmission problems, try increasing this time.

#### **MENU UTILITY**

This menu contains the commands for the direct execution of the assembling operations from the application MODZ3, Linker and binary conversion of the program.

#### **MENU UTILITY: Set Parameters**

This command sets the parameters for the execution of the assembling operations, Linker and binary conversion.

These parameters are:

Assembling command. It is counseled to specify a file batch (ex. MASM.BAT) where the command for starting the assembler is written. A possible file batch of this type contains the instructions:

```
masm %1,,%1,;
```

pause

• Linker command. It is counseled to specify a file batch (ex. LINK.BAT) where the command for starting the link is written. A possible file batch of this type contains the instructions:

```
link %1; pause
```

Binary conversion command. It is counseled to specify a file batch (ex. EXE2BIN.BAT) where the command for starting the conversion programs is written. A possible file batch of this type contains the instructions:

```
exe2bin %1.exe %1.bin pause
```

#### **MENU UTILITY: Assembler**

Starts automatically the assembling command giving as parameter the name of the active program.

#### **MENU UTILITY: Linker**

Starts automatically the linker command giving as parameter the name of the active program.

#### **MENU UTILITY: Convert in Binary form**

Starts automatically the binary conversion command giving as parameter the name of the active program.

The operative system MS-DOS normally comprises a program (EXE2BIN.EXE) which has this finality .

In some computers the program EXE2BIN is not available in the DOS version installed.

In this case the binary conversion is abandoned and the file .EXE is used directly (remember in this case to skip the first 512 bytes of the file).

#### **MENU UTILITY: Program List**

This command opens a window on the video, where it's possible visualizing the list of the assembled program (obviously if the file generated by the assembler NomeProg.LST is present).

#### **MENU UTILITY: Program Binary Code**

This command opens a window on the video, where it's possible visualizing the binary code of the active obviously if the file NomeProg.BIN is present).

These information are important since they are the ones to be inserted in the memory of Module Z3, whenever the program is charged directly from the keyboard.

The codes are visualized starting from address 0000H.

When they have to be inserted into Module Z3, it's necessary to start with the address where the program will be actually put (normally 0000:0800H).

#### D. DATA SHEET OF THE MICROPROCESSOR 386EX

The datasheet of the Microprocessor 386EX is shown next



#### **ADVANCE INFORMATION**

#### Intel386™ EX EMBEDDED MICROPROCESSOR

- Static Intel386™ CPU Core
  - Low Power Consumption
  - Operating Power Supply EXTB: 2.7V to 3.6V EXTC: 4.5V to 5.5V
  - Operating Frequency 20 MHz EXTB at 2.7V to 3.6V 25 MHz EXTB at 3.0V to 3.6V; 25/33 MHz EXTC at 4.5V to 5.5V
- **■** Transparent Power-management System Architecture
  - **Intel System Management Mode Architecture Extension for Truly Compatible Systems**
  - **Power Management Transparent to Operating Systems and Application Programs**
  - **Programmable Power-management** Modes
- Powerdown Mode
  - Clock Stopping at Any Time
  - Only 10-20 μA Typical CPU Sink
- **■** Full 32-bit Internal Architecture
  - 8-, 16-, 32-bit Data Types
  - 8 General Purpose 32-bit Registers
- Runs Intel386 Architecture Software in a Cost-effective 16-bit Hardware **Environment** 
  - **Runs Same Applications and** Operating Systems as the Intel386 SX and Intel386 DX Processors
  - Object Code Compatible with 8086, 80186, 80286, and Intel386 **Processors**
- High-performance 16-bit Data Bus

  - Two-clock Bus Cycles Address Pipelining Allows Use of Slower, Inexpensive Memories

- **■** Extended Temperature Range
- **Integrated Memory Management Unit** 

  - Virtual Memory Support Optional On-chip Paging
  - 4 Levels of Hardware-enforced **Protection**
  - MMU Fully Compatible with MMUs of the 80286 and Intel386 DX **Processors**
- Virtual 8086 Mode Allows Execution of 8086 Software in a Protected and Paged System
- Large Uniform Address Space
  - 64 Megabyte Physical
  - 64 Terabyte Virtual
  - 4 Gigabyte Maximum Segment Size
- On-chip Debugging Support Including **Breakpoint Registers**
- Complete System Development Support
- High Speed CHMOS Technology
- Two Package Types
  - 132-pin Plastic Quad Flatpack
  - 144-pin Thin Quad Flatpack
- Integrated Peripheral Functions
  - **Clock and Power Management Unit**
  - **Chip-select Unit**
  - Interrupt Control Unit Timer/Counter Unit

  - **Watchdog Timer Unit**
  - Asynchronous Serial I/O Unit
  - Synchronous Serial I/O Unit
  - Parallel I/O Unit
  - **DMA and Bus Arbiter Unit**
  - **Refresh Control Unit**
  - JTAG-compliant Test-logic Unit

#### **IMPORTANT**

This datasheet applies to devices marked EXTB and EXTC. If you require information about devices marked EXSA or EXTA, refer to a previous revision of this datasheet, order number 272420-004.

© INTEL CORPORATION, 1996

May 1996

Order Number: 272420-006



#### 2.0 PIN ASSIGNMENT



Figure 2. Intel386™ EX Embedded Processor 132-Pin PQFP Pin Assignment

2



Table 1. 132-Pin PQFP Pin Assignment

| Pin | Symbol          | Pin | Symbol          | Pin | Symbol            | Pin | Symbol          |
|-----|-----------------|-----|-----------------|-----|-------------------|-----|-----------------|
| 1   | UCS#            | 34  | RD#             | 67  | A22               | 100 | V <sub>ss</sub> |
| 2   | CS6#/REFRESH#   | 35  | WR#             | 68  | A23               | 101 | P1.0/DCD0#      |
| 3   | V <sub>SS</sub> | 36  | V <sub>ss</sub> | 69  | V <sub>ss</sub>   | 102 | P1.1/RTS0#      |
| 4   | LBA#            | 37  | BLE#            | 70  | A24               | 103 | CLKOUT          |
| 5   | D0              | 38  | V <sub>cc</sub> | 71  | V <sub>cc</sub>   | 104 | P1.2/DTR0#      |
| 6   | D1              | 39  | BHE#            | 72  | A25               | 105 | P1.3/DSR0#      |
| 7   | D2              | 40  | ADS#            | 73  | SMI#              | 106 | P1.4/RI0#       |
| 8   | D3              | 41  | NA#             | 74  | P3.0/TMROUT0/INT9 | 107 | P1.5/LOCK#      |
| 9   | V <sub>cc</sub> | 42  | A1              | 75  | P3.1/TMROUT1/INT8 | 108 | P1.6/HOLD       |
| 10  | D4              | 43  | A2              | 76  | TCK               | 109 | V <sub>cc</sub> |
| 11  | D5              | 44  | А3              | 77  | DTR1#/SRXCLK      | 110 | RESET           |
| 12  | D6              | 45  | A4              | 78  | RI1#/SSIORX       | 111 | P1.7/HLDA       |
| 13  | D7              | 46  | V <sub>ss</sub> | 79  | RTS1#/SSIOTX      | 112 | DACK1#/TXD1     |
| 14  | D8              | 47  | V <sub>cc</sub> | 80  | P3.2/INT0         | 113 | EOP#/CTS1#      |
| 15  | V <sub>cc</sub> | 48  | A5              | 81  | V <sub>cc</sub>   | 114 | WDTOUT          |
| 16  | D9              | 49  | A6              | 82  | P3.3/INT1         | 115 | CLK2            |
| 17  | Vss             | 50  | A7              | 83  | V <sub>ss</sub>   | 116 | V <sub>ss</sub> |
| 18  | D10             | 51  | A8              | 84  | P3.4/INT2         | 117 | DRQ0/DCD1#      |
| 19  | D11             | 52  | A9              | 85  | P3.5/INT3         | 118 | DRQ1/RXD1       |
| 20  | D12             | 53  | A10             | 86  | P3.6/PWRDOWN      | 119 | TRST#           |
| 21  | D13             | 54  | A11             | 87  | P3.7/COMCLK       | 120 | SMIACT#         |
| 22  | D14             | 55  | A12             | 88  | V <sub>cc</sub>   | 121 | V <sub>cc</sub> |
| 23  | D15             | 56  | A13             | 89  | PEREQ/TMRCLK2     | 122 | P2.0/CS0#       |
| 24  | TDO             | 57  | A14             | 90  | NMI               | 123 | P2.1/CS1#       |
| 25  | TDI             | 58  | A15             | 91  | ERROR#/TMROUT2    | 124 | P2.2/CS2#       |
| 26  | TMS             | 59  | A16/CAS0        | 92  | BUSY#/TMRGATE2    | 125 | P2.3/CS3#       |
| 27  | M/IO#           | 60  | V <sub>cc</sub> | 93  | INT4/TMRCLK0      | 126 | P2.4/CS4#       |
| 28  | V <sub>cc</sub> | 61  | A17/CAS1        | 94  | INT5/TMRGATE0     | 127 | V <sub>cc</sub> |
| 29  | D/C#            | 62  | A18/CAS2        | 95  | INT6/TMRCLK1      | 128 | DACK0#/CS5#     |
| 30  | W/R#            | 63  | A19             | 96  | INT7/TMRGATE1     | 129 | P2.5/RXD0       |
| 31  | V <sub>ss</sub> | 64  | V <sub>ss</sub> | 97  | V <sub>ss</sub>   | 130 | V <sub>ss</sub> |
| 32  | READY#          | 65  | A20             | 98  | DSR1#/STXCLK      | 131 | P2.6/TXD0       |
| 33  | BS8#            | 66  | A21             | 99  | FLT#              | 132 | P2.7/CTS0#      |



#### 3.0 PIN DESCRIPTION

Table 4 lists the Intel386 EX embedded processor pin descriptions. Table 3 defines the abbreviations used in the Type and Output States columns of Table 4.

Table 3. Pin Type and Output State Nomenclature

| Symbol                                                 | Description                                                                                                                                                                                                                                                                                               |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Type                                               |                                                                                                                                                                                                                                                                                                           |
| #<br>I<br>O<br>I/O<br>I/OD<br>ST<br>P<br>G             | The named signal is active low. Standard TTL input signal. Standard CMOS output signal. Input and output signal. Input and open-drain output signal. Schmitt-triggered input signal. Power pin. Ground pin.                                                                                               |
| Output State                                           |                                                                                                                                                                                                                                                                                                           |
| H(1)<br>H(0)<br>H(Z)<br>H(Q)<br>H(X)                   | Output driven to V <sub>CC</sub> during Bus Hold Output driven to V <sub>SS</sub> during Bus Hold Output floats during Bus Hold Output remains active during Bus Hold Output retains current state during Bus Hold                                                                                        |
| R(WH)<br>R(WL)<br>R(1)<br>R(0)<br>R(Z)<br>R(Q)<br>R(X) | Output Weakly Held at V <sub>CC</sub> during Reset Output Weakly Held at V <sub>SS</sub> during Reset Output driven to V <sub>CC</sub> during Reset Output driven to V <sub>SS</sub> during Reset Output floats during Reset Output remains active during Reset Output retains current state during Reset |
| I(1) <sup>Note 1</sup> I(0) I(Z) I(Q) I(X)             | Output driven to V <sub>CC</sub> during Idle Mode Output driven to V <sub>SS</sub> during Idle Mode Output floats during Idle Mode Output remains active during Idle Mode Output retains current state during Idle Mode                                                                                   |
| P(1)<br>P(0)<br>P(Z)<br>P(Q)<br>P(X)                   | Output driven to V <sub>CC</sub> during Powerdown Mode Output driven to V <sub>SS</sub> during Powerdown Mode Output floats during Powerdown Mode Output remains active during Powerdown Mode Output retains current state during Powerdown Mode                                                          |

#### NOTE:

<sup>1.</sup> The idle mode output states assume that no internal bus master (DMA or RCU) has control of the bus during idle mode



Table 4. Intel386™ EX Microprocessor Pin Descriptions (Sheet 1 of 7)

| Symbol | Type | Output States                | Name and Function                                                                                                                                                                                                                                        |
|--------|------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A25:1  | 0    | H(Z)<br>R(1)<br>I(1)<br>P(1) | Address Bus outputs physical memory or port I/O addresses. These signals are valid when ADS# is active and remain valid until the next T1, T2P, or Ti. During HOLD cycles they are driven to a high-impedance state. A18:16 are multiplexed with CAS2:0. |
| ADS#   | 0    | H(Z)<br>R(1)<br>I(1)<br>P(1) | Address Status indicates that the processor is driving a valid bus-cycle definition and address (W/R#, D/C#, M/IO#, A25:1, BHE#, BLE#) onto its pins.                                                                                                    |
| BHE#   | 0    | H(Z)<br>R(0)<br>I(X)<br>P(0) | Byte High Enable indicates that the processor is transferring a high data byte.                                                                                                                                                                          |
| BLE#   | 0    | H(Z)<br>R(0)<br>I(X)<br>P(1) | Byte Low Enable indicates that the processor is transferring a low data byte.                                                                                                                                                                            |
| BS8#   | I    |                              | Bus Size indicates that an 8-bit device is currently being addressed.                                                                                                                                                                                    |
| BUSY#  | l    |                              | Busy indicates that the math coprocessor is busy. If BUSY# is sampled LOW at the falling edge of RESET, the processor performs an internal self test. BUSY# is multiplexed with TMRGATE2 and has a temporary weak pull-up resistor.                      |
| CAS2:0 | 0    | H(Z)<br>R(1)<br>I(1)<br>P(1) | Cascade Address carries the slave address information from the 8259A master interrupt module during interrupt acknowledge bus cycles. CAS2:0 are multiplexed with A18:16.                                                                                |
| CLK2   | ST   |                              | Clock Input is connected to an external clock that provides the fundamental timing for the device.                                                                                                                                                       |
| CLKOUT | 0    | H(Q)<br>R(Q)<br>I(Q)<br>P(0) | CLKOUT is a PH1P clock output.                                                                                                                                                                                                                           |
| COMCLK | l    |                              | Serial Communications Baud Clock is an alternate clock source for the asynchronous serial ports. COMCLK is multiplexed with P3.7 and has a temporary weak pull-down resistor.                                                                            |

#### NOTES:

- 1. X if clock source is internal; Q if clock source is external
- 2. Q if JTAG unit is shifting out data, Z if it is not



Table 4. Intel386™ EX Microprocessor Pin Descriptions (Sheet 2 of 7)

| Symbol           | Туре | Output States                            | Name and Function                                                                                                                                                                                                                                                                                                          |
|------------------|------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS4:0#<br>CS6:5# | 0    | H(1) R(WH) I(Q) P(X) H(1) R(1) I(Q) P(X) | Chip-selects are activated when the address of a memory or I/O bus cycle is within the address region programmed by the user. They are multiplexed as follows: CS6# with REFRESH#, CS5# with DACK0#, and CS4:0# with P2.4:0.                                                                                               |
| CTS1:0#          | -    |                                          | Clear to Send SIO1 and SIO0 prevent the transmission of data to the asynchronous serial port's RXD1 and RXD0 pins, respectively. CTS1# is multiplexed with EOP#, and CTS0# is multiplexed with P2.7. CTS1# requires an external pull-up resistor. Both have temporary weak pull-up resistors.                              |
| D15:0            | I/O  | H(Z)<br>R(Z)<br>P(Z)                     | Data Bus inputs data during memory read, I/O read, and interrupt acknowledge cycles and outputs data during memory and I/O write cycles. During writes, this bus is driven during phase 2 of T1 and remains active until phase 2 of the next T1, T1P, or Ti. During reads, data is latched on the falling edge of phase 2. |
| DACK1:0#         | 0    | H(1)<br>R(1)<br>I(Q)<br>P(X)             | DMA Acknowledge 1 and 0 signal to an external device that the processor has acknowledged the corresponding DMA request and is relinquishing the bus. DACK1# is multiplexed with TXD1, and DACK0# is multiplexed with CS5#.                                                                                                 |
| D/C#             | 0    | H(Z)<br>R(1)<br>I(0)<br>P(0)             | Data/Control indicates whether the current bus cycle is a data cycle (memory or I/O read or write) or a control cycle (interrupt acknowledge, halt, or code fetch).                                                                                                                                                        |
| DCD1:0           | -    |                                          | Data Carrier Detect SIO1 and SIO0 indicate that the modem or data set has detected the corresponding asynchronous serial channel's data carrier. DCD1# is multiplexed with DRQ0, and DCD0# is multiplexed with P1.0 and has a temporary weak pull-up resistor.                                                             |
| DRQ1:0           | 1    |                                          | DMA External Request 1 and 0 indicate that a peripheral requires DMA service. DRQ1 is multiplexed with RXD1, and DRQ0 is multiplexed with DCD1#.                                                                                                                                                                           |
| DSR1:0#          | -    |                                          | Data Set Ready SIO1 and SIO0 indicate that the modem or data set is ready to establish a communication link with the corresponding asynchronous serial channel. DSR1# is multiplexed with STXCLK and has a permanent weak pull-up resistor, and DSR0# is multiplexed with P1.3 and has a temporary weak pull-up resistor.  |

#### NOTES:

- 1. X if clock source is internal; Q if clock source is external
- 2. Q if JTAG unit is shifting out data, Z if it is not

8



Table 4. Intel386™ EX Microprocessor Pin Descriptions (Sheet 3 of 7)

| Symbol  | Туре | Output States                 | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------|------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DTR1:0# | 0    | H(X)<br>R(WH)<br>I(X)<br>P(X) | Data Terminal Ready SIO1 and SIO0 indicate that the corresponding asynchronous serial channel is ready to establish a communication link with the modem or data set. DTR1# is multiplexed with SRXCLK, and DTR0# is multiplexed with P1.2.                                                                                                                                                                            |
| EOP#    | I/OD | H(Z)<br>R(WH)<br>I(Z)<br>P(Z) | End of Process indicates that the processor has reached terminal count during a DMA transfer. An external device can also pull this pin LOW. EOP# is multiplexed with CTS1#.                                                                                                                                                                                                                                          |
| ERROR#  | 1    |                               | <b>Error</b> indicates that the math coprocessor has an error condition. ERROR# is multiplexed with TMROUT2 and has a temporary weak pull-up resistor.                                                                                                                                                                                                                                                                |
| FLT#    |      |                               | Float forces all bidirectional and output signals except TDO to a high-impedance state. It has a permanent weak pull-up resistor. This pin should be a no-connect if not used.                                                                                                                                                                                                                                        |
| HLDA    | 0    | H(1)<br>R(WL)<br>I(Q)<br>P(X) | Bus Hold Acknowledge indicates that the processor has surrendered control of its local bus to another bus master. HLDA is multiplexed with P1.7.                                                                                                                                                                                                                                                                      |
| HOLD    | 1    |                               | Bus Hold Request allows another bus master to request control of the local bus. HLDA active indicates that bus control has been granted. HOLD is multiplexed with P1.6. It has a temporary weak pull-down resistor.                                                                                                                                                                                                   |
| INT9:0  | I    |                               | Interrupt Requests are maskable inputs that cause the CPU to suspend execution of the current program and then execute an interrupt acknowledge cycle. They are multiplexed as follows: INT9 with TMROUT0 and P3.0, INT8 with TMROUT1 and P3.1, INT7 with TMRGATE1, INT6 with TMRCLK1, INT5 with TMRGATE0, INT4 with TMRCLK0, and INT3:0 with P3.5:2. INT9, INT8, and INT3:0 have temporary weak pull-down resistors. |
| LBA#    | 0    | H(1)<br>R(1)<br>I(Q)<br>P(X)  | Local Bus Access is asserted whenever the processor provides the READY# signal to terminate a bus transaction. This occurs when an internal peripheral address is accessed or when the chip-select unit provides the READY# signal.                                                                                                                                                                                   |
| LOCK#   | 0    | H(Z)<br>R(WH)<br>I(X)<br>P(X) | Bus Lock prevents other bus masters from gaining control of the system bus.  LOCK# is multiplexed with P1.5.                                                                                                                                                                                                                                                                                                          |
| M/IO#   | 0    | H(Z)<br>R(0)<br>I(1)<br>P(1)  | Memory/IO Indicates whether the current bus cycle is a memory cycle or an I/O cycle. When M/IO# is HIGH, the bus cycle is a memory cycle; when M/IO# is LOW, the bus cycle is an I/O cycle.                                                                                                                                                                                                                           |

#### NOTES:

- 1. X if clock source is internal; Q if clock source is external
- 2. Q if JTAG unit is shifting out data, Z if it is not

### **ADVANCE INFORMATION**

9



Table 4. Intel386™ EX Microprocessor Pin Descriptions (Sheet 4 of 7)

| Symbol             | Туре | Output States                             | Name and Function                                                                                                                                                                                                                      |
|--------------------|------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NA#                | l    |                                           | Next Address requests address pipelining.                                                                                                                                                                                              |
| NMI                | ST   |                                           | Nonmaskable Interrupt Request is a non-maskable input that causes the CPU to suspend execution of the current program and execute an interrupt acknowledge cycle.                                                                      |
| PEREQ              | 1    |                                           | Processor Extension Request indicates that the math coprocessor has data to transfer to the processor. PEREQ is multiplexed with TMRCLK2 and has a temporary weak pull-down resistor.                                                  |
| P1.5:0<br>P1.7:6   | I/O  | H(X) R(WH) I(X) P(X) H(X) R(WL) I(X) P(X) | Port 1, Pins 7:0 are multipurpose bidirectional port pins. They are multiplexed as follows: P1.7 with HLDA, P1.6 with HOLD, P1.5 with LOCK#, P1.4 with RI0#, P1.3 with DSR0#, P1.2 with DTR0#, P1.1 with RTS0#, and P1.0 with DCD0#.   |
| P2.7,4:0<br>P2.6:5 | 1/0  | H(X) R(WH) I(X) P(X) H(X) R(WL) I(X) P(X) | Port 2, Pins 7:0 are multipurpose bidirectional port pins. They are multiplexed as follows: P2.7 with CTS0#, P2.6 with TXD0, P2.5 with RXD0, and P2.4:0 with CS4:0#.                                                                   |
| P3.7:0             | I/O  | H(X)<br>R(WL)<br>I(X)<br>P(X)             | Port 3, Pins 7:0 are multipurpose bidirectional port pins. They are multiplexed as follows: P3.7 with COMCLK, P3.6 with PWRDOWN, P3.5:2 with INT3:0, and P3.1:0 with TMROUT1:0 and INT8:9.                                             |
| PWRDOWN            | 0    | H(Q)<br>R(WL)<br>I(X)<br>P(1)             | <b>Powerdown</b> indicates that the processor is in powerdown mode. PWRDOWN is multiplexed with P3.6.                                                                                                                                  |
| RD#                | 0    | H(1)<br>R(1)<br>I(1)<br>P(1)              | Read Enable indicates that the current bus cycle is a read cycle.                                                                                                                                                                      |
| READY#             | 1/0  | H(Z)<br>R(Z)<br>!(Z)<br>P(Z)              | Ready indicates that the current bus transaction has completed. An external device or an internal signal can drive READY#. Internally, the chip-select wait-state logic can generate the ready signal and drive the READY# pin active. |
| RESET              | ST   |                                           | Reset suspends any operation in progress and places the processor into a known reset state.                                                                                                                                            |

#### NOTES:

- 1. X if clock source is internal; Q if clock source is external
- 2. Q if JTAG unit is shifting out data, Z if it is not



Table 4. Intel386™ EX Microprocessor Pin Descriptions (Sheet 5 of 7)

| Symbol   | Туре | Output States                                                  | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFRESH# | 0    | H(1)<br>R(1)<br>I(Q)<br>P(X)                                   | Refresh indicates that the current bus cycle is a refresh cycle. REFRESH# is multiplexed with CS6#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RI1:0#   |      |                                                                | Ring Indicator SIO1 and SIO0 indicate that the modem or data set has received a telephone ringing signal. RI1# is multiplexed with SSIORX, and RI0# is multiplexed with P1.4 and has a temporary weak pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RTS1     | 0    | H(X)<br>R(WL)<br>I(X)<br>P(X)<br>H(X)<br>R(WH)<br>I(X)<br>P(X) | Request-to-send SIO1 and SIO0 indicate that corresponding asynchronous serial channel is ready to exchange data with the modem or data set. RTS1# is multiplexed with SSIOTX, and RTS0# is multiplexed with P1.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| RXD1:0   | l    |                                                                | Receive Data SIO1 and SIO0 accept serial data from the modem or data set to the corresponding asynchronous serial channel. RXD1 is multiplexed with DRQ1, and RXD0 is multiplexed with P2.5 and has a temporary weak pull-down resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SMI#     | ST   |                                                                | System Management Interrupt invokes System Management Mode (SMM). SMI# is the highest priority external interrupt. It is latched on its falling edge and forces the CPU into SMM upon completion of the current instruction. SMI# is recognized on an instruction boundary and at each iteration for repeat string instructions. SMI# cannot interrupt LOCKed bus cycles or a currently executing SMM. When the processor receives a second SMI# while in SMM, it latches the second SMI# on the SMI# falling edge. However, the processor must exit SMM by executing a resume instruction (RSM) before it can service the second SMI#. SMI# has a permanent weak pull-up resistor. |
| SMIACT#  | 0    | H(1)<br>R(1)<br>I(X)<br>P(X)                                   | System Management Interrupt Active indicates that the processor is operating in System Management Mode (SMM). It is asserted when the processor initiates an SMM sequence and remains asserted (LOW) until the processor executes the resume instruction (RSM).                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SRXCLK   | I/O  | H(Q)<br>R(WH)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup>           | SSIO Receive Clock synchronizes data being accepted by the synchronous serial port. SRXCLK is multiplexed with DTR1#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SSIORX   | Ι    |                                                                | SSIO Receive Serial Data accepts serial data (most-significant bit first) being sent to the synchronous serial port. SSIORX is multiplexed with RI1#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### NOTES:

- 1. X if clock source is internal; Q if clock source is external
- 2. Q if JTAG unit is shifting out data, Z if it is not

### **ADVANCE INFORMATION**

11



Table 4. Intel386™ EX Microprocessor Pin Descriptions (Sheet 6 of 7)

| Symbol            | Туре | Output States                                                                                                             | Name and Function                                                                                                                                                                                                                                                                                        |
|-------------------|------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSIOTX            | 0    | H(Q)<br>R(WL)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup>                                                                      | SSIO Transmit Serial Data sends serial data (most-significant bit first) from the synchronous serial port. SSIOTX is multiplexed with RTS1#.                                                                                                                                                             |
| STXCLK            | 1/0  | H(Q)<br>R(WH)<br>I(Q)<br>P(X)/P(Q) <sup>Note</sup> 1                                                                      | SSIO Transmit Clock synchronizes data being sent by the synchronous serial port. STXCLK is multiplexed with DSR1.                                                                                                                                                                                        |
| TCK               |      |                                                                                                                           | TAP (Test Access Port) Controller Clock provides the clock input for the JTAG logic. It has a permanent weak pull-up resistor.                                                                                                                                                                           |
| TDI               | ı    |                                                                                                                           | TAP (Test Access Port) Controller Data Input is the serial input for test instructions and data. It has a permanent weak pull-up resistor.                                                                                                                                                               |
| TDO               | 0    | H(Z)/H(Q) <sup>Note 2</sup><br>R(Z)/R(Q) <sup>Note 2</sup><br>I(Z)/I(Q) <sup>Note 2</sup><br>P(Z)/ P(Q) <sup>Note 2</sup> | TAP (Test Access Port) Controller Data Output is the serial output for test instructions and data.                                                                                                                                                                                                       |
| TMRCLK2:0         | 1    |                                                                                                                           | Timer/Counter Clock Inputs can serve as external clock inputs for the corresponding timer/counters. (The timer/counters can also be clocked internally.) They are multiplexed as follows: TMRCLK2 with PEREQ, TMRCLK1 with INT6, and TMRCLK0 with INT4. TMRCLK2 has a temporary weak pull-down resistor. |
| TMRGATE2:0        | I    |                                                                                                                           | Timer/Counter Gate Inputs can control the corresponding timer/counter's counting (enable, disable, or trigger, depending on the programmed mode). They are multiplexed as follows: TMRGATE2 with BUSY#, TMRGATE1 with INT7, and TMRGATE0 with INT5. TMRGATE2 has a temporary weak pull-up resistor.      |
| TMROUT2 TMROUT1:0 | 0    | H(Q)<br>R(WH)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup><br>H(Q)<br>R(WL)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup>              | Timer/Counter Outputs provide the output of the corresponding timer/counter. The form of the output depends on the programmed mode. They are multiplexed as follows: TMROUT2 with ERROR#, TMROUT1 with P3.1 and INT8, and TMROUT0 with P3.0 and INT9.                                                    |
| TMS               | I    |                                                                                                                           | TAP (Test Access Port) Controller Mode Select controls the sequence of the TAP controller's states. It has a permanent weak pull-up resistor.                                                                                                                                                            |
| TRST#             | ST   |                                                                                                                           | TAP (Test Access Port) Controller Reset resets the TAP controller at power-up and each time it is activated. It has a permanent weak pull-up resistor.                                                                                                                                                   |

#### NOTES:

- 1. X if clock source is internal; Q if clock source is external
- 2. Q if JTAG unit is shifting out data, Z if it is not

12



Table 4. Intel386™ EX Microprocessor Pin Descriptions (Sheet 7 of 7)

| Symbol          | Туре | Output States                                                                                               | Name and Function                                                                                                                                                                        |
|-----------------|------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXD1            | 0    | H(Q)<br>R(1)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup><br>H(Q)<br>R(WL)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup> | Transmit Data SIO1 and SIO0 transmit serial data from the individual serial channels. TXD1 is multiplexed with DACK1#, and TXD0 is multiplexed with P2.6.                                |
| UCS#            | 0    | H(1)<br>R(0)<br>I(Q)<br>P(X)                                                                                | Upper Chip-select is activated when the address of a memory or I/O bus cycle is within the address region programmed by the user.                                                        |
| V <sub>cc</sub> | Р    |                                                                                                             | System Power provides the nominal DC supply input. This pin is connected externally to a V <sub>CC</sub> board plane.                                                                    |
| V <sub>SS</sub> | G    |                                                                                                             | System Ground provides the 0 V connection from which all inputs and outputs are measured. This pin is connected externally to a ground board plane.                                      |
| WDTOUT          | 0    | H(Q)<br>R(0)<br>I(Q)<br>P(X)                                                                                | Watchdog Timer Output indicates that the watchdog timer has expired.                                                                                                                     |
| W/R#            | 0    | H(Z)<br>R(0)<br>I(1)<br>P(1)                                                                                | Write/Read indicates whether the current bus cycle is a write cycle or a read cycle. When W/R# is HIGH, the bus cycle is a write cycle; when W/R# is LOW, the bus cycle is a read cycle. |
| WR#             | 0    | H(1)<br>R(1)<br>I(1)<br>P(1)                                                                                | Write Enable indicates that the current bus cycle is a write cycle.                                                                                                                      |

#### NOTES:

- 1. X if clock source is internal; Q if clock source is external
- 2. Q if JTAG unit is shifting out data, Z if it is not



#### 4.0 FUNCTIONAL DESCRIPTION

The Intel386 EX microprocessor is a fully static, 32-bit processor optimized for embedded applications. It features low power and low voltage capabilities, integration of many commonly used DOS-type peripherals, and a 32-bit programming architecture compatible with the large software base of Intel386 processors. The following sections provide an overview of the integrated peripherals.

## 4.1 Clock Generation and Power Management Unit

The clock generation circuit includes a divide-by-two counter, a programmable divider for generating a prescaled clock (PSCLK), a divide-by-two counter for generating baud-rate clock inputs, and Reset circuitry. The CLK2 input provides the fundamental timing for the chip. It is divided by two internally to generate a 50% duty cycle Phase1 (PH1) and Phase 2 (PH2) for the core and integrated peripherals. For power management, separate clocks are routed to the core (PH1C/PH2C) and the peripheral modules (PH1P/PH2P). To help synchronize with external devices, the PH1P clock is provided on the CLKOUT output pin.

Two Power Management modes are provided for flexible power-saving options. During Idle mode, the clocks to the CPU core are frozen in a known state (PH1C low and PH2C high), while the clocks to the peripherals continue to toggle. In Powerdown mode, the clocks to both core and peripherals are frozen in a known state (PH1C low and PH2C high). The Bus Interface Unit will not honor any DMA, DRAM refresh, or HOLD requests in Powerdown mode because the clocks to the entire device are frozen.

#### 4.2 Chip-select Unit

The Chip-select Unit (CSU) decodes bus cycle address and status information and enables the appropriate chip-selects. The individual chip-selects become valid in the same bus state as the address and become inactive when either a new address is selected or the current bus cycle is complete.

The CSU is divided into eight separate chip-select regions, each of which can enable one of the eight chip-select pins. Each chip-select region can be mapped into memory or I/O space. A memory-mapped chip-select region can start on any  $2^{(n+1)}$  Kbyte address location (where n=0-15, depending upon the mask register). An I/O-mapped chip-select region can start on any  $2^{(n+1)}$  byte address location (where n=0-15, depending upon the mask register). The size of the region is also dependent upon the mask used.

#### 4.3 Interrupt Control Unit

The Intel386 EX processor's Interrupt Control Unit (ICU) contains two 8259A modules connected in a cascade mode. These modules are similar to the industry-standard 8259A architecture.

The Interrupt Control Unit directly supports up to ten external (INT9:0) and up to eight internal interrupt request signals. Pending interrupt requests are posted in the Interrupt Request Registers, which contain one bit for each interrupt request signal. When an interrupt request is asserted, the corresponding Interrupt Request Register bit is set. The 8259A modules can be programmed to recognize either an active-high level or a positive transition on the interrupt request lines. An internal Priority Resolver decides which pending interrupt request (if more than one exists) is the highest priority, based on the programmed operating mode. The Priority Resolver controls the single interrupt request line to the CPU. The Priority Resolver's default priority scheme places the master interrupt controller's IRO as the highest priority and the master's IR7 as the lowest. The priority can be modified through software.

Besides the ten interrupt request inputs available to the Intel386 EX microprocessor, additional interrupts can be supported by cascaded external 8259A modules. Up to four external 8259A units can be cascaded to the master through connections to the INT3:0 pins. In this configuration, the interrupt acknowledge (INTA#) signal can be decoded externally using the ADS#, D/C#, W/R#, and M/IO# signals.

14

# intel.

#### Intel386™ EX EMBEDDED MICROPROCESSOR

#### 4.4 Timer/Counter Unit

The Timer/Counter Unit (TCU) on the Intel386 EX microprocessor has the same basic functionality as the industry-standard 82C54 counter/timer. The TCU provides three independent 16-bit counters, each capable of handling clock inputs up to 8 MHz. This maximum frequency must be considered when programming the input clocks for the counters. Six programmable timer modes allow the counters to be used as event counters, elapsed-time indicators, programmable one-shots, and in many other applications. All modes are software programmable.

#### 4.5 Watchdog Timer Unit

The Watchdog Timer (WDT) unit consists of a 32-bit down-counter that decrements every PH1P cycle, allowing up to 4.3 billion count intervals. The WDTOUT pin is driven high for sixteen CLK2 cycles when the down-counter reaches zero (the WDT times out). The WDTOUT signal can be used to reset the chip, to request an interrupt, or to indicate to the user that a ready-hang situation has occurred. The down-counter can also be updated with a user-defined 32-bit reload value under certain conditions. Alternatively, the WDT unit can be used as a bus monitor or as a general-purpose timer.

#### 4.6 Asynchronous Serial I/O Unit

The Intel386 EX microprocessor's asynchronous Serial I/O (SIO) unit is a Universal Asynchronous Receiver/ Transmitter (UART). Functionally, it is equivalent to the National Semiconductor NS16450 and INS8250. The Intel386 EX embedded processor contains two full-duplex, asynchronous serial channels.

The SIO unit converts serial data characters received from a peripheral device or modem to parallel data and converts parallel data characters received from the CPU to serial data. The CPU can read the status of the serial port at any time during its operation. The status information includes the type and condition of the transfer operations being performed and any errors (parity, framing, overrun, or break interrupt).

Each asynchronous serial channel includes full modem control support (CTS#, RTS#, DSR#, DTR#, RI#, and DCD#) and is completely programmable. The programmable options include character length (5, 6, 7, or 8 bits), stop bits (1, 1.5, or 2), and parity (even, odd, forced, or none). In addition, it contains a programmable baud-rate generator capable of clock rates from 0 to 512 Kbaud.

#### 4.7 Synchronous Serial I/O Unit

The Synchronous Serial I/O (SSIO) unit provides for simultaneous, bidirectional communications. It consists of a transmit channel, a receive channel, and a dedicated baud-rate generator. The transmit and receive channels can be operated independently (with different clocks) to provide non-lockstep, full-duplex communications; either channel can originate the clocking signal (Master Mode) or receive an externally generated clocking signal (Slave Mode).

The SSIO provides numerous features for ease and flexibility of operation. With a maximum clock input of CLK2/4 to the baud-rate generator, the SSIO can deliver a baud rate of up to 8.25 Mbits per second with a processor clock of 33 MHz. Each channel is double buffered. The two channels share the baudrate generator and a multiply-by-two transmit and receive clock. The SSIO supports 16-bit serial communications with independently enabled transmit and receive functions and gated interrupt outputs to the interrupt controller.

#### 4.8 Parallel I/O Unit

The Intel386 EX microprocessor has three 8-bit, general-purpose I/O ports. All port pins are bidirectional, with TTL-level inputs and CMOS-level outputs. All pins have both a standard operating mode and a peripheral mode (a multiplexed function), and all have similar sets of control registers located in I/O address space.

#### 4.9 DMA and Bus Arbiter Unit

The Intel386 EX microprocessor's DMA controller is a two-channel DMA; each channel operates independently of the other. Within the operation of the individual channels, several different data

**ADVANCE INFORMATION** 

15



transfer modes are available. These modes can be combined in various configurations to provide a very versatile DMA controller. Its feature set has enhancements beyond the 8237 DMA family; however, it can be configured such that it can be used in an 8237-like mode. Each channel can transfer data between any combination of memory and I/O with any combination (8 or 16 bits) of data path widths. An internal temporary register that can disassemble or assemble data to or from either an aligned or a nonaligned destination or source optimizes bus bandwidth.

The bus arbiter, a part of the DMA controller, works much like the priority resolving circuitry of a DMA. It receives service requests from the two DMA channels, the external bus master, and the DRAM Refresh Control Unit. The bus arbiter requests bus ownership from the core and resolves priority issues among all active requests when bus mastership is granted.

Each DMA channel consists of three major components: the Requestor, the Target, and the Byte Count. These components are identified by the contents of programmable registers that define the memory or I/O device being serviced by the DMA. The Requestor is the device that requires and requests service from the DMA controller. Only the Requestor is considered capable of initializing or terminating a DMA process. The Target is the device with which the Requestor wishes to communicate. The DMA process considers the Target a slave that is incapable of controlling the process. The Byte Count dictates the amount of data that must be transferred.

#### 4.10 Refresh Control Unit

The Refresh Control Unit (RCU) simplifies dynamic memory controller design with its integrated address and clock counters. Integrating the RCU into the processor allows an external DRAM controller to use chip-selects, wait state logic, and status lines.

The Refresh Control Unit:

- Provides a programmable-interval timer
- Provides the bus arbitration logic to gain control of the bus to run refresh cycles
- Contains the logic to generate row addresses to refresh DRAM rows individually
- Contains the logic to signal the start of a refresh cycle

The RCU contains a 13-bit address counter that forms the refresh address, supporting DRAMs with up to 13 rows of memory cells (13 refresh address bits). This includes all practical DRAM sizes for the Intel386 EX microprocessor's 64 Mbyte address space.

#### 4.11 JTAG Test-logic Unit

The JTAG Test-logic Unit provides access to the device pins and to a number of other testable areas on the device. It is fully compliant with the IEEE 1149.1 standard and thus interfaces with five dedicated pins: TRST#, TCK, TMS, TDI, and TDO. It contains the Test Access Port (TAP) finite-state machine, a 4-bit instruction register, a 32-bit identification register, and a single-bit bypass register. The test-logic unit also contains the necessary logic to generate clock and control signals for the Boundary Scan chain.

Since the test-logic unit has its own clock and reset signals, it can operate autonomously. While the rest of the microprocessor is in Reset or Powerdown, the JTAG unit can read or write various register chains.

16

#### E. ADDITION INSTRUCTIONS 386EX

The tables referring to the addition of the instructions of the microprocessor 386EX.

## intطِ

# APPENDIX E INSTRUCTION SET SUMMARY

This appendix provides reference information for the Intel386<sup>TM</sup> processor family instruction set.

The appendix is organized as follows:

- Instruction Encoding and Clock Count Summary (see below)
- Instruction Encoding (page E-22)

#### **E.1 INSTRUCTION ENCODING AND CLOCK COUNT SUMMARY**

To calculate elapsed time for an instruction, multiply the instruction clock count, as listed in Table E-1, by the processor clock period (e.g., 62.5 ns for 16 MHz).

Instruction clock count assumptions:

- The instruction has been prefetched, decoded, and is ready for execution.
- Bus cycles do not require wait states.
- There are no local bus HOLD requests delaying processor access to the bus.
- No exceptions are detected during instruction execution.
- When an effective address is calculated, it does not use two general register components.
   One register, scaling and displacement can be used within the clock counts shown.
   However, when the effective address calculation uses two general register components, add 1 clock to the clock count shown.

#### Instruction clock count notation:

- When two clock counts are given, the smaller refers to a register operand and the larger refers to a memory operand.
- n = number of times repeated.
- m = number of components in the next instruction executed, where the entire displacement (if any) counts as one component, the entire immediate data (if any) counts as one component, and all other bytes of the instruction and prefix(es) of each count as one component.

Misaligned or 32-bit operand accesses:

- When instructions access a misaligned 16-bit operand or 32-bit operand on even address:
  - add 2\* clocks for read or write
  - add 4\*\* clocks for read and write
- When instructions access a 32-bit operand on odd address:
  - add 4\* clocks for read or write
  - add 8\*\* clocks for read and write

E-1

#### Intel386™ EX EMBEDDED MICROPROCESSOR USER'S MANUAL



Wait states:

Wait states add 1 clock per wait state to instruction execution for each data access.

Table E-1 lists the instructions with their formats and execution times. The description of the notes for Table E-1 begins on page E-20. See "Instruction Encoding" on page E-22 for the definition of the terms used in this table.

Table E-1. Instruction Set Summary (Sheet 1 of 19)

|                                                         | Format        |                   |                | Clock Count                                                   |                                                   | Notes                                                         |                                                   |
|---------------------------------------------------------|---------------|-------------------|----------------|---------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                                             |               |                   |                | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| GENERAL DATA TRANSI                                     | ER            |                   |                |                                                               |                                                   |                                                               |                                                   |
| MOV = Move                                              |               |                   |                |                                                               |                                                   |                                                               |                                                   |
| register to<br>register/memory                          | 1000100w      | mod reg r/m       |                | 2/2                                                           | 2/2*                                              | ь                                                             | h                                                 |
| register/memory to register                             | 1000101w      | mod reg r/m       |                | 2/4                                                           | 2/4*                                              | b                                                             | h                                                 |
| immediate to<br>register/memory                         | 1100011w      | mod 0 0 0 r/m     | immediate data | 2/2                                                           | 2/2*                                              | b                                                             | h                                                 |
| immediate to register (short form)                      | 1011w reg     | immediate data    |                | 2                                                             | 2                                                 |                                                               |                                                   |
| memory to accumulator (short form)                      | 1010000w      | full displacement |                | 4*                                                            | 4*                                                | b                                                             | h                                                 |
| accumulator to memory (short form)                      | 1010001w      | full displacement |                | 2*                                                            | 2*                                                | b                                                             | h                                                 |
| register memory to<br>segment register                  | 10001110      | mod sreg3 r/m     |                | 2/5                                                           | 22/23                                             | b                                                             | h, i, j                                           |
| segment register to register/memory                     | 10001100      | mod sreg3 r/m     |                | 2/2                                                           | 2/2                                               | b                                                             | h                                                 |
| MOVSX = Move with sign of                               | extension     |                   |                |                                                               |                                                   |                                                               |                                                   |
| register from<br>register/memory                        | 00001111      | 1011111w          | mod reg r/m    | 3/6*                                                          | 3/6*                                              | b                                                             | h                                                 |
| MOVZX = Move with zero extension                        |               |                   |                |                                                               |                                                   |                                                               |                                                   |
| register from<br>register/memory                        | 00001111      | 1011011w          | mod reg r/m    | 3/6*                                                          | 3/6*                                              | ь                                                             | h                                                 |
| PUSH = Push                                             |               |                   |                |                                                               |                                                   |                                                               |                                                   |
| register/memory                                         | 11111111      | mod 1 1 0 r/m     |                | 5/7*                                                          | 7/9*                                              | b                                                             | h                                                 |
| register (short form)                                   | 01010 reg     |                   | •              | 2                                                             | 4                                                 | b                                                             | h                                                 |
| segment register (ES,<br>CS, SS, or DS)<br>(short form) | 000 sreg2 110 |                   |                | 2                                                             | 4                                                 | b                                                             | h                                                 |
| segment register (ES,<br>CS, SS, or DS, FS or<br>GS)    | 00001111      | 10 sreg3 000      |                | 2                                                             | 4                                                 | b                                                             | h                                                 |

E-2



#### INSTRUCTION SET SUMMARY

Table E-1. Instruction Set Summary (Sheet 2 of 19)

|                                                         |               |                |                                | Clock Count |                                                   | Notes                                                         |                                                   |
|---------------------------------------------------------|---------------|----------------|--------------------------------|-------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                                             | Format        |                |                                |             | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| immediate                                               | 011010s0      | immediate data |                                | 2           | 4                                                 | ь                                                             | h                                                 |
| PUSHA = Push All                                        | 01100000      |                |                                | 18          | 34                                                | b                                                             | h                                                 |
| POP = Pop                                               |               |                | _                              |             |                                                   |                                                               |                                                   |
| register/memory                                         | 10001111      | mod 0 0 0 r/m  |                                | 5/7         | 7/9                                               | b                                                             | h                                                 |
| register (short form)                                   | 01011 reg     |                |                                | 6           | 6                                                 | ь                                                             | h                                                 |
| segment register (ES,<br>CS, SS, or DS)<br>(short form) | 000 sreg2 111 |                |                                | 7           | 25                                                | b                                                             | h, i, j                                           |
| segment register (ES,<br>CS, SS, or DS) FS or<br>GS     | 00001111      | 10 sreg3 001   |                                | 7           | 25                                                | b                                                             | h, i, j                                           |
| POPA = Pop all                                          | 01100001      |                |                                | 29          | 35                                                | ь                                                             | h                                                 |
| XCHG = Exchange                                         |               | •              |                                |             |                                                   |                                                               |                                                   |
| register/memory<br>with register                        | 1000011w      | mod reg r/m    |                                | 3/5**       | 3/5**                                             | b, f                                                          | f, h                                              |
| register with accumula-<br>tor (short form)             | 10010 reg     |                | •                              | 3           | 3                                                 |                                                               |                                                   |
| IN = Input from                                         |               |                | Clk Count Virtual<br>8086 Mode |             |                                                   |                                                               |                                                   |
| fixed port                                              | 1110010w      | port number    | †27                            | 14*         | 8*/29*                                            |                                                               | s/t, m                                            |
| variable port                                           | 1110110w      |                | †28                            | 15*         | 9*/29*                                            |                                                               | s/t, m                                            |
| OUT = Output to                                         |               |                |                                |             |                                                   |                                                               |                                                   |
| fixed port                                              | 1110011w      | port number    | †27                            | 14*         | 8*/29*                                            |                                                               | s/t, m                                            |
| variable port                                           | 1110111w      |                | †28                            | 15*         | 9*/29*                                            |                                                               | s/t, m                                            |
| LEA = Load EA to regis-<br>ter                          | 10001101      | mod reg r/m    |                                | 2           | 2                                                 |                                                               | '                                                 |
| SEGMENT CONTROL                                         |               |                | ī                              |             |                                                   |                                                               |                                                   |
| LDS = Load pointer to<br>DS                             | 11000101      | mod reg r/m    |                                | 7*          | 26*/28*                                           | b                                                             | h, i, j                                           |
| LES = Load pointer to<br>ES                             | 11000100      | mod reg r/m    |                                | 7*          | 26*/28*                                           | b                                                             | h, i, j                                           |
| LFS = Load pointer to<br>FS                             | 00001111      | 10110100       | mod reg r/m                    | 7*          | 29*/31*                                           | b                                                             | h, i, j                                           |
| LGS = Load pointer to                                   | 00001111      | 10110101       | mod reg r/m                    | 7*          | 26*/28*                                           | b                                                             | h, i, j                                           |
| LSS = Load pointer to<br>SS                             | 00001111      | 10110010       | mod reg r/m                    | 7*          | 26*/28*                                           | ь                                                             | h, i, j                                           |
| FLAG CONTROL                                            |               |                |                                | İ           |                                                   |                                                               |                                                   |
| CLC = Clear carry flag                                  | 11111000      |                |                                | 2           | 2                                                 |                                                               |                                                   |

#### Intel386™ EX EMBEDDED MICROPROCESSOR USER'S MANUAL



Table E-1. Instruction Set Summary (Sheet 3 of 19)

|                                            |           |                |                |                                                               | Clock Count                                       |                                                               | Notes                                             |  |
|--------------------------------------------|-----------|----------------|----------------|---------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|--|
| Instruction                                | Format    |                |                | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |  |
| CLD = Clear direction flag                 | 11111100  |                |                | 2                                                             | 2                                                 |                                                               |                                                   |  |
| CLI = Clear interrupt<br>enable flag       | 11111010  |                | 1              | 8                                                             | 8                                                 |                                                               | m                                                 |  |
| CLTS = Clear task<br>switched flag         | 00001111  | 00000110       |                | 5                                                             | 5                                                 | С                                                             | t                                                 |  |
| CMC = Complement carry flag                | 11110101  |                | •              | 2                                                             | 2                                                 |                                                               |                                                   |  |
| LAHF = Load AH into<br>flag                | 10011111  |                |                | 2                                                             | 2                                                 |                                                               |                                                   |  |
| POPF = Pop flags                           | 10011101  |                | :              | 5                                                             | 5                                                 | b                                                             | h, n                                              |  |
| PUSHF = Push flags                         | 10011100  |                |                | 4                                                             | 4                                                 | b                                                             | h                                                 |  |
| SAHF = Store AH into flags                 | 10011110  |                |                | 3                                                             | 3                                                 |                                                               |                                                   |  |
| STC = Set carry flag                       | 11111001  |                |                | 2                                                             | 2                                                 |                                                               |                                                   |  |
| STD = Set direction flag                   | 11111101  |                |                |                                                               |                                                   | ·                                                             |                                                   |  |
| STI = Set interrupt<br>enable flag         | 11111011  |                |                | 8                                                             | 8                                                 |                                                               | m                                                 |  |
| ARITHMETIC INSTRUCTI                       | ONS       | •              |                |                                                               |                                                   |                                                               |                                                   |  |
| ADD = Add                                  |           |                |                |                                                               |                                                   |                                                               |                                                   |  |
| register to register                       | 00000dw   | mod reg r/m    |                | 2                                                             | 2                                                 |                                                               |                                                   |  |
| register to memory                         | 0000000w  | mod reg r/m    |                | 7**                                                           | 7**                                               | b                                                             | , h                                               |  |
| memory to register                         | 0000001w  | mod reg r/m    |                | 6*                                                            | 6*                                                | b                                                             | h                                                 |  |
| immediate to<br>register/memory            | 100000sw  | mod 0 0 0 r/m  | immediate data | 2/7**                                                         | 2/7**                                             | b                                                             | h                                                 |  |
| immediate to accumu-<br>lator (short form) | 0000010w  | immediate data |                | 2                                                             | 2                                                 |                                                               |                                                   |  |
| ADC = Add with carry                       |           | •              |                |                                                               |                                                   |                                                               |                                                   |  |
| register to register                       | 000100dw  | mod reg r/m    |                | 2                                                             | 2                                                 |                                                               |                                                   |  |
| register to memory                         | 0001000w  | mod reg r/m    |                | 7**                                                           | 7**                                               | b ·                                                           | h                                                 |  |
| memory to register                         | 0001001w  | mod reg r/m    |                | 6*                                                            | 6*                                                | b                                                             | h                                                 |  |
| immediate to register/memory               | 100000sw  | mod 0 1 0 r/m  | immediate data | 2/7**                                                         | 2/7**                                             | b                                                             | h                                                 |  |
| immediate to accumu-<br>lator (short form) | 0001010w  | immediate data |                | 2                                                             | 2                                                 |                                                               |                                                   |  |
| INC = Increment                            |           |                |                |                                                               |                                                   |                                                               |                                                   |  |
| register/memory                            | 1111111w  | mod 0 0 0 r/m  |                | 2/6**                                                         | 2/6**                                             | b                                                             | h                                                 |  |
| register (short form)                      | 01000 reg |                |                | 2                                                             | 2                                                 |                                                               |                                                   |  |

E-4



Table E-1. Instruction Set Summary (Sheet 4 of 19)

|                                              |                                       |                   |                   | Clock | Count | No                                                            | tes                                               |
|----------------------------------------------|---------------------------------------|-------------------|-------------------|-------|-------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                                  |                                       | Format            |                   |       |       | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| SUB = Subtract                               |                                       |                   |                   |       |       |                                                               |                                                   |
| register from register                       | 001010dw                              | mod reg r/m       |                   | 2     | 2     |                                                               |                                                   |
| register from memory                         | 0010100w                              | mod reg r/m       |                   | 7**   | 7**   | ь                                                             | h                                                 |
| memory from register                         | 0010101w                              | mod reg r/m       |                   | 6*    | 6*    | b                                                             | h                                                 |
| immediate from<br>register/memory            | 100000sw                              | mod 101 r/m       | immediate data    | 2/7** | 2/7** | b                                                             | h                                                 |
| immediate from accu-<br>mulator (short form) | 0010110w                              | immediate data    |                   | 2     | 2     |                                                               |                                                   |
| SBB = Subtract with borro                    | w                                     |                   |                   |       |       |                                                               |                                                   |
| register from register                       | 000110dw                              | mod reg r/m       |                   | 2     | 2     |                                                               |                                                   |
| register from memory                         | 0001100w                              | mod reg r/m       |                   | 7**   | 7**   | b                                                             | h                                                 |
| memory from register                         | 0001101w                              | mod reg r/m       |                   | 6*    | 6*    | ь                                                             | h                                                 |
| immediate from register/memory               | 100000sw                              | mod 0 1 1 r/m     | immediate data    | 2/7** | 2/7** | b                                                             | h                                                 |
| immediate from accu-<br>mulator (short form) | 0001110w                              | immediate data    |                   | 2     | 2     |                                                               |                                                   |
| DEC = Decrement                              | · · · · · · · · · · · · · · · · · · · |                   |                   |       |       |                                                               |                                                   |
| register/memory                              | 1111111w                              | reg 0 0 1 r/m     |                   | 2/6   | 2/6   | b                                                             | h                                                 |
| register (short form)                        | 01001 reg                             |                   |                   | 2     | 2     |                                                               |                                                   |
| CMP = Compare                                | <u> </u>                              | •                 |                   |       |       |                                                               |                                                   |
| register with register                       | 001110dw                              | mod reg r/m       |                   | 2     | 2     |                                                               |                                                   |
| memory with register                         | 0011100w                              | mod reg r/m       |                   | 5*    | 5*    | b                                                             | h                                                 |
| register with memory                         | 0011101w                              | mod reg r/m       |                   | 6*    | 6*    | b                                                             | h                                                 |
| immediate with register/memory               | 100000sw                              | mod 1 1 1 r/m     | immediate<br>data | 2/5*  | 2/5*  | ь                                                             | h                                                 |
| immediate with accu-<br>mulator (short form) | 0011110w                              | immediate<br>data |                   | 2     | 2     |                                                               |                                                   |
| NEG = Change sign                            | 1111011w                              | mod 0 1 1 r/m     |                   | 2/6*  | 2/6*  | b                                                             | h                                                 |
| AAA = ASCII adjust for addition              | 00110111                              |                   |                   | 4     | 4     |                                                               |                                                   |
| AAS = ASCII adjust for subtraction           | 00111111                              |                   |                   | 4     | .4    |                                                               |                                                   |
| DAA = Decimal adjust for addition            | 00100111                              |                   |                   | 4     | 4     |                                                               |                                                   |
| DAS = Decimal adjust for subtraction         | 00101111                              |                   |                   | 4     | 4     |                                                               |                                                   |



Table E-1. Instruction Set Summary (Sheet 5 of 19)

|                                               | 1        |               |                                                               | Clock                                             | Count                                                         | No                                                | tes                  |
|-----------------------------------------------|----------|---------------|---------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|----------------------|
| Instruction                                   |          | Form          | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |                      |
| MUL = multiply (unsigned)                     |          |               |                                                               |                                                   |                                                               |                                                   |                      |
| accumulator with<br>register/memory           | 1111011w | mod 1 0 0 r/m |                                                               |                                                   |                                                               |                                                   |                      |
| multiplier<br>— byte                          |          |               |                                                               | 12-17/                                            | 12-17/                                                        | b, d                                              | d, h                 |
| word                                          |          |               |                                                               | 15-20*<br>12-25/<br>15-28*                        | 15-20*<br>12-25/                                              | b, d                                              | d, h                 |
| doubleword                                    |          |               |                                                               | 12-41/<br>17-46*                                  | 15-28*<br>12-41/<br>17-46*                                    | b, d                                              | d, h                 |
| IMUL = Integer multiply (si                   | gned)    |               |                                                               | 17-40                                             | 17-40                                                         |                                                   |                      |
| accumulator with regis-<br>ter/memory         | 1111011w | mod 1 0 1 r/m |                                                               |                                                   |                                                               |                                                   |                      |
| multiplier<br>byte                            |          |               |                                                               | 12-17/                                            | 12-17/                                                        | b, d                                              | d, h                 |
| — word                                        |          |               |                                                               | 15-20*<br>12-25/<br>15-28*                        | 15-20*<br>12-25/<br>15-28*                                    | b, d                                              | d, h                 |
| — doubleword                                  |          |               |                                                               | 12-41/<br>17-46*                                  | 12-41/<br>17-46*                                              | b, d                                              | d, h                 |
| register with regis-<br>ter/memory            | 00001111 | 10101111      | mod reg r/m                                                   |                                                   |                                                               |                                                   |                      |
| multiplier<br>— byte                          |          |               |                                                               | 12-17/<br>15-20*                                  | 12-17/<br>15-20*                                              | b, d                                              | d, h                 |
| — word                                        |          |               |                                                               | 12-25/<br>15-28*                                  | 12-25/<br>15-28*                                              | b, d                                              | d, h                 |
| — doubleword                                  |          |               |                                                               | 12-41/<br>17-46*                                  | 12-41/<br>17-46*                                              | b, d                                              | d, h                 |
| register/memory with<br>immediate to register | 011010s1 | mod reg r/m   | immediate data                                                |                                                   |                                                               |                                                   |                      |
| — word                                        |          |               | -                                                             | 13-26                                             | 13-26/<br>14-27                                               | b, d                                              | d, h                 |
| doubleword                                    |          |               |                                                               | 13-42                                             | 13-42/<br>16-45                                               | b, d                                              | d, h                 |
| DIV = Divide (unsigned)                       |          |               |                                                               |                                                   | , , , , ,                                                     |                                                   |                      |
| Accumulator by register/memory                | 1111011w | mod 1 1 0 r/m |                                                               |                                                   |                                                               |                                                   |                      |
| divisor — byte — word — doubleword            |          |               |                                                               | 14/17<br>22/25<br>38/43                           | 14/17<br>22/25<br>38/43                                       | b, e<br>b, e<br>b, e                              | e, h<br>e, h<br>e, h |



Table E-1. Instruction Set Summary (Sheet 6 of 19)

|                                                     |                                               |                                                                  |                  |                     | Clock                   | Count                                             | No                                                            | tes                                               |
|-----------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------|------------------|---------------------|-------------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                                         |                                               | Format                                                           |                  |                     |                         | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| IDIV = Integer divide (sign                         | ed)                                           |                                                                  |                  |                     |                         |                                                   |                                                               |                                                   |
| Accumulator by register/memory                      | 1111011w                                      | mod 111 r/m                                                      |                  |                     |                         |                                                   |                                                               |                                                   |
| divisor — byte — word — doubleword                  |                                               |                                                                  |                  |                     | 19/22<br>27/30<br>43/48 | 19/22<br>27/30<br>43/48                           | b, e<br>b, e<br>b, e                                          | e, h<br>e, h<br>e, h                              |
| AAD = ASCII adjust for divide                       | 11010101                                      | 00001010                                                         |                  |                     | 19                      | 19                                                |                                                               |                                                   |
| AAM = ASCII adjust for multiply                     | 11010100                                      | 00001010                                                         |                  |                     | 17                      | 17                                                |                                                               |                                                   |
| CBW = Convert byte to word                          | 10011000                                      |                                                                  |                  |                     | 3                       | 3                                                 |                                                               |                                                   |
| CWD = Convert word to double-word                   | 10011001                                      |                                                                  |                  |                     | 2                       | 2                                                 |                                                               |                                                   |
| LOGIC                                               | <u> </u>                                      |                                                                  |                  |                     |                         |                                                   |                                                               |                                                   |
| shift rotate instructions not through carry (ROL, I | ROR, SAL, SAR, S                              | SHL, and SHR)                                                    |                  |                     |                         |                                                   |                                                               |                                                   |
| register/memory by 1                                | 1101000w                                      | mod TTT r/m                                                      | ]                |                     | 3/7**                   | 3/7**                                             | b                                                             | h                                                 |
| register/memory by CL                               | 1101001w                                      | mod TTT r/m                                                      |                  |                     | 3/7*                    | 3/7*                                              | b                                                             | h                                                 |
| register/memory by<br>immediate count               | 1100000w                                      | mod TTT r/m                                                      | immed 8-bit data | 1                   | 3/7*                    | 3/7*                                              | b                                                             | h                                                 |
| through carry (RCL and F                            | RCR)                                          |                                                                  | •                |                     |                         |                                                   |                                                               | ·                                                 |
| register/memory by 1                                | 1101000w                                      | mod TTT r/m                                                      |                  |                     | 9/10*                   | 9/10*                                             | b                                                             | h                                                 |
| register/memory by CL                               | 1101001w                                      | mod TTT r/m                                                      |                  |                     | 9/10*                   | 9/10*                                             | b                                                             | h                                                 |
| register/memory by<br>immediate count               | 1100000w                                      | mod TTT r/m                                                      | immed 8-bit data | l                   | 9/10*                   | 9/10*                                             | b                                                             | h                                                 |
|                                                     | TTT<br>000<br>001<br>010<br>011<br>100<br>101 | Instruction<br>ROL<br>ROR<br>RCL<br>RCR<br>SHI/SAL<br>SHR<br>SAR |                  |                     |                         |                                                   |                                                               |                                                   |
| SHLD = Shift left double                            |                                               |                                                                  |                  |                     |                         |                                                   |                                                               |                                                   |
| register/memory by immediate                        | 00001111                                      | 10100100                                                         | mod reg r/m      | immed<br>8-bit data | 3/7**                   | 3/7**                                             |                                                               |                                                   |
| register/memory by CL                               | 00001111                                      | 10100101                                                         | mod reg r/m      |                     | 3/7**                   | 3/7**                                             |                                                               | }                                                 |



Table E-1. Instruction Set Summary (Sheet 7 of 19)

|                                                   |               |                   |                |                     | Clock | Count | No                                                            | tes                                               |
|---------------------------------------------------|---------------|-------------------|----------------|---------------------|-------|-------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                                       |               | Format            |                |                     |       |       | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| SHRD = Shift right double                         |               |                   |                |                     |       |       |                                                               |                                                   |
| register/memory by immediate                      | 00001111      | 10101100          | mod reg r/m    | immed<br>8-bit data | 3/7** | 3/7** |                                                               |                                                   |
| register/memory by CL                             | 00001111      | 10101101          | mod reg r/m    |                     | 3/7** | 3/7** |                                                               |                                                   |
| AND = And                                         | -             |                   |                | •                   | :     |       | •                                                             |                                                   |
| register to register                              | 001000dw      | mod reg r/m       |                |                     | 2     | 2     |                                                               |                                                   |
| register to memory                                | 0010000w      | mod reg r/m       |                |                     | 7**   | 7**   | b                                                             | h                                                 |
| memory to register                                | 0010001w      | mod reg r/m       |                |                     | 6*    | 6*    | b                                                             | h                                                 |
| immediate to<br>register/memory                   | 1000000w      | mod 1 0 0 r/m     | immediate data |                     | 2/7*  | 2/7*  | b                                                             | h                                                 |
| immediate to accumu-<br>lator (short form)        | 0010010w      | immediate data    |                |                     | 2     | 2     |                                                               |                                                   |
| TEST= And function to flag                        | gs, no result | -                 | _              |                     |       |       |                                                               |                                                   |
| register/memory<br>and register                   | 1000010w      | mod reg r/m       |                |                     | 2/5*  | 2/5*  | b                                                             | h                                                 |
| immediate data and<br>register/memory             | 1111011w      | mod 0 0 0 r/m     | immediate data |                     | 2/5*  | 2/5*  | b                                                             | h                                                 |
| immediate data and<br>accumulator (short<br>form) | 1010100w      | immediate<br>data | •              |                     | 2     | 2     |                                                               |                                                   |
| OR = Or                                           |               |                   |                |                     |       |       |                                                               |                                                   |
| register to register                              | 000010dw      | mod reg r/m       |                |                     | 2     | 2     |                                                               |                                                   |
| register to memory                                | 0000100w      | mod reg r/m       |                |                     | 7**   | 7**   | ь                                                             | h                                                 |
| memory to register                                | 0000101w      | mod reg r/m       |                |                     | 6*    | 6*    | b                                                             | h                                                 |
| immediate to register/memory                      | 1000000w      | mod 0 0 1 r/m     | immediate data |                     | 2/7** | 2/7** | b                                                             | h                                                 |
| immediate to accumu-<br>lator (short form)        | 0000110w      | immediate data    | •              |                     | 2     | 2     |                                                               |                                                   |
| XOR = Exclusive or                                |               | <u>'</u>          |                |                     |       |       |                                                               |                                                   |
| register to register                              | 001100dw      | mod reg r/m       |                |                     | 2     | 2     |                                                               |                                                   |
| register to memory                                | 0011000w      | mod reg r/m       |                |                     | 7**   | 7**   | ь                                                             | . h                                               |
| memory to register                                | 0011001w      | mod reg r/m       |                |                     | 6*    | 6*    | ь                                                             | h                                                 |
| immediate to<br>register/memory                   | 1000000w      | mod 1 1 0 r/m     | immediate data |                     | 2/7** | 2/7** | b                                                             | h                                                 |
| immediate to accumu-<br>lator (short form)        | 0011010w      | immediate data    |                |                     | 2     | 2     |                                                               |                                                   |
| NOT= Invert register/memory                       | 1111011w      | mod 0 1 0 r/m     |                |                     | 2/6** | 2/6** | ь                                                             | h                                                 |

# intel.

Table E-1. Instruction Set Summary (Sheet 8 of 19)

|                                                   |              |          |               | Clock                                                         | Count                                             | Notes                                                         |                                                   |           |
|---------------------------------------------------|--------------|----------|---------------|---------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|-----------|
| Instruction                                       |              | Forn     | nat           | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |           |
| STRING MANIPULATION                               | INSTRUCTIONS |          |               | Cik Count                                                     |                                                   |                                                               |                                                   |           |
| CMPS = Compare byte word                          | 1010011w     |          |               | Virtual<br>8086 Mode                                          | 10*                                               | 10*                                                           | b                                                 | h         |
| INS = input byte/word from DX port                | 0110110w     | ·        |               | †30                                                           | 17                                                | 10*/32**                                                      | b                                                 | s/t, h, m |
| LODS = Load byte/word to AL/AX/EAX                | 1010110w     |          |               |                                                               | 5                                                 | 5*                                                            | b                                                 | h         |
| MOVS = Move byte word                             | 1010010w     |          |               |                                                               | 7                                                 | 7**                                                           | ь                                                 | h         |
| OUTS = Output<br>byte/word to DX port             | 0110111w     |          |               | †31                                                           | 18                                                | 11*/33*                                                       | b                                                 | s/t, h, m |
| SCAS = Scan byte word                             | 1010111w     |          |               |                                                               | 7*                                                | 7*                                                            | b                                                 | h         |
| STOS = Store byte/word from AL/AX/EX              | 1010101w     |          |               |                                                               | 4*                                                | 4*                                                            | b                                                 | h         |
| XLAT = Translate String                           | 11010111     |          |               |                                                               | 5*                                                | 5*                                                            |                                                   | h         |
| REPEATED STRING MAN<br>Repeated by count in CX of |              |          |               |                                                               |                                                   |                                                               |                                                   |           |
| REPE CMPS = Compare s                             | string       |          |               |                                                               |                                                   |                                                               |                                                   |           |
| find non-match                                    | 11110011     | 1010011w |               | Clk Count                                                     | 5 + 9n**                                          | 5 + 9n**                                                      | ь                                                 | h         |
| find match                                        | 11110010     | 1010011w |               | Virtual<br>8086 Mode                                          | 5 + 9n**                                          | 5 + 9n**                                                      | b                                                 | h         |
| REP INS = Input string                            | 11110010     | 0110110w |               | †31+6n                                                        | 17 + 7n*                                          | 11 + 7n*/<br>32+ 6n*                                          | b                                                 | s/t, h, m |
| REP LODS = Load string                            | 11110010     | 1010110w |               | L                                                             | 5 + 6n*                                           | 5 + 6n*                                                       | ь                                                 | h         |
| REP MOVS = Move string                            | 11110010     | 1010010w |               |                                                               | 7 + 4n*                                           | 7 + 4n**                                                      | b                                                 | ħ         |
| REP OUTS = Output string                          | 11110010     | 0110111w |               | †30+8n                                                        | 16 + 8n*                                          | 10 + 8n*/<br>31+ 8n*                                          | b                                                 | s/t, h, m |
| REPE SCAS = Scan<br>string<br>Find non-AL/AX/EAX  | 11110011     | 1010111w |               |                                                               | 5 + 8n*                                           | 5 + 8n*                                                       | b                                                 | h         |
| REPNE SCAS = Scan<br>string<br>Find AL/AX/EAX     | 11110010     | 1010111w |               |                                                               | 5 + 8n*                                           | 5 + 8n*                                                       | b                                                 | h         |
| REP STOS = Store<br>string                        | 11110010     | 1010101w |               |                                                               | 5 + 5n*                                           | 5 + 5n*                                                       | b                                                 | h         |
| BIT MANIPULATION                                  |              |          | •             |                                                               |                                                   |                                                               |                                                   |           |
| BSF = scan bit forward                            | 00001111     | 10111100 | mod reg r/m   |                                                               | 10 + 3n*                                          | 10 + 3n*                                                      | ь                                                 | h         |
| BSR = scan bit reverse                            | 00001111     | 10111101 | mod reg r/m   |                                                               | 10 + 3n*                                          | 10 + 3n*                                                      | b                                                 | h         |
| BT = test bit                                     |              |          |               |                                                               |                                                   |                                                               |                                                   |           |
| register/memory,<br>immediate                     | 00001111     | 10111010 | mod 1 0 0 r/m | immed<br>8-bit data                                           | 3/6*                                              | 3/6*                                                          | ь                                                 | h         |



Table E-1. Instruction Set Summary (Sheet 9 of 19)

|                                                      | T T      |                    | ii Set Suilli |                     | Τ                  |                                                   |                                                               | 4                                                 |
|------------------------------------------------------|----------|--------------------|---------------|---------------------|--------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|
|                                                      |          |                    |               |                     | Clock              | Count                                             | No                                                            | tes                                               |
| Instruction                                          |          | Forn               | Format        |                     |                    | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| register/memory,<br>register                         | 00001111 | 10100011           | mod reg r/m   |                     | 3/12*              | 3/12*                                             | b                                                             | h                                                 |
| BTC = test bit and complet                           | ment     |                    |               | _                   |                    |                                                   |                                                               |                                                   |
| register/memory,<br>immediate                        | 00001111 | 10111010           | mod 1 1 1 r/m | immed<br>8-bit data | 6/8*               | 6/8*                                              | b                                                             | h                                                 |
| register/memory,<br>register                         | 00001111 | 10111011           | mod reg r/m   |                     | 6/13*              | 6/13*                                             | b                                                             | h                                                 |
| BTR = test bit and reset                             |          |                    |               | -                   |                    |                                                   |                                                               |                                                   |
| register/memory,<br>immediate                        | 00001111 | 10111010           | mod 1 1 0 r/m | immed<br>8-bit data | 6/8*               | 6/8*                                              | b                                                             | h                                                 |
| register/memory,<br>register                         | 00001111 | 10110011           | mod reg r/m   |                     | 6/13*              | 6/13*                                             | b                                                             | h                                                 |
| BTS = test bit and set                               |          |                    |               | -                   |                    |                                                   |                                                               |                                                   |
| register/memory,<br>immediate                        | 00001111 | 10111010           | mod 1 0 1r/m  | immed<br>8-bit data | 6/8*               | 6/8*                                              | b                                                             | h                                                 |
| register/memory,<br>register                         | 00001111 | 10101011           | mod reg r/m   |                     | 6/13*              | 6/13*                                             | . b                                                           | h                                                 |
| CONTROL TRANSFER                                     |          |                    |               | -                   |                    |                                                   |                                                               |                                                   |
| CALL = Call                                          |          | Ī                  |               |                     |                    |                                                   |                                                               |                                                   |
| direct within segment                                | 11101000 | full displacement  | :<br>1        | •                   | 7 + m*             | 9 + m*                                            | b                                                             | r                                                 |
| reg/memory indirect<br>within segment                | 11111111 | mod 0 1 0 r/m      |               |                     | 7 + m*/<br>10 + m* | 9 + m*/<br>12 + m*                                | b                                                             | h, r ·                                            |
| direct intersegment                                  | 10011010 | unsigned full offs | et, selector  |                     | 17 + m*            | 42 + m*                                           | b                                                             | j, k, r                                           |
| Protected mode only (dire                            |          |                    |               |                     |                    |                                                   |                                                               |                                                   |
| Via call gate to same pr                             | -        |                    |               |                     |                    | 64 + m                                            |                                                               | h, j, k, r                                        |
| Via call gate to different                           |          | •                  |               |                     |                    | 98 + m                                            |                                                               | h, j, k, r                                        |
| Via call gate to different                           |          | parameters)        |               |                     |                    | 106+8x+<br>m                                      |                                                               | h, j, k, r                                        |
| From 286 task to 286 T                               |          |                    |               |                     |                    | 285                                               |                                                               | h, j, k, r                                        |
| From 286 task to Intel38                             |          |                    |               |                     |                    | 310                                               |                                                               | h, j, k, r                                        |
| From 286 task to virtual                             |          | 6 SX CPU TSS)      |               |                     |                    | 229                                               |                                                               | h, j, <b>k</b> , r                                |
| From Intel386 SX CPU                                 |          |                    |               |                     |                    | 285                                               |                                                               | h, j, k, r                                        |
| From Intel386 SX CPU                                 |          |                    | (ODLITOR      |                     |                    | 392                                               |                                                               | h, j, k, r                                        |
| From Intel386 SX CPU                                 |          |                    | (CPU TSS)     |                     |                    | 309                                               |                                                               | h, j, k, r                                        |
| indirect intersegment                                | 11111111 | mod 0 1 1 r/m      |               |                     | 30 + m             | 46 + m                                            | b                                                             | h, j, k, r                                        |
| Protected mode only (indi  Via call gate to same pri |          |                    |               |                     |                    | 68 + m                                            |                                                               | h, j, k, r                                        |



Table E-1. Instruction Set Summary (Sheet 10 of 19)

|                                    |                        |                                | • | Clock           | Count            | No                                                            | tes                                               |
|------------------------------------|------------------------|--------------------------------|---|-----------------|------------------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                        |                        | Format                         |   |                 |                  | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| Via call gate to different         | t privilege level (no  | parameters)                    |   |                 | 102 + m          |                                                               | h, j, k, r                                        |
| Via call gate to different         | t privilege level (x p | arameters)                     |   |                 | 110+8x+<br>m     |                                                               | h, j, k, r                                        |
| From 286 task to 286 T             | ss                     |                                |   |                 |                  |                                                               | h, j, k, r                                        |
| From 286 task to Intel3            | 86 SX CPU TSS          |                                |   |                 |                  |                                                               | h, j, <b>k</b> , r                                |
| From 286 task to virtua            | i 8086 task (Intel38   | 6 SX CPU TSS)                  |   |                 |                  |                                                               | h, j, k, r                                        |
| From Intel386 SX CPU               | task to 286 TSS        |                                |   |                 |                  |                                                               | h, j, k, r                                        |
| From Intel386 SX CPU               | task to Intel386 SX    | CCPUTSS                        | Ì |                 | 399              |                                                               | h, j, k, r                                        |
| From Intel386 SX CPU               | task to Virtual 808    | 6 task (Intel386 SX CPU TSS)   |   |                 |                  |                                                               | h, j, k, r                                        |
| JMP = Unconditional jump           |                        |                                |   |                 |                  |                                                               |                                                   |
| short                              | 11101011               | 8-bit displacement             |   | 7 + m           | 7 + m            |                                                               | r                                                 |
| direct within segment              | 11101001               | full displacement              | 1 | 7 + m           | 7+m              |                                                               | r                                                 |
| reg/memory indirect within segment | 11111111               | mod 1 0 0 r/m                  |   | ) + m/<br>4 + m | 9 + m/<br>14 + m | b                                                             | h, r                                              |
| direct intersegment                | 11101010               | unsigned full offset, selector | 1 | 6 + m           | 31 + m           |                                                               | j, k, r                                           |
| Protected mode only (dire          | ect intersegment)      |                                |   |                 |                  |                                                               |                                                   |
| Via call gate to same pr           | ivilege level          |                                |   |                 | 53 + m           |                                                               | h, j, k, r                                        |
| From 286 task to 286 T             | SS                     |                                |   |                 |                  |                                                               | h, j, k, r                                        |
| From 286 task to Intel3            | 86 SX CPU TSS          |                                |   |                 |                  |                                                               | h, j, k, r                                        |
| From 286 task to virtual           | l 8086 task (Intel38   | 6 SX CPU TSS)                  |   |                 |                  |                                                               | h, j, k, r                                        |
| From Intel386 SX CPU               | task to 286 TSS        |                                |   |                 |                  |                                                               | h, j, k, r                                        |
| From Intel386 SX CPU               | task to Intel386 S     | CPU TSS                        |   |                 |                  |                                                               | h, j, k, r                                        |
| From Intel386 SX CPU               | task to Virtual 808    | 3 task (Intel386 SX CPU TSS)   |   |                 | 395              |                                                               | h, j, k, r                                        |
| indirect intersegment              | 11111111               | mod 1 0 1 r/m                  | 1 | 7 + m           | 31 + m           | b                                                             | h, j, k, r                                        |
| Protected mode only (ind           | irect intersegment)    |                                |   |                 |                  |                                                               |                                                   |
| Via call gate to same pr           | rivilege level         |                                |   |                 | 49 + m           |                                                               | h, j, k, r                                        |
| From 286 task to 286 T             | SS                     |                                |   |                 |                  |                                                               | h, j, k, r                                        |
| From 286 task to Intel3            | 86 SX CPU TSS          |                                |   |                 |                  |                                                               | h, j, k, r                                        |
| From 286 task to virtual           | l 8086 task (Intel38   | 6 SX CPU TSS)                  |   |                 |                  |                                                               | h, j, k, r                                        |
| From Intel386 SX CPU               | task to 286 TSS        |                                |   |                 |                  |                                                               | h, j, k, r                                        |
| From Intel386 SX CPU               | task to Intel386 SX    | CPUTSS                         |   |                 | 328              |                                                               | h, j, k, r                                        |
| From Intel386 SX CPU               | task to Virtual 808    | 3 task (Intel386 SX CPU TSS)   |   |                 |                  |                                                               | h, j, k, r                                        |
| RET = Return from CALL             |                        |                                |   |                 |                  |                                                               |                                                   |
| within segment                     | 11000011               |                                |   |                 | 12 + m           | ь                                                             | g, h, r                                           |



Table E-1. Instruction Set Summary (Sheet 11 of 19)

|                                                  |                   |                                   |                                                               | Count                                             | No                                                            | tes                                               |
|--------------------------------------------------|-------------------|-----------------------------------|---------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                                      |                   | Format                            | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| within segment adding immed to SP                | 11000010          | 16-bit displacement               |                                                               | 12 + m                                            | b                                                             | g, h, r                                           |
| intersegment                                     | 11001011          |                                   |                                                               | 36 + m                                            | b                                                             | g, h, j, k,<br>r                                  |
| intersegment adding immed to SP                  | 11001010          | 16-bit displacement               | ;                                                             | 36 + m                                            | b                                                             | g, h, j, k,<br>r                                  |
| Protected mode only (RE                          | T):               |                                   |                                                               |                                                   |                                                               |                                                   |
| to different privilege lev                       | el                |                                   |                                                               |                                                   |                                                               |                                                   |
| Intersegment                                     |                   |                                   |                                                               | 72                                                | į                                                             | h, j, k, r                                        |
| Intersegment adding                              | immed to SP       |                                   | :                                                             | 72                                                |                                                               | h, j, k, r                                        |
| CONDITIONAL JUMPS<br>(times are jump "Taken or i | not Taken")       |                                   |                                                               |                                                   |                                                               |                                                   |
| JO = jump on overflow                            |                   | •                                 |                                                               |                                                   |                                                               |                                                   |
| 8-bit displacement                               | 01110000          | 8-bit displacement                | 7 + m<br>or 3                                                 | 7 + m<br>or 3                                     |                                                               | r                                                 |
| Full displacement                                | 00001111          | 1 0 0 0 0 0 0 0 Full displacement | 7 + m<br>or 3                                                 | 7 + m<br>or 3                                     |                                                               | r                                                 |
| JNO = Jump on not overflo                        | w                 |                                   |                                                               |                                                   |                                                               |                                                   |
| 8-bit displacement                               | 01110001          | 8-bit displacement                | 7 + m<br>or 3                                                 | 7 + m<br>or 3                                     |                                                               | r                                                 |
| Full displacement                                | 00001111          | 1 0 0 0 0 0 0 1 Full displacement | 7 + m<br>or 3                                                 | 7 + m<br>or 3                                     |                                                               | r ·                                               |
| JB/JNAE = jump on below                          | not above or equa | N .                               |                                                               |                                                   |                                                               |                                                   |
| 8-bit displacement                               | 01110010          | 8-bit displacement                | 7 + m<br>or 3                                                 | 7 + m<br>or 3                                     |                                                               | r                                                 |
| Full displacement                                | 00001111          | 1 0 0 0 0 0 1 0 Full displacement | 7 + m<br>or 3                                                 | 7 + m<br>or 3                                     |                                                               | г                                                 |
| JNB/JAE = jump on not be                         | low/above or equa |                                   |                                                               |                                                   |                                                               |                                                   |
| 8-bit displacement                               | 01110011          | 8-bit displacement                | 7 + m<br>or 3                                                 | 7 + m<br>or 3                                     |                                                               | r                                                 |
| Full displacement                                | 00001111          | 1 0 0 0 0 0 1 1 Full displacement | 7 + m<br>or 3                                                 | 7 + m<br>or 3                                     |                                                               | r                                                 |
| JE/JZ= jump on equal/zero                        | )                 |                                   |                                                               |                                                   |                                                               |                                                   |
| 8-bit displacement                               | 01110100          | 8-bit displacement                | 7 + m<br>or 3                                                 | 7 + m<br>or 3                                     |                                                               | r                                                 |
| Full displacement                                | 00001111          | 10000100 Full displacement        | 7 + m<br>or 3                                                 | 7 + m<br>or 3                                     |                                                               | r                                                 |
| JNE/JNZ = jump on not eq                         | ual/not zero      |                                   |                                                               |                                                   |                                                               |                                                   |
| 8-bit displacement                               | 01110101          | 8-bit displacement                | 7 + m<br>or 3                                                 | 7 + m<br>or 3                                     |                                                               | r                                                 |



# INSTRUCTION SET SUMMARY

Table E-1. Instruction Set Summary (Sheet 12 of 19)

|                                    |                     |                   |                   | Clock         | Count                                             | No                                                            | tes                                               |
|------------------------------------|---------------------|-------------------|-------------------|---------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                        |                     | Format            |                   |               | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| Full displacement                  | 00001111            | 10000101          | Full displacement | 7 + m<br>or 3 | 7 + m<br>or 3                                     |                                                               | r                                                 |
| JBE/JNA = jump on below            | or equal/not abov   | e                 |                   |               |                                                   |                                                               |                                                   |
| 8-bit displacement                 | 01110110            | 8-bit displaceme  | nt                | 7 + m<br>or 3 | 7 + m<br>or 3                                     |                                                               | r                                                 |
| Full displacement                  | 00001111            | 10000110          | Full displacement | 7 + m<br>or 3 | 7 + m<br>or 3                                     |                                                               | t                                                 |
| JNBE/JA = jump on not be           | elow or equal/abov  | 8                 | ,                 |               |                                                   |                                                               |                                                   |
| 8-bit displacement                 | 01110111            | 8-bit displaceme  | nt                | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | г                                                 |
| Full displacement                  | 00001111            | 10000111          | Full displacement | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | r                                                 |
| JS = jump on sign                  | <b></b>             | ì                 | •                 |               |                                                   |                                                               |                                                   |
| 8-bit displacement                 | 01111000            | 8-bit displaceme  | nt                | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | r                                                 |
| Full displacement                  | 00001111            | 10001000          | Full displacement | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | r                                                 |
| JNS = jump on not sign             |                     | •                 |                   |               | :                                                 |                                                               |                                                   |
| 8-bit displacement                 | 01111001            | 8-bit displaceme  | nt                | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | r                                                 |
| Full displacement                  | 00001111            | 10001001          | Full displacement | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | r                                                 |
| JP/JPE = jump on parity/pa         | arity even          | •                 |                   |               |                                                   |                                                               |                                                   |
| 8-bit displacement                 | 01111010            | 8-bit displaceme  | nt                | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | г                                                 |
| Full displacement                  | 00001111            | 10001010          | Full displacement | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | r                                                 |
| JNP/JPO = jump on not pa           | rity/parity odd     | 1                 |                   |               |                                                   |                                                               |                                                   |
| 8-bit displacement                 | 01111011            | 8-bit displaceme  | nt .              | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | r                                                 |
| Full displacement                  | 00001111            | 10001011          | Full displacement | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | r                                                 |
| JL/JNGE = jump on less/no<br>equal | ot greater or       |                   |                   |               |                                                   |                                                               |                                                   |
| 8-bit displacement                 | 01111100            | 8-bit displacemer | nt                | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | r                                                 |
| Full displacement                  | 00001111            | 10001100          | Full displacement | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | r                                                 |
| JNL/JGE = jump on not les          | ss/greater or equal |                   |                   |               |                                                   |                                                               |                                                   |
| 8-bit displacement                 | 01111101            | 8-bit displacemen | nt                | 7 + m or<br>3 | 7 + m or<br>3                                     |                                                               | r                                                 |



Table E-1. Instruction Set Summary (Sheet 13 of 19)

|                                       |                     |                   |                   | Clock         | Count         | No                                                            | tes                                               |
|---------------------------------------|---------------------|-------------------|-------------------|---------------|---------------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                           |                     | Format            |                   |               |               | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| Full displacement                     | 00001111            | 10001101          | Full displacement | 7 + m or<br>3 | 7 + m or<br>3 |                                                               | r                                                 |
| JLE/JNG = jump on less of             | r equal/not greater |                   |                   |               |               |                                                               |                                                   |
| 8-bit displacement                    | 01111110            | 8-bit displaceme  | nt                | 7 + m or<br>3 | 7 + m or<br>3 |                                                               | r                                                 |
| Full displacement                     | 00001111            | 10001110          | Full displacement | 7 + m or<br>3 | 7 + m or<br>3 |                                                               | r                                                 |
| JNLE/JG = jump on not les             | ss or equal/greater |                   | •                 | ,             |               |                                                               |                                                   |
| 8-bit displacement                    | 01111111            | 8-bit displacemen | nt                | 7 + m or<br>3 | 7 + m or<br>3 |                                                               | r                                                 |
| Full displacement                     | 00001111            | 10001111          | Full displacement | 7 + m or<br>3 | 7 + m or<br>3 |                                                               | r                                                 |
| JCXZ = jump on CX zero                | 11100011            | 8-bit displacemen | nt                | 9 + m or<br>5 | 9 + m or<br>5 |                                                               | r                                                 |
| JECXZ = jump on ECX<br>zero           | 11100011            | 8-bit displacemen | nt                | 9 + m or<br>5 | 9 + m or<br>5 |                                                               | r                                                 |
| (Address size prefix differe          | ntiates JCXZ from   | JECXZ)            |                   |               |               |                                                               |                                                   |
| LOOP = loop CX times                  | 11100010            | 8-bit displacemen | nt                | 11 + m        | 11 + m        |                                                               | r                                                 |
| LOOPZ/LOOPE = loop<br>with zero/equal | 11100001            | 8-bit displacemen | nt                | 11 + m        | 11 + m        |                                                               | r                                                 |
| LOOPNZ/LOOPNE = loop while not zero   | 11100000            | 8-bit displacemer | nt .              | 11 + m        | 11 + m        |                                                               | r .                                               |
| CONDITIONAL BYTE SET                  |                     |                   |                   |               |               |                                                               |                                                   |
| (Note: Times are register/            | memory)             |                   |                   |               |               |                                                               |                                                   |
| SETO = set byte on overflo            | w .                 |                   |                   |               |               |                                                               |                                                   |
| to register/memory                    | 00001111            | 10010000          | mod 0 0 0 r/m     | 4/5*          | 4/5*          |                                                               | h                                                 |
| SETNO = set byte on not o             |                     |                   |                   |               |               |                                                               |                                                   |
| to register/memory                    | 00001111            | 10010001          | mod 0 0 0 r/m     | 4/5*          | 4/5*          |                                                               | h                                                 |
| SETB/SETNAE = set byte                |                     |                   | <del></del>       |               |               |                                                               |                                                   |
| to register/memory                    | 00001111            | 10010010          | mod 0 0 0 r/m     | 4/5*          | 4/5*          |                                                               | h                                                 |
| SETNB = set byte on below             | <del></del>         |                   | <del></del>       |               |               |                                                               |                                                   |
| to register/memory                    | 00001111            | 10010011          | mod 0 0 0 r/m     | 4/5*          | 4/5*          |                                                               | h                                                 |
| SETE/SETZ = set byte on               |                     | 40045155          |                   |               |               |                                                               |                                                   |
| to register/memory                    | 00001111            | 10010100          | mod 0 0 0 r/m     | 4/5*          | 4/5*          |                                                               | h                                                 |
| SETNE/SETNZ = set byte                |                     |                   |                   |               |               |                                                               |                                                   |
| to register/memory                    | 00001111            | 10010101          | mod 0 0 0 r/m     | 4/5*          | 4/5*          |                                                               | h                                                 |

# int<sub>e</sub>l.

## INSTRUCTION SET SUMMARY

Table E-1. Instruction Set Summary (Sheet 14 of 19)

|                                         |                      |                  |                  |   | Clock                      | Count                      | No                                                            | tes                                               |
|-----------------------------------------|----------------------|------------------|------------------|---|----------------------------|----------------------------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                             |                      | Format           |                  |   |                            |                            | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| SETBE/SETNA = set byte                  | on below or equal    | not above        |                  |   |                            |                            |                                                               |                                                   |
| to register/memory                      | 00001111             | 10010110         | mod 0 0 0 r/m    |   | 4/5*                       | 4/5*                       |                                                               | h                                                 |
| SETNBE/SETA = set byte                  | on not below or eq   | ual/above        |                  | ' |                            |                            |                                                               |                                                   |
| to register/memory                      | 00001111             | 10010111         | mod 0 0 0 r/m    |   | 4/5*                       | 4/5*                       |                                                               | h                                                 |
| SETS = set byte on sign                 |                      |                  |                  |   |                            |                            |                                                               |                                                   |
| to register/memory                      | 00001111             | 10011000         | mod 0 0 0 r/m    |   | 4/5*                       | 4/5*                       |                                                               | h                                                 |
| SETNS = set byte on not s               | sign                 |                  |                  |   |                            |                            |                                                               |                                                   |
| to register/memory                      | 00001111             | 10011001         | mod 0 0 0 r/m    |   | 4/5*                       | 4/5*                       |                                                               | h                                                 |
| SETP/SETPE = set byte o even            | n parity/parity      |                  |                  |   |                            |                            |                                                               |                                                   |
| to register/memory                      | 00001111             | 10011010         | mod 0 0 0 r/m    |   | 4/5*                       | 4/5*                       |                                                               | h                                                 |
| SETNP/SETPO = set byte                  | on not parity/parity | odd              |                  |   |                            |                            |                                                               |                                                   |
| to register/memory                      | 00001111             | 10011011         | mod 0 0 0 r/m    |   | 4/5*                       | 4/5*                       |                                                               | h                                                 |
| SETL/SETNGE = set byte                  | on less/not greater  | or equal         |                  |   |                            |                            |                                                               |                                                   |
| to register/memory                      | 00001111             | 10011100         | mod 0 0 0 r/m    |   | 4/5*                       | 4/5*                       |                                                               | h                                                 |
| SETNL/SETGE = set byte                  | on not less/greater  | or equal         |                  |   |                            |                            |                                                               |                                                   |
| to register/memory                      | 00001111             | 01111101         | mod 0 0 0 r/m    |   | 4/5*                       | 4/5*                       |                                                               | h                                                 |
| SETLE/SETNG = set byte                  | on less or equal/no  | ot greater       |                  |   |                            |                            |                                                               |                                                   |
| to register/memory                      | 00001111             | 10011110         | mod 0 0 0 r/m    |   | 4/5*                       | 4/5*                       |                                                               | h                                                 |
| SETNLE/SETG = set byte                  | on not less or equa  | al/greater       |                  |   |                            |                            |                                                               |                                                   |
| to register/memory                      | 00001111             | 10011111         | mod 0 0 0 r/m    |   | 4/5*                       | 4/5*                       |                                                               | h                                                 |
| ENTER = enter proce-<br>dure            | 11001000             | 16-bit displacem | ent, 8-bit level |   |                            |                            |                                                               |                                                   |
| L = 0<br>L = 1<br>L > 1                 |                      |                  |                  |   | 10<br>14<br>17+8(n -<br>1) | 10<br>14<br>17+8(n -<br>1) | b<br>b                                                        | h<br>h                                            |
| LEAVE = leave procedure                 | 11001001             |                  |                  |   | 4                          | 4                          | b                                                             | h                                                 |
| INTERRUPT INSTRUCTION                   | ONS                  |                  |                  |   |                            |                            |                                                               |                                                   |
| INT = Interrupt:                        |                      |                  |                  |   |                            |                            |                                                               |                                                   |
| Type specified                          | 11001101             | type             |                  |   | 37                         |                            | b                                                             |                                                   |
| Туре 3                                  | 11001100             |                  | -                |   | 33                         |                            | b                                                             |                                                   |
| INTO = Interrupt 4 if overflow flag set | 11001110             |                  |                  |   |                            |                            |                                                               |                                                   |
| If OF = 1                               |                      |                  |                  |   | 35                         |                            | b, e                                                          |                                                   |
| If OF = 0                               |                      |                  |                  |   | 3                          | . 3                        | b, e                                                          |                                                   |



Table E-1. Instruction Set Summary (Sheet 15 of 19)

|                                                          |                       |                       |            | Clock                                                         | Count                                             | No                                                            | tes                                               |
|----------------------------------------------------------|-----------------------|-----------------------|------------|---------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                                              | Format                |                       |            | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| BOUND = Interrupt 5 if<br>Detect value out of range      | 01100010              | mod reg r/m           |            |                                                               |                                                   |                                                               |                                                   |
| if out of range                                          | <u> </u>              |                       |            | 44                                                            |                                                   | b, e                                                          | e, g, h, j,<br>k, r                               |
| If in range                                              |                       |                       |            | 10                                                            | 10                                                | b, e                                                          | e, g, h, j,<br>k, r                               |
| Protected Mode Only (INT)<br>INT: Type Specified         | ı                     |                       |            |                                                               |                                                   |                                                               | .,,                                               |
| Via interrupt or Trap Gate<br>To same privilege level    |                       |                       |            |                                                               | 71                                                |                                                               | g, j, k, r                                        |
| Via Interrupt or Trap Gate<br>To different privilege lev |                       |                       |            |                                                               | . 111                                             |                                                               | g, j, k, r                                        |
| From 286 task to 286 TS                                  | S via Task Gate       |                       |            |                                                               | 438                                               |                                                               | g, j, k, r                                        |
| From 286 task to Intel 386                               | 6 SX CPU TSS via      | Task Gate             |            |                                                               | 465                                               |                                                               | g, j, k, r                                        |
| From 286 task to virtual 8                               | 086 mode via Task     | Gate                  |            |                                                               | 382                                               |                                                               | g, j, k, r                                        |
| From Intel386 SX CPU ta                                  | sk to 286 TSS via     | Task Gate             |            |                                                               | 440                                               |                                                               | g, j, k, r                                        |
| From Intel386 SX CPU ta                                  | sk to intel 386 SX    | CPU TSS via task      | gate       |                                                               | 467                                               |                                                               | g, j, k, r                                        |
| From Intel386 SX CPU ta                                  | sk to virtual 8086 r  | node via Task Gat     | •          |                                                               | 384                                               |                                                               | g, j, k, r                                        |
| From virtual 8086 mode to                                | o 286 TSS via Tasl    | k Gate                |            |                                                               | 445                                               |                                                               | g, j, k, r                                        |
| From virtual 8086 mode to                                | o intel 386 SX CPI    | J TSS via task gat    | ÷          |                                                               | 472                                               |                                                               | g, j, k, r                                        |
| From virtual 8086 mode to                                | o privilege level 0 v | via trap gate or inte | rrupt gate |                                                               | 275                                               |                                                               | g, j, k, r                                        |
| INT: TYPE 3                                              |                       |                       |            |                                                               |                                                   |                                                               |                                                   |
| Via interrupt or Trap Gate<br>To same privilege level    |                       |                       |            |                                                               | 71                                                |                                                               | g, j, k, r                                        |
| Via Interrupt or Trap Gate<br>To different privilege lev |                       |                       |            |                                                               | 111                                               |                                                               | g, j, k, r                                        |
| From 286 task to 286 TS                                  | 6 via Task Gate       |                       |            |                                                               | 382                                               |                                                               | g, j, k, r                                        |
| From 286 task to Intel 386                               | SX CPU TSS via        | Task Gate             |            |                                                               | 409                                               |                                                               | g, j, k, r                                        |
| From 286 task to virtual 8                               | 086 mode via Task     | Gate                  |            |                                                               | 326                                               |                                                               | g, j, k, r                                        |
| From Intel386 SX CPU ta                                  | sk to 286 TSS via     | Task Gate             |            |                                                               | 384                                               |                                                               | g, j, k, r                                        |
| From Intel386 SX CPU ta                                  | sk to Intel 386 SX    | CPU TSS via task      | gate       |                                                               | 411                                               |                                                               | g, j, k, r                                        |
| From Intel386 SX CPU ta                                  | sk to virtual 8086 r  | node via Task Gat     | •          |                                                               | 328                                               |                                                               | g, j, k, r                                        |
| From virtual 8086 mode to                                | o 286 TSS via Task    | Gate                  |            |                                                               | 389                                               |                                                               | g, j, k, r                                        |
| From virtual 8086 mode to                                | o Intel 386 SX CPL    | J TSS via task gat    | •          |                                                               | 416                                               |                                                               | g, j, k, r                                        |
| From virtual 8086 mode to                                | o privilege level 0 v | ia trap gate or inte  | rrupt gate |                                                               | 223                                               |                                                               |                                                   |



Table E-1. Instruction Set Summary (Sheet 16 of 19)

| ·                                                            |                                                     | Clock                                                         | Count                                             | No                                                            | tes                                               |  |
|--------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|--|
| Instruction                                                  | Format                                              | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |  |
| INTO:                                                        |                                                     |                                                               |                                                   |                                                               |                                                   |  |
| Via interrupt or Trap Gate<br>To same privilege level        |                                                     |                                                               | 71                                                |                                                               | g, j, k, r                                        |  |
| Via Interrupt or Trap Gate<br>To different privilege lev     |                                                     |                                                               | 111                                               |                                                               | g, j, k, r                                        |  |
| From 286 task to 286 TS                                      | S via Task Gate                                     |                                                               | 384                                               |                                                               | g, j, k, r                                        |  |
| From 286 task to Intel 386                                   | 3 SX CPU TSS via Task Gate                          |                                                               | 411                                               |                                                               | g, j, k, r                                        |  |
| From 286 task to virtual 8                                   | 086 mode via Task Gate                              |                                                               | 328                                               |                                                               | g, j, k, r                                        |  |
| From Intel386 SX CPU ta                                      | sk to 286 TSS via Task Gate                         |                                                               | Intel386<br>DX                                    |                                                               | g, j, k, r                                        |  |
| From Intel386 SX CPU ta                                      | sk to Intel 386 SX CPU TSS via task gate            |                                                               | 413                                               |                                                               | g, j, k, r                                        |  |
| From Intel386 SX CPU ta                                      | sk to virtual 8086 mode via Task Gate               |                                                               | 329                                               |                                                               | g, j, k, r                                        |  |
| From virtual 8086 mode to                                    | o 286 TSS via Task Gate                             |                                                               | 391                                               |                                                               | g, j, k, r                                        |  |
| From virtual 8086 mode to                                    | o Intel 386 SX CPU TSS via task gate                | ļ                                                             | 418                                               |                                                               | g, j, k, r                                        |  |
| From virtual 8086 mode to                                    | o privilege level 0 via trap gate or interrupt gate |                                                               | 223                                               |                                                               |                                                   |  |
| BOUND:                                                       |                                                     |                                                               |                                                   |                                                               |                                                   |  |
| Via interrupt or Trap Gate<br>To same privilege level        |                                                     |                                                               | 71                                                |                                                               | g, j, k, r                                        |  |
| Via Interrupt or Trap Gate<br>To different privilege lev     |                                                     |                                                               | 111                                               |                                                               | g, j, k, r                                        |  |
| From 286 task to 286 TSS                                     | S via Task Gate                                     |                                                               | 358                                               |                                                               | g, j, k, r                                        |  |
| From 286 task to Intel 386                                   | S SX CPU TSS via Task Gate                          |                                                               | 388                                               |                                                               | g, j, k, r                                        |  |
| From 286 task to virtual 8                                   | 086 mode via Task Gate                              |                                                               | 335                                               |                                                               | g, j, k, r                                        |  |
| From Intel386 SX CPU ta                                      | sk to 286 TSS via Task Gate                         |                                                               | 368                                               |                                                               | g, j, k, r                                        |  |
| From Intel386 SX CPU ta                                      | sk to Intel 386 SX CPU TSS via task gate            |                                                               | 398                                               |                                                               | g, j, k, r                                        |  |
| From Intel386 SX CPU ta                                      | sk to virtual 8086 mode via Task Gate               |                                                               | 347                                               |                                                               | g, j, k, r                                        |  |
| From virtual 8086 mode to                                    | 286 TSS via Task Gate                               |                                                               | 368                                               |                                                               | g, j, k, r                                        |  |
| From virtual 8086 mode to Intel 386 SX CPU TSS via task gate |                                                     |                                                               | 398                                               |                                                               | g,j,k,r                                           |  |
| From virtual 8086 mode to                                    |                                                     | 223                                                           |                                                   |                                                               |                                                   |  |
| INTERRUPT RETURN                                             |                                                     |                                                               |                                                   |                                                               |                                                   |  |
| IRET = Interrupt return                                      | 24                                                  |                                                               |                                                   | g, h, j, k,<br>r                                              |                                                   |  |
| Protected Mode Only (IRET)                                   |                                                     |                                                               |                                                   |                                                               |                                                   |  |
| To same privilege level (w                                   | ithin task)                                         |                                                               | 42                                                |                                                               | g, h, j, k,                                       |  |



Table E-1. Instruction Set Summary (Sheet 17 of 19)

|                                                              |                                                 |                                 | <del></del>   | *************************************** | Clock                                                         | Count                                             | No                                                            | otes                                              |  |
|--------------------------------------------------------------|-------------------------------------------------|---------------------------------|---------------|-----------------------------------------|---------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|--|
| Instruction                                                  |                                                 | Format                          |               |                                         | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |  |
| To different privilege leve                                  | l (within task)                                 |                                 |               |                                         |                                                               | 86                                                |                                                               | g, h, j, k,                                       |  |
| From 286 task to 286 TS                                      | s                                               |                                 |               |                                         |                                                               | 285                                               |                                                               | g, h, j, k,                                       |  |
| From 286 task to intel386                                    | S SX CPU TSS                                    |                                 |               |                                         |                                                               | 318                                               |                                                               | g, h, j, k,                                       |  |
| From 286 task to virtual 8                                   | 3086 task                                       |                                 |               |                                         |                                                               | 267                                               |                                                               | g, h, j, k,                                       |  |
| From 286 task to virtual 8                                   | 3086 mode (within                               | task)                           |               |                                         |                                                               | 113                                               |                                                               | '                                                 |  |
| From Intel386 SX CPU ta                                      | ask to 286 TSS                                  |                                 |               |                                         |                                                               | 324                                               |                                                               | g, h, j, k,                                       |  |
| From Intel386 SX CPU ta                                      | rom Intel386 SX CPU task to Intel386 SX CPU TSS |                                 |               |                                         |                                                               | 328                                               |                                                               | g, h, j, k,                                       |  |
| From Intel386 SX CPU ta                                      | From Intel386 SX CPU task to virtual 8086 task  |                                 |               |                                         |                                                               | 377                                               |                                                               | g, h, j, k,                                       |  |
| From Intel386 SX CPU task to virtual 8086 mode (within task) |                                                 |                                 |               | 113                                     |                                                               | •                                                 |                                                               |                                                   |  |
| PROCESSOR CONTROL                                            | INSTRUCTIONS                                    |                                 |               |                                         |                                                               |                                                   |                                                               |                                                   |  |
| HLT = Hait                                                   | 11110100                                        |                                 |               |                                         | 7                                                             | 7                                                 |                                                               | 1                                                 |  |
| MOV = Move to and from o                                     | control/debug/test                              | registers                       |               |                                         |                                                               |                                                   |                                                               |                                                   |  |
| CR0/CR2/CR3 from register                                    | 00001111                                        | 00100010                        | 11eeereg      |                                         | 10/4/5                                                        | 10/4/5                                            |                                                               | ł                                                 |  |
| register from CR0-3                                          | 00001111                                        | 00100000                        | 11eeereg      |                                         | 6                                                             | 6                                                 |                                                               | 1                                                 |  |
| DR0-3 from register                                          | 00001111                                        | 00100011                        | 11eeereg      |                                         | 22                                                            | 22                                                |                                                               | 1                                                 |  |
| DR6-7 from register                                          | 00001111                                        | 00100011                        | 11eeereg      |                                         | 16                                                            | 16                                                |                                                               | i                                                 |  |
| register from DR6-7                                          | 00001111                                        | 00100001                        | 1 1 e e e reg |                                         | 14                                                            | 14                                                |                                                               | 1                                                 |  |
| register from DR0-3                                          | 00001111                                        | 00100001                        | 11eeereg      |                                         | 22                                                            | 22                                                |                                                               | +                                                 |  |
| TR6-7 from register                                          | 00001111                                        | 00100110                        | 11eeereg      |                                         | 12                                                            | 12                                                |                                                               | 1                                                 |  |
| register from TR6-7                                          | 00001111                                        | 00100100                        | 11eeereg      |                                         | 12                                                            | 12                                                |                                                               | 1                                                 |  |
| NOP = No operation                                           | 10010000                                        |                                 |               |                                         | 3                                                             | 3                                                 |                                                               |                                                   |  |
| WAIT = Wait until BUSY#<br>pin is negated                    | 10011011                                        |                                 |               |                                         | 6                                                             | 6                                                 |                                                               |                                                   |  |
| PROCESSOR EXTENSION                                          | N INSTRUCTIONS                                  | 3                               |               |                                         |                                                               |                                                   |                                                               |                                                   |  |
| Processor Extension<br>Escape                                | 11011TTT                                        | mod L L L r/m                   |               |                                         | See<br>Intel387                                               |                                                   |                                                               | h                                                 |  |
|                                                              |                                                 | its are opcode<br>r coprocessor |               |                                         | SX<br>datashe<br>et for<br>clock<br>counts                    |                                                   |                                                               |                                                   |  |



Table E-1. Instruction Set Summary (Sheet 18 of 19)

|                                            |                                        |                                                               | Count                                             | Notes                                                         |                                                   |
|--------------------------------------------|----------------------------------------|---------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                                | Format                                 | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| PREFIX BYTES                               |                                        |                                                               |                                                   |                                                               |                                                   |
| Address size prefix                        | 01100111                               | 0                                                             | 0                                                 |                                                               |                                                   |
| LOCK = Bus lock prefix                     | 11110000                               | 0                                                             | 0                                                 |                                                               | m                                                 |
| Operand size prefix                        | 01100110                               | 0                                                             | 0                                                 |                                                               |                                                   |
| Segment override prefix                    | —————————————————————————————————————— |                                                               |                                                   |                                                               |                                                   |
| CS:                                        | 00101110                               | 0                                                             | 0                                                 |                                                               |                                                   |
| DS:                                        | 00111110                               | 0                                                             | 0                                                 |                                                               |                                                   |
| ES:                                        | 00100110                               | 0                                                             | 0                                                 |                                                               |                                                   |
| FS:                                        | 01100100                               | 0                                                             | 0                                                 |                                                               |                                                   |
| GS:                                        | 01100101                               | 0                                                             | 0                                                 |                                                               |                                                   |
| SS:                                        | 00110110                               | 0                                                             | 0                                                 |                                                               |                                                   |
| PROTECTION CONTROL                         |                                        |                                                               |                                                   |                                                               |                                                   |
| ARPL = adjust requested privilege level    |                                        |                                                               |                                                   |                                                               |                                                   |
| from register/memory                       | 01100011 mod reg r/m                   | N/A                                                           | 20/21**                                           | а                                                             | h                                                 |
| LAR = load access rights                   |                                        |                                                               |                                                   |                                                               |                                                   |
| from register/memory                       | 00001111 0000010 mod reg r/m           | N/A                                                           | 15/16*                                            | а                                                             | g, h, j, p                                        |
| LGDT = load global descri                  | ptor                                   |                                                               |                                                   |                                                               |                                                   |
| table register                             | 00001111 00000001 mod 010 r/m          | 11*                                                           | 11*                                               | b, c                                                          | h, I ·                                            |
| LIDT = load interrupt description          | riptor                                 |                                                               |                                                   |                                                               |                                                   |
| table register                             | 00001111 00000001 mod 011 r/m          | 11*                                                           | 11*                                               | b, c                                                          | h, I                                              |
| LLDT = load local descript                 | or                                     |                                                               |                                                   |                                                               |                                                   |
| table register to<br>register/memory       | 00001111 00000000 mod 010 r/m          | N/A                                                           | 20/24*                                            | а                                                             | g, h, j, l                                        |
| LMSW = load machine sta                    | tus word                               |                                                               |                                                   |                                                               |                                                   |
| from register/memory                       | 00001111 00000001 mod 110 r/m          | 10/13                                                         | 10/13*                                            | b, c                                                          | h, I                                              |
| LSL = load segment limit                   |                                        |                                                               |                                                   |                                                               |                                                   |
| from register memory                       | 00001111 00000011 mod reg r/m          |                                                               |                                                   |                                                               |                                                   |
| Byte-Granular limit<br>Page-Granular limit |                                        | N/A<br>N/A                                                    | 20/21*<br>25/2 <b>6</b> *                         | a<br>a                                                        | g, h, j, p<br>g, h, j, p                          |
| LTR = load task register                   |                                        |                                                               |                                                   |                                                               |                                                   |
| from register/memory                       | 00001111 00000000 mod 001 r/m          | N/A                                                           | 23/27*                                            | а                                                             | g, h, j, l                                        |
| SGDT = store global descr                  | iptor                                  |                                                               |                                                   |                                                               |                                                   |
| table register                             | 00001111 00000001 mod 000 r/m          | 9*                                                            | 9*                                                | b, c                                                          | h                                                 |
| SIDT = store interrupt desc                | criptor                                |                                                               |                                                   |                                                               |                                                   |



Table E-1. Instruction Set Summary (Sheet 19 of 19)

|                                  |           |          |               |   | Clock                                                         | Count                                             | No                                                            | tes                                               |
|----------------------------------|-----------|----------|---------------|---|---------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|
| Instruction                      |           | Forn     | nat           |   | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode | Real<br>Ad-<br>dress<br>Mode<br>or<br>Virtual<br>8086<br>Mode | Pro-<br>tected<br>Virtual<br>Ad-<br>dress<br>Mode |
| table register                   | 00001111  | 00000001 | mod 0 0 1 r/m | ] | 9*                                                            | 9*                                                | b, c                                                          | h                                                 |
| SLDT = store local descrip       | tor table |          |               | • |                                                               |                                                   |                                                               |                                                   |
| to register/memory               | 00001111  | 0000000  | mod 0 0 0 r/m | ] | N/A                                                           | 2/2*                                              | а                                                             | h                                                 |
| SMSW = store machine status word | 00001111  | 00000001 | mod 1 0 0 r/m |   | 2/2*                                                          | 2/2*                                              | b, c                                                          | h, i                                              |
| STR = store task register        |           |          |               | - |                                                               |                                                   |                                                               |                                                   |
| to register/memory               | 00001111  | 00000000 | mod 0 0 1 r/m |   | N/A                                                           | 2/2*                                              | a                                                             | . h                                               |
| VERR = verify read access        |           |          |               | • |                                                               |                                                   |                                                               |                                                   |
| register/memory                  | 00001111  | 00000000 | mod 1 0 0 r/m | ] | N/A                                                           | 10/11*                                            | а                                                             | g, h, j, p                                        |
| VERW = verify write<br>access    | 00001111  | 00000000 | mod 1 0 1 r/m |   | N/A                                                           | 15/16*                                            | а                                                             | g, h, j, p                                        |

### NOTES:

## Notes a through c apply to Real Address Mode only:

- a. This is a Protected Mode instruction. Attempted execution in Real Mode will result in exception 6 (invalid opcode).
- b. Exception 13 fault (general protection) will occur in Real Mode if an operand reference is made that partially or fully extends beyond the maximum CS, DS, ES, FS, or GS limit, FFFFH. Exception 12 fault (stack segment limit violation or not present) will occur in Real Mode if an operand reference is made that partially or fully extends beyond the maximum SS limit.
- c. This instruction may be executed in Real Mode, its purpose is primarily to initialize the CPU for Protected Mode.

## Notes d through g apply to Real Address Mode and Protected Virtual Address Mode:

d. The Intel386 SX CPU uses an early-out multiply algorithm. The actual number of clocks depends on the position of the most significant bit in the operand (multiplier).

Clock counts given are minimum to maximum. To calculate actual clocks use this formula:

```
Actual Clock = if m < > 0 then max ([log_2 | m|], 3) + b clocks:
if m = 0 then 3 + b clocks
```

In this formula, m is the multiplier, and

b = 9 for register to register b = 12 for memory to register

# intel.

#### **INSTRUCTION SET SUMMARY**

b = 10 for register with immediate to register

b = 11 for memory with immediate to register.

- e. An exception may occur, depending on the value of the operand.
- f. LOCK# is automatically asserted, regardless of the presence or absence of the LOCK# prefix.
- g. LOCK# is asserted during descriptor table accesses.

#### Notes h through r apply to Protected Virtual Address Mode only:

- Exception 13 fault (general protection violation) will occur if the memory operand in CS, DS, ES, FS, or GS cannot be used due to either a segment limit violation or access rights violation. If a stack limit is violated, an exception 12 (stack segment limit violation or not present) occurs.
- i. For segment load operations, the CPL, RPL, and DPL must agree with the privilege rules to avoid an exception 13 fault (general protection violation). The segment's descriptor must indicate "present" or exception 11 (CS, DS, ES, FS, GS not present.) If the SS register is loaded and a stack segment not present is detected, an exception 12 (stack segment limit violation or not present) occurs.
- j. All segment descriptor accesses in the GDT or LDT made by this instruction will automatically assert LOCK# to maintain descriptor integrity in multiprocessor systems.
- k. JMP, CALL, INT, RET, and IRET instructions referring to another code segment will cause an exception 13 (general protection violation) if an applicable privilege rule is violated.
- I. An exception 13 fault occurs if CPL is greater than 0 (0 is the most privileged level)
- m. An exception 13 fault occurs if CPL is greater than IOPL.
- n. The IF bit of the flag register is not updated if CPL is greater than IOPL. The IOPL and VM fields of the flag register are updated only if CPL = 0.
- The PE bit of the MSW (CR0) cannot be reset by this instruction. Use MOV into CR0 when resetting the PE bit.
- p. Any violation of privilege rules as applied to the selector operand does not cause a protection exception; rather the zero flag is cleared.
- q. If the coprocessor's memory operand violates a segment limit or segment access rights, an exception 13 fault (general protection exception) will occur before the ESC instruction is executed. An exception 12 fault (stack segment limit violation or not present) will occur if the stack limit is violated by the operand's starting address.
- r. The destination of a JMP, CALL, INT, RET, or IRET must be in the defined limit of a code segment or an exception 13 fault (general protection violation) will occur.
- s. The instruction will execute in s clocks if CPL  $\leq$  IOPL. If CPL > IOPL, the instruction will take t clocks.
- † Clock count shown applies if I/O permission allows I/O to the port in virtual 8086 mode. If I/O bit map denies permission, exception 13 (general protection fault occurs; refer to clock counts for INT 3 instruction.



#### **E.2 INSTRUCTION ENCODING**

All instruction encodings are subsets of the general instruction format shown in Figure E-1. Instructions consist of one or two primary opcode bytes, possibly an address specifier consisting of the "mod r/m" byte and "scaled index" byte, a displacement if required, and an immediate data field if required.

Within the primary opcode or opcodes, smaller encoding fields may be defined. These fields vary according to the class of operation. The fields define such information as direction of the operation, size of the displacements, register encoding, or sign extension.

Almost all instructions referring to an operand in memory have an addressing mode byte following the primary opcode byte(s). This byte, the mod r/m byte, specifies the address mode to be used. Certain encodings of the mod r/m byte indicate a second addressing byte, the scale-index-base byte, which follows the mod r/m byte to fully specify the addressing mode.

Addressing modes can include a displacement immediately following the mod r/m byte, or scaled index byte. If a displacement is present, the possible sizes are 8, 16, or 32 bits.

If the instruction specifies an immediate operand, the immediate operand follows any displacement bytes. The immediate operand, if specified, is always the last field of the instruction.

Figure E-1 illustrates several of the fields that can appear in an instruction, such as the mod field and the r/m field, but the figure does not show all fields. Several smaller fields also appear in certain instructions, sometimes within the opcode bytes themselves. Table E-2 is a complete list of all fields appearing in the instruction set. Following Table E-2 are detailed tables for each field.



Figure E-1. General Instruction Format



Table E-2. Fields Within Instructions

| Field Name | Description                                                                         | Number of<br>Bits       |
|------------|-------------------------------------------------------------------------------------|-------------------------|
| w          | Specifies if data is byte of full size (full size is either 16 or 32 bits)          | 1                       |
| d          | Specifies Direction of Data Operation                                               | 1                       |
| s          | Specifies if an Immediate Data Field must be Sign-Extended                          | 1                       |
| reg        | General Register Specifier                                                          | 3                       |
| mod r/m    | Address Mode Specifier (Effective Address can be a General Register)                | 2 for mod:<br>3 for r/m |
| SS         | Scale Factor for Scaled Index Address Mode                                          | 2                       |
| index      | General Register to be used as Index Register                                       | 3                       |
| base       | General Register to be used as Base Register                                        | 3                       |
| sreg2      | Segment Register Specifier for CS, SS, DS, ES                                       | 2                       |
| sreg3      | Segment Register Specifier for CS, SS, DS, ES, FS, GS                               | 3                       |
| tttn       | For Conditional Instructions, specifies a condition asserted or a condition negated | 4                       |

NOTE: Figure E-1 shows encoding of individual instructions.

## E.2.1 32-bit Extensions of the Instruction Set

With the Intel386 EX processor the 8086/80186/80286 instruction set is extended in two orthogonal directions: 32-bit forms of all 16-bit instructions are added to support the 32-bit data types, and 32-bit addressing modes are made available for all instructions referencing memory. This orthogonal instruction set extension is accomplished having a Default (D) bit in the code segment descriptor, and by having 2 prefixes to the instruction set.

The instruction defaults to operations of 16 bits or 32 bits, depending on the setting of the D bit in the code segment descriptor, which gives the default length (either 32 bites or 16 bits) for both operands and effective addresses when executing that code segment. In the Real Address Mode or Virtual 8086 Mode, no code segment descriptors are used, but a D value of 0 is assumed internally by the Intel386 EX processor when operating in those modes (for 16-bit default sizes compatible with the 8086/80186/80286).

Two prefixes, the Operand Size Prefix and the Effective Address Size Prefix, allow overriding individually the Default selection of operand size and effective address size. These prefixes may precede any opcode bytes and affect only the instruction they precede. If necessary, one or both prefixes may be placed before the opcode bytes. The presence of the Operand Size Prefix and the Effective Address Prefix toggles the operand size or the effective address size, respectively, to the value "opposite" from the default setting. For example, if the default operand size is for 32-bit data operations, then presence of the Operand Size Prefix toggles the instruction to use 32-bit effective address computations.

These 32-bit extensions are available in all modes, including the Real Address Mode or the Virtual 8086 Mode. In these modes the default is always 16 bits, so prefixes are needed to specify 32-bit operands or addresses. For instructions with more than one prefix the order of prefixes is unimportant.



Unless specified otherwise, instructions with 8-bit and 16-bit operands do not affect the contents of the high-order bits of the extended registers.

## E.2.2 Encoding of Instruction Fields

Within the instruction are several fields indicating register selection, addressing mode, and so on. The exact encodings of these fields are defined in the next several section.

## E.2.2.1 Encoding of Operand Length (w) Field

For any given instruction performing a data operation, the instruction is executing as a 32-bit operation or a 16-bit operation. Within the constraints of the operation size, the w field encodes the operand size as either one byte or the full operation size, as shown in Table E-3.

Table E-3. Encoding of Operand Length (w) Field

| w Field | Operand Size During 16-bit<br>Data Operations | Operand Size During 32-bit<br>Data Operations |
|---------|-----------------------------------------------|-----------------------------------------------|
| 0       | 8 bits                                        | 8 bits                                        |
| 1       | 16 bits                                       | 32 bits                                       |

## E.2.2.2 Encoding of the General Register (reg) Field

The general register is specified by the reg field, which may appear in the primary opcode bytes, or as the reg field of the "mod r/m" byte, or as the r/m field of the "mod r/m" byte.

Table E-4. Encoding of reg Field When w Field is not Present in Instruction

| reg Field | Register Selected During<br>16-bit Data Operations | Register Selected During 32-bit Data Operations |
|-----------|----------------------------------------------------|-------------------------------------------------|
| 000       | AX                                                 | EAX                                             |
| 001       | cx                                                 | ECX                                             |
| 010       | DX                                                 | EDX                                             |
| 011       | BX                                                 | EBX                                             |
| 100       | SP                                                 | ESP                                             |
| 101       | BP                                                 | EBP                                             |
| 110       | SI                                                 | ESI                                             |
| 111       | DI                                                 | EDI                                             |



Table E-5. Encoding of reg Field When w Field is Present in Instruction

| Register S | Register Specified by reg Field During 16-bit Data Operations |              |  |  |
|------------|---------------------------------------------------------------|--------------|--|--|
|            | Function of w Field                                           |              |  |  |
| reg        | (when w = 0)                                                  | (when w = 1) |  |  |
| 000        | AL                                                            | AX           |  |  |
| 001        | CL                                                            | cx           |  |  |
| 010        | DL                                                            | l ox         |  |  |
| 011        | BL                                                            | вх           |  |  |
| 100        | AH                                                            | SP           |  |  |
| 101        | СН                                                            | ВР           |  |  |
| 110        | DH                                                            | SI           |  |  |
| 111        | вн                                                            | DI           |  |  |

|     | Function     | of w Field   |
|-----|--------------|--------------|
| reg | (when w = 0) | (when w = 1) |
| 000 | AL           | EAX          |
| 01  | CL           | ECX          |
| 010 | DL           | EDX          |
| 011 | BL           | l EBX        |
| 100 | AH           | ESP          |
| 101 | СН           | EBP          |
| 110 | DH           | ESI          |
| 111 | BH           | EDI          |

## E.2.2.3 Encoding of the Segment Register (sreg) Field

The sreg field in certain instructions is a 2-bit field allowing one of the four 80286 segment registers to be specified. The sreg field in other instructions is a 3-bit field, allowing the FS and GS segment registers to be specified.

Table E-6. Encoding of the Segment Register (sreg) Field

| 2-Bit sreg2<br>Field | Segment Register Selected | 3-Bit sreg3<br>Field | Segment Register Selected |
|----------------------|---------------------------|----------------------|---------------------------|
| 00                   | ES                        | 000                  | ES                        |
| 01                   | cs                        | 001                  | cs                        |
| 10                   | SS                        | 010                  | l ss                      |
| 11                   | DS                        | 011                  | DS                        |
|                      |                           | 100                  | FS                        |
|                      |                           | 101                  | GS                        |
|                      |                           | 110                  | do not use                |
|                      |                           | 111                  | do not use                |



## E.2.2.4 Encoding of Address Mode

Except for special instructions, such as PUSH or POP, where the addressing mode is pre-determined, the addressing mode for the current instruction is specified by addressing bytes following the primary opcode. The primary addressing byte is the "mod r/m" byte, and a second byte of addressing information, the "s-i-b" (scale-index-base) byte can be specified.

The s-i-b byte is specified when using 32-bit addressing mode and the "mod r/m" byte has r/m = 100 and mod = 00, 01, or 10. When the s-i-b byte is present, the 32-bit addressing mode is a function of the mod, ss, index, and base fields.

The primary addressing byte, the "mod r/m" byte, also contains three bits (shown as TTT in Figure E-1) sometimes used as an extension of the primary opcode. The three bits, however, may also be used as a register field (reg).

When calculating an effective address, either 16-bit addressing or 32-bit addressing is used. 16-bit addressing uses 16-bit address components to calculate the effective address while 32-bit addressing uses 32-bit address components to calculate the effective address. When 16-bit addressing is used, the "mod r/m" byte is interpreted as a 32-bit addressing mode specifier.

The following tables define all encodings of all 16-bit addressing modes and 32-bit addressing modes.

# intel.

Table E-7. Encoding of 16-bit Address Mode with "mod r/m" Byte

| mod r/m | Effective Address |
|---------|-------------------|
| 00 000  | DS:[BX + SI]      |
| 00 001  | DS:[BX + DI]      |
| 00 010  | SS:[BP + SI]      |
| 00 011  | SS:[BP + DI]      |
| 00 100  | DS:[SI]           |
| 00 101  | DS:[DI]           |
| 00 110  | DS:d16            |
| 00 111  | DS:[BX]           |
| 01 000  | DS:[BX + SI + d8] |
| 01 001  | DS:[BX + DI + d8] |
| 01 010  | SS:[BP + SI + d8] |
| 01 011  | SS:[BP + DI + d8] |
| 01 100  | DS:[SI + d8]      |
| 01 101  | DS:[DI + d8]      |
| 01 110  | SS:[BP + d8]      |
| 01 111  | DS:[BX + d8]      |

| mod r/m | Effective Address           |
|---------|-----------------------------|
| 10 000  | DS:[BX + SI + d16]          |
| 10 001  | DS:[BX + DI + d16]          |
| 10 010  | SS:[BP + SI + d16]          |
| 10 011  | SS:[BX + DI + d16]          |
| 10 100  | DS:[SI + d16]               |
| 10 101  | DS:[DI + d16]               |
| 10 110  | SS:[BP + d16]               |
| 10 111  | DS:[BX + d16]               |
| 11 000  | register - see tables below |
| 11 001  | register - see tables below |
| 11 010  | register - see tables below |
| 11 011  | register - see tables below |
| 11 100  | register - see tables below |
| 11 101  | register - see tables below |
| 11 110  | register - see tables below |
| 11 111  | register - see tables below |

| Register Specified by r/m<br>During 16-bit Data Operations |                           |    |  |
|------------------------------------------------------------|---------------------------|----|--|
| mod r/m                                                    | Function of w Field       |    |  |
| mod I/III                                                  | (when w = 0) (when w = 1) |    |  |
| 11 000                                                     | AL                        | AX |  |
| 11 001                                                     | CL                        | CX |  |
| 11 010                                                     | DL                        | DX |  |
| 11 011                                                     | l BL l BX                 |    |  |
| 11 100                                                     | AH SP                     |    |  |
| 11 101                                                     | СН                        | BP |  |
| 11 110                                                     | DH                        | SI |  |
| 11 111                                                     | вн                        | DI |  |

| Register Specified by r/m<br>During 32-bit Data Operations |                           |         |  |
|------------------------------------------------------------|---------------------------|---------|--|
| mod r/m                                                    | Function of w Field       |         |  |
| lilod i/ili                                                | (when w = 0) (when w = 1) |         |  |
| 11 000                                                     | AL                        | EAX     |  |
| 11 001                                                     | CL                        | ECX     |  |
| 11 010                                                     | DL                        | EDX     |  |
| 11 011                                                     | BL                        | EBX     |  |
| 11 100                                                     | AH                        | [ ESP ] |  |
| 11 101                                                     | CH                        | EBP     |  |
| 11 110                                                     | DH                        | ESI     |  |
| 11 111                                                     | BH                        | EDI     |  |



Table E-8. Encoding of 32-bit Address Mode with "mod r/m" Byte (No s-i-b Byte Present)

| mod r/m | Effective Address |
|---------|-------------------|
| 00 000  | DS:[EAX]          |
| 00 001  | DS:[ECX]          |
| 00 010  | SS:[EDX]          |
| 00 011  | SS:[EBX]          |
| 00 100  | s-i-b is present  |
| 00 101  | DS:[d32]          |
| 00 110  | DS:[ESI]          |
| 00 111  | DS:[EDI]          |
| 01 000  | DS:[EAX + d8]     |
| 01 001  | DS:[ECX + d8]     |
| 01 010  | SS:[EDX + d8]     |
| 01 011  | SS:[EBX + d8]     |
| 01 100  | s-i-b is present  |
| 01 101  | SS:[EBP + d8]     |
| 01 110  | DS:[ESI + d8]     |
| 01 111  | DS:[EDI + d8]     |

| mod r/m  | Effective Address           |
|----------|-----------------------------|
| 10 000   | DS:[EAX + d32]              |
| 10 001   | DS:[ECX + d32]              |
| 10 010   | SS:[EDX + d32]              |
| 10 011   | SS:[EBX + d32]              |
| 10 100   | s-i-b is present            |
| 10 101   | SS:[EBP + d32]              |
| 10 110   | SS:[ESI + d32]              |
| 10 111 · | DS:[EDI + d32]              |
| 11 000   | register - see tables below |
| 11 001   | register - see tables below |
| 11 010   | register - see tables below |
| 11 011   | register - see tables below |
| 11 100   | register - see tables below |
| 11 101   | register - see tables below |
| 11 110   | register - see tables below |
| 11 111   | register - see tables below |

| Register Specified by r/m<br>During 16-bit Data Operations |                           |      |
|------------------------------------------------------------|---------------------------|------|
| mod r/m                                                    | Function of w Field       |      |
| mou min                                                    | (when w = 0) (when w = 1) |      |
| 11 000                                                     | AL                        | AX   |
| 11 001                                                     | CL                        | CX · |
| 11 010                                                     | DL                        | DX   |
| 11 011                                                     | BL                        | BX   |
| 11 100                                                     | AH                        | SP ' |
| 11 101                                                     | СН                        | BP   |
| 11 110                                                     | DH                        | SI   |
| 11 111                                                     | вн                        | DI   |
|                                                            | L                         | I    |

| Register Specified by r/m<br>During 32-bit Data Operations |                           |     |  |
|------------------------------------------------------------|---------------------------|-----|--|
| mod r/m                                                    | Function of w Field       |     |  |
| mod m                                                      | (when w = 0) (when w = 1) |     |  |
| 11 000                                                     | AL                        | EAX |  |
| 11 001                                                     | CL                        | ECX |  |
| 11 010                                                     | DL                        | EDX |  |
| 11 011                                                     | BL EBX                    |     |  |
| 11 100                                                     | AH ESP                    |     |  |
| 11 101                                                     | СН                        | EBP |  |
| 11 110                                                     | DH                        | ESI |  |
| 11 111                                                     | ВН                        | EDI |  |

# intel.

## INSTRUCTION SET SUMMARY

Table E-9. Encoding of 32-bit Address Mode ("mod r/m" Byte and s-i-b Byte Present)

| mod r/m | Effective Address               |
|---------|---------------------------------|
| 00 000  | DS:[EAX + (scaled index)]       |
| 00 001  | DS:[ECX + (scaled index)]       |
| 00 010  | DS:[EDX + (scaled index)]       |
| 00 011  | DS:[EBX + (scaled index)]       |
| 00 100  | SS:[ESP + (scaled index)]       |
| 00 101  | DS:[d32 + (scaled index)]       |
| 00 110  | DS:[ESI + (scaled index)]       |
| 00 111  | DS:[EDI + (scaled index)]       |
| 01 000  | DS:[EAX + (scaled index) + d8]  |
| 01 001  | DS:[ECX + (scaled index) + d8]  |
| 01 010  | DS:[EDX + (scaled index) + d8]  |
| 01 011  | DS:[EBX + (scaled index) + d8]  |
| 01 100  | SS:[ESP + (scaled index) + d8]  |
| 01 101  | SS:[EBP + (scaled index) + d8]  |
| 01 110  | DS:[ESI + (scaled index) + d8]  |
| 01 111  | DS:[EDI + (scaled index) + d8]  |
| 10 000  | DS:[EAX + (scaled index) + d32] |
| 10 001  | DS:[ECX + (scaled index) + d32] |
| 10 010  | DS:[EDX + (scaled index) + d32] |
| 10 011  | DS:[EBX + (scaled index) + d32] |
| 10 100  | SS:[ESP + (scaled index) + d32] |
| 10 101  | SS:[EBP + (scaled index) + d32] |
| 10 110  | DS:[ESI + (scaled index) + d32] |
| 10 111  | DS:[EDI + (scaled index) + d32] |

NOTE: Mod field in "mod r/m" byte; ss, index, base fields in "s-i-b" byte.

| ss | Scale Factor |
|----|--------------|
| 00 | x1           |
| 01 | x2           |
| 10 | x4           |
| 11 | <b>x</b> 8   |

| Index | Index Register |  |
|-------|----------------|--|
| 000   | EAX            |  |
| 001   | ECX            |  |
| 010   | EDX            |  |
| 011   | EBX            |  |
| 100   | no index reg†  |  |
| 101   | EBP            |  |
| 110   | ESI            |  |
| 111   | EDI            |  |

<sup>†</sup> When index field is 100, indicating "no index register," the ss field must equal 00. If this is not true, the effective address is undefined



## E.2.2.5 Encoding of Operation Direction (d) Field

In many two-operand instructions the d field is present to indicate which operand is considered the source and which is the destination.

Table E-10. Encoding of Operation Direction (d) Field

| d   | Direction of Operation                                                                                                                                                           |  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| . 0 | Register/Memory <register "mod="" "reg"="" base"="" destination="" field="" index="" indicates="" m"="" opera<="" operand;="" or="" r="" source="" ss="" td=""></register>       |  |
| 1   | Register <register "mod="" "reg"="" base"="" destination="" field="" index="" indicates="" m"="" memory="" operand.<="" operand;="" or="" r="" source="" ss="" td=""></register> |  |

## E.2.2.6 Encoding of Sign-Extend (s) Field

The s field occurs primarily to instructions with immediate data fields. The s field has an effect only if the size of the immediate data is 8 bits and is being placed in a 16-bit or 32-bit destination.

Table E-11. Encoding of Sign-Extend (s) Field

| s | Effect on Immediate Data8                                 | Effect on Immediate Data 16 32 |
|---|-----------------------------------------------------------|--------------------------------|
| 0 | None                                                      | None                           |
| 1 | Sign-Extend Data8 to fill<br>16-bit or 32-bit destination | None                           |

## E.2.2.7 Encoding of Conditional Test (tttn) Field

For the conditional instructions (conditional jumps and set on condition), tttn is encoded with n indicating to use the condition (n=0) or its negation (n=1), and ttt giving the condition to test.

Table E-12. Encoding of Conditional Test (tttn) Field

| Mnemonic | Condition                       | tttn |
|----------|---------------------------------|------|
| 0        | Overflow                        | 0000 |
| NO       | No Overflow                     | 0001 |
| B/NAE    | Below/Not Above or Equal        | 0010 |
| NB/AE    | Not Below/Above or Equal        | 0011 |
| E/Z      | Equal/Zero                      | 0100 |
| NE/NZ    | Not Equal/Not Zero              | 0101 |
| BE/NA    | Below or Equal/Not Above        | 0110 |
| NBE/A    | Not Below or Equal/Above        | 0111 |
| S        | Sign                            | 1000 |
| NS       | Not Sign                        | 1001 |
| P/PE     | Parity/Parity Even              | 1010 |
| NP/PO    | Not Parity/Parity Odd           | 1011 |
| L/NGE    | Less Than/Not Greater or Equal  | 1100 |
| NL/GE    | Not Less Than/Greater or Equal  | 1101 |
| LE/NG    | Less Than or Equal/Greater Than | 1110 |
| NLE/G    | Not Less or Equal/Greater Than  | 1111 |

# intel.

## **INSTRUCTION SET SUMMARY**

# E.2.2.8 Encoding of Control or Debug or Test Register (eee) Field

For the loading and storing of the Control, Debug and Test registers.

Table E-13. When Interpreted as Control Register Field

| eee Code | Reg Name |  |  |
|----------|----------|--|--|
| 000      | CR0      |  |  |
| 010      | CR2      |  |  |
| 011      | CR3      |  |  |

NOTE: Do not use any other encoding

Table E-14. When Interpreted as Debug Register Field

| eee Code | Reg Name |  |
|----------|----------|--|
| 000      | DR0      |  |
| 001      | DR1      |  |
| 010      | DR2      |  |
| 011      | DR3      |  |
| 110      | DR6      |  |
| 111      | DR7      |  |

NOTE: Do not use any other encoding

Table E-15. When Interpreted as Test Register Field

| eee Code | Reg Name |  |  |
|----------|----------|--|--|
| 110      | TR6      |  |  |
| 111      | TR7      |  |  |

NOTE: Do not use any other encoding

| $\mathbf{F}_{\cdot}$ | $\mathbf{E}\mathbf{I}$ | $\mathbf{EC}$ | ΓRΙ | CAI | , DIA | GRA | MS |
|----------------------|------------------------|---------------|-----|-----|-------|-----|----|





 DESCRIPTION : MEMORY UNIT
 REPLACES: 235481
 DMG Nº: 23541001.FSH
 DMG Nº: 23541001.FSH
 DMG Nº: 23541001.FSH
 DMG Nº: 235411001.FSH
 DMG Nº: 235411
 CHECKED : T.C. FILE : - <

ELETTRONICA VENETA MOTTA DI LIVENZA - TV ITALY



