## Microelectronics and Integrated Circuit, Opamp design

Daniel Toribio & Andrés Navarro

The sizes of the transistors have been obtained with these computations:

CITY, openp design

SR: 
$$\frac{T}{C}$$

SR  $\geq AOV/MS$ 

Cc2 0,22 CL |  $c_{12} = p_{p}$ 

P=  $\sqrt{30}$  (Thios +  $T_{2}$  +  $T_{6}$ )  $\leq 0$ , smu

This =  $T_{2}$  =  $T_{6}$  =  $\sqrt{50}$  p.A

Simplified We circuit

Value 1. No.

Value 2.  $\sqrt{5}$  =  $\sqrt{10}$  p.  $\sqrt{5}$  =  $\sqrt{50}$  p.A

 $\sqrt{$ 

This is the circuit we are going to use in the simulations:



After using these values in LTSpice we have seen that the output voltage is out of the range of the desired ones, which were between 0.2V and 0.8V.

V(vdd): 1 voltage V(vout): 0.0137487 voltage

We can see that the transistor 8 is not saturated:

Id(M8): -3.00576e-05 device current

One possible way to solve this is to decrease the Vsd. To do that we have to increase Id and to achieve that we can increase the W of transistor 7. We will use 120um, the output voltage is now:

// (vdd): 1 voltage
// (vout): 0.490469 voltage

So we had to modify the W of transistor 7 from 18um to 120um.

The computations of the gain are the following ones:

gain 
$$\geq 508B$$
  
 $8ain = 8ain \cdot 8ain \cdot$ 

## After the AC simulation we obtain:



where we can see that the gain is 50dB which is similar to the one computed before. The GBW is 275 MHz.

For the stability we can see that the amplifier is stable because the phase at 0dB is 177.6 degrees, and the phase margin is 180 - 177 = 3 degrees, which is positive.

We can increase the phase margin by adding a resistor and a capacitor in series connecting v4 and vout. The capacitance of Cc was already computed, 1pF, and for the impedance of Rz we can use the formula of the statement:

$$R_Z = \frac{C_C + C_L}{C_C} \frac{1}{g_{m5}}$$

and we obtain that Rz =  $1360\Omega$ The resulting circuit is:



We can see that now the phase at 0 db is:



so the phase margin is 180 - 157 = 23 degrees. We can see that we have increased the phase margin but the GBW is smaller, 168 MHz.

For the third experiment we have to set up as a buffer the architecture. The resulting circuit is:



We obtain this plot with a pulse between 0.5V and 0.6V with a frequency of 10 KHz:



and we can compute the slew rate is 200345 mV/us = 200.345 V/us which is higher than the 10V/us of the requirement.

This is the plot when we use a sinusoidal signal of 100 kHz, amplitude of 0.3 V and common-mode voltage of 0.5 V:



where we can see that the Vout,min = 0.19V and Vout,max = 0.8V which fulfills the requirements.

After carrying out the experiments we can answer the following questions:

- What is the purpose of the DC simulation performed?
   The purpose is to obtain the currents in the transistors and the voltage in the output.
   We are also able to compute the power consumption.
- What is the purpose of the AC simulation performed?
   With the AC simulation we can see the gain and the GBW. We can also compute the phase margin to see if the amplifier is stable.
- If the "hand-made" gain is not enough, how could you improve it?
   We can obtain a higher gain by increasing gm, that can be increased by increasing the width of the transistor.
- If CL is reduced, how does GBW change?
   If CL is reduced the GBW increases.
- What is the purpose of CC and RZ?
   The purpose is to obtain a higher phase margin and make the operational amplifier more stable.
- How could you increase Vout,max?
   We can increase Vout,max by increasing the total gain which is the product of gm1 and gm5, as we can see in the computations, so by increasing the size of m1 or m5 we can increase the Vout,max.
- And decrease Vout,min?
   We can decrease Vout,min by applying the same solution as in the previous question

## Setup the design as follows:

Vin is a sinusoidal signal of 10-mV amplitude, 0.6 V common-mode voltage and frequency of 100kHz. What is the theoretical gain Vout/Vin? Justify your answer. Run a transient simulation to verify whether the theoretical gain is accomplished or not. Copy the result of the simulation.



The theoretical gain is -R1/R2 = -10 and in the following plot we can see a gain of -10:

