Product Version 12.1.101 February 2013

© 2003–2012 Cadence Design Systems, Inc. All rights reserved.

Portions © IBM Corporation, the Trustees of Indiana University, University of Notre Dame, the Ohio State University, Larry Wall. Used by permission.

Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

Product Encounter® Test and Diagnostics contains technology licensed from, and copyrighted by:

- 1. IBM Corporation, and is © 1994-2002, IBM Corporation. All rights reserved. IBM is a Trademark of International Business Machine Corporation;.
- 2. The Trustees of Indiana University and is © 2001-2002, the Trustees of Indiana University. All rights reserved.
- 3. The University of Notre Dame and is © 1998-2001, the University of Notre Dame. All rights reserved.
- 4. The Ohio State University and is © 1994-1998, the Ohio State University. All rights reserved.
- 5. Perl Copyright © 1987-2002, Larry Wall

Associated third party license terms for this product version may be found in the README.txt file at downloads.cadence.com.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor

# **Contents**

| List of Figures                                 | . 7 |
|-------------------------------------------------|-----|
|                                                 |     |
| <u>Preface</u>                                  | . 9 |
| About This Manual                               | . 9 |
| Additional References                           | . 9 |
| Encounter Test Documentation Roadmap            | 10  |
| Getting Help for Encounter Test and Diagnostics |     |
| Contacting Customer Service                     |     |
| Encounter Test And Diagnostics Licenses         |     |
| Using Encounter Test Contrib Scripts            |     |
| Typographic and Syntax Conventions              |     |
| What We Changed for This Edition                | 12  |
|                                                 |     |
| <u>1</u>                                        |     |
| Introduction                                    | 13  |
|                                                 |     |
| <u>2</u>                                        |     |
|                                                 | 4 5 |
| Design Flow into Encounter Test                 | 15  |
|                                                 |     |
| <u>3</u>                                        |     |
| Tester Description Rule                         | 19  |
| •                                               |     |
| 4                                               |     |
| <u></u><br>Create Embedded Test                 | 24  |
|                                                 |     |
| Inputs                                          |     |
| Basic Keywords                                  | 23  |

3

| Housekeeping Keywords29                       | 5 |
|-----------------------------------------------|---|
| Tester Description Rule Keywords              | 6 |
| Pattern Generation Keywords2                  | 7 |
| Design Verification Keywords                  | 8 |
| Manufacturing Test Keywords28                 | 8 |
| Assign Files                                  | 9 |
| Mode Initialization Sequences                 | 9 |
| Pattern Classes                               | 0 |
| Bypass (connectivity)3                        | 1 |
| <u>Production</u> 32                          | 2 |
| Retention 32                                  | 2 |
| Diagnostic 33                                 | 3 |
| Bitmap34                                      | 4 |
| Direct Access                                 | 5 |
| <u>Repair</u> 35                              | 5 |
| <u>Outputs</u> 36                             | 6 |
| File System Updates                           | 6 |
| Repeated invocations of create_embedded_test3 | 7 |
| Invoking create embedded test from the GUI    | 7 |
|                                               |   |
| <u>5</u>                                      |   |
| Write Vectors 4                               | 7 |
| <u> </u>                                      | • |
|                                               |   |
| <u>6</u>                                      |   |
| Pattern Structure49                           | 9 |
| Direct Access                                 | 9 |
| 1149 TAP Access                               |   |
| Production Retention Pattern                  |   |
| Bitmap Retention Pattern                      |   |
|                                               |   |
| <u>7</u>                                      |   |
|                                               | _ |
| Design Verification Support 63                |   |
| Pattern Simulation 65                         | 3 |
| 1149 Verification                             | 3 |

| <u>8</u>                    |    |
|-----------------------------|----|
| Manufacturing Test Support  | 65 |
| Pattern-related Data Flows  | 67 |
| Data Bit Redundancy Support | 69 |

# **List of Figures**

| Figure 2-1 | Memory Built-In Self-Test Process Flow                | 16 |
|------------|-------------------------------------------------------|----|
| Figure 4-1 | Memory Built-In Self-Test Process Flow                | 22 |
| Figure 4-2 | ATPG Menu for Create Embedded Test                    | 38 |
| Figure 4-3 | Create Embedded Test Form                             | 39 |
| Figure 4-4 | Interface File Setup Window                           | 40 |
| Figure 4-5 | ROM File Setup Window                                 | 41 |
| Figure 4-6 | General Tab                                           | 42 |
| Figure 4-7 | Hier View Tab                                         | 44 |
| Figure 4-8 | Scheduling Group Controls Tab                         | 45 |
| Figure 6-1 | Direct Access Production Pattern Abstract View        | 50 |
| Figure 6-2 | 1149 TAP Access Production Pattern Abstract View      | 51 |
| Figure 6-3 | 1149 TAP Access Diagnostic Pattern Abstract View      | 55 |
| Figure 6-4 | 1149 TAP Access Bitmap Pattern Abstract View          | 56 |
| Figure 6-5 | 1149 TAP Access ROM Production Pattern Abstract View  | 60 |
| Figure 6-6 | 1149 TAP Access ROM Diagnostic Pattern Abstract View  | 61 |
| Figure 8-1 | Production Pattern Data Flow                          | 67 |
| Figure 8-2 | Production Pattern with Data Bit Redundancy Data Flow | 67 |
| Figure 8-3 | Diagnostic Pattern Data Flow                          | 68 |
| Figure 8-4 | Bitmap Pattern Data Flow                              | 68 |

# **Preface**

### **About This Manual**

This manual describes the Encounter® Test memory built-in self-test pattern generation. The pattern generation capability applies specifically to the memory built-in self-test logic inserted within a design using Design For Test in Encounter® RTL Compiler, most prominently the insert\_dft mbist command. The description includes the inputs required to ensure proper pattern generation considering the target test vehicle, the memory test scheduling options available for the types of patterns which can be generated based on the structures inserted into the design, and the types of patterns which can be written for subsequent use in the target test environment.

# **Additional References**

This manual is the second in a set which apply to Encounter memory built-in self-test. The manuals, available within the Cadence product documentation, are listed in the order in which they most naturally would be referenced.

- Design For Test in Encounter RTL Compiler, Inserting Memory Built-In Self-Test Logic chapter
  - Analyzing the design and planning for memory test, along with insertion of the memory built-in self-test structures are covered in this manual.
- Encounter Test Memory Built-In Self-Test Pattern Generation Guide
  - All aspects of pattern generation for design verification and manufacturing test are included in this user guide.
- Encounter Test Memory Built-In Self-Test Analysis Guide
  - After insertion of the memory built-in self-test logic, accuracy of the function and its impacts on the design must be considered. This manual describes the analysis required for timing closure, boolean equivalency checking, design verification, and post-processing of manufacturing test results.

# **Encounter Test Documentation Roadmap**

The following figure depicts a recommended flow for traversing the documentation structure.



Preface

# **Getting Help for Encounter Test and Diagnostics**

Use the following methods to obtain help information:

- **1.** From the *installation\_dir*/tools/bin directory, type cdnshelp and press Enter. The installed Cadence documentation set is displayed.
- **2.** To view a book, double-click the desired product book collection and double-click the desired book title in the lower pane to open the book.

Click the *Help* or ? buttons on Encounter Test forms to navigate to help for the form and its related topics.

Refer to the following in the *Graphical User Interface Reference* for additional details:

- <u>"Help Pull-down"</u> describes the *Help* selections for the Encounter Test main window.
- <u>"View Schematic Help Pull-down"</u> describes the Help selections for the Encounter Test View Schematic window.

### **Contacting Customer Service**

Use the following methods to get help for your Cadence product.

Cadence Online Customer Support

Cadence online customer support offers answers to your most common technical questions. It lets you search more than 40,000 FAQs, notifications, software updates, and technical solutions documents that give step-by-step instructions on how to solve known problems. It also gives you product-specific e-mail notifications, software updates, service request tracking, up-to-date release information, full site search capabilities, software update ordering, and much more.

Go to <a href="http://www.cadence.com/support/pages/default.aspx">http://www.cadence.com/support/pages/default.aspx</a> for more information on Cadence Online Customer Support.

Cadence Customer Response Center (CRC)

A qualified Applications Engineer is ready to answer all of your technical questions on the use of this product through the Cadence Customer Response Center (CRC). Contact the CRC through Cadence Online Support. Go to <a href="http://support.cadence.com">http://support.cadence.com</a> and click the Contact Customer Support link to view contact information for your region.

**Preface** 

# **Encounter Test And Diagnostics Licenses**

Refer to <u>"Encounter Test and Diagnostics Product License Configuration"</u> in *What's New for Encounter Test and Diagnostics* for details on product license structure and requirements.

# **Using Encounter Test Contrib Scripts**

The files and Perl scripts shipped in the <ET installation path>/etc/tb/contrib directory of the Encounter Test product installation are not considered as "licensed materials". These files are provided AS IS and there is no express, implied, or statutory obligation of support or maintenance of such files by Cadence. These scripts should be considered as samples that you can customize to create functions to meet your specific requirements.

# Typographic and Syntax Conventions

The Encounter Test library set uses the following typographic and syntax conventions.

Text that you type, such as commands, filenames, and dialog values, appears in Courier type.

**Example:** Type create\_embedded\_test -h to display help for the command.

Variables appear in Courier italic type.

**Example:** Use TB\_SPACE\_SCRIPT=input\_filename to specify the name of the script that determines where Encounter Test results files are stored.

■ User interface elements, such as field names, button names, menus, menu commands, and items in clickable list boxes, appear in Helvetica italic type.

**Example:** Select *File - Delete - Model* and fill in the information for the model.

# What We Changed for This Edition

There are no significant changes for this version of the document.

1

# Introduction

This manual describes the Encounter® Test memory built-in self-test pattern generation. The pattern generation capability applies specifically to the memory built-in self-test logic inserted within a design using Design For Test in Encounter® RTL Compiler. Topics range from transferring the design from RTL Compiler into Encounter Test, memory built-in self-test pattern generation, structure and export, and supporting design verification and manufacturing test.

<u>"Design Flow into Encounter Test"</u> on page 15 describes the possible paths to move from insertion of memory built-in self-test to pattern generation. This includes the necessary inputs from the designer and outputs generated for subsequent use by the designer.

<u>"Tester Description Rule"</u> on page 19 contains the default target tester capabilities used to constrain the generation of patterns within Encounter Test. In general, this default definition is likely applicable to most patterns and testers.

"Create Embedded Test" on page 21 describes the command line and graphical invocation of the create\_embedded\_test command, initiating the Encounter Test memory built-in self-test scheduling and pattern generation application. The inputs, supported pattern options, and outputs of the command are described in detail.

<u>"Write Vectors"</u> on page 47 is the command necessary to write patterns in a form useable by other applications, either design verification or manufacturing test. The required options of write\_vectors for the various memory built-in self-test pattern classes are documented.

<u>"Pattern Structure"</u> on page 49 includes information related to the memory built-in self-test patterns based on access methods used, the general structure of the patterns, the clocking and the flow of control within them.

"Design Verification Support" on page 63 includes descriptions of advanced verification features and how to enable them as well as an introduction to the use of analyze\_embedded\_test in the verification process.

"Manufacturing Test Support" on page 65 describes the features which help ensure the consistent use of related files spanning the flow from generation of test patterns through

# **Encounter Test: Flow: MBIST Pattern Generation**Introduction

manufacturing test to failure data gathering and analysis. An introduction to chip-pad-pattern data and prepare\_memory\_failset is included.

2

# **Design Flow into Encounter Test**

Memory built-in self-test can be implemented in several flows: a register-transfer-level (RTL) or gate level (generic or technology mapped) insertion methodology may be used, coupled with a top-down (full chip, single insertion) or bottom-up (one or more blocks with inserted memory test integrated into a design for the chip) approach. Pattern generation is supported in most cases for the combinations of these flows. Outlined in this chapter are the relevant commands executed on the RTL Compiler side and the required subsequent steps within Encounter Test.

After inserting memory built-in self-test within RTL Compiler, write\_mbist\_testbench can be used within the same RTL Compiler session to execute the Encounter Test processing steps necessary to generate the patterns to execute the memory built-in self-test algorithms using the simulation scripts created for Incisive Enterprise simulation. In this case, the build\_model command is embedded within the write\_mbist\_testbench command and uses an equation level model as input.

An alternative approach uses the RTL Compiler command <code>write\_et\_mbist</code>. This command generates a script which can be executed within Encounter Test to generate memory built-in self-test patterns for simulation as well as tester application. Another script can be generated optionally to enable execution of Encounter Test boundary scan verification, including validation of the memory built-in self-test IEEE1149.1 instructions and registers.

For the remaining cases which rely upon the write\_hdl command, the transition to pattern generation relies upon entry into Encounter Test at the build\_model step. Several options are available.

Design Flow into Encounter Test

Figure 2-1 Memory Built-In Self-Test Process Flow



■ write hdl design -abstract > design abstract.v

In this case, the design is an abstract representation, including the top level ports only. The user must manually make a connection from some input to some output in the Verilog description for Encounter Test to handle this appropriately. Also, no reference to internal design points in the interface files can be supported in this approach. If these conditions are satisfied, <code>create\_embedded\_test</code> can successfully generate patterns using the abstract model.

Design Flow into Encounter Test

This option is useful to support an RTL flow as Encounter Test does not accept RTL as input to build model.

 $\verb|build_model cellname=| design| | designs ource=| design_abstract.v| \verb|WORKDIR=| directory| | designs ource=| design_abstract.v| | design ource=| design_abstract.v| | de$ 

■ write hdl design -generic > design generic.v

This approach writes a design containing Verilog primitives, allows for references to internal design points in the interface files and does not require any technology libraries to create a functionally correct model.

This option is useful in supporting either an RTL flow or gate-level flow as it does not require Verilog structural libraries as input to build\_model. However, if technology cells exist in the design, e.g. pad cells, the process of unmapping them may result in blackboxes appearing in the Encounter Test model.

build model cellname=design designsource=design generic.v WORKDIR=directory

■ write hdl design > design.v

A gate-level model with structural Verilog libraries is input to build\_model in this option. This supports not only memory built-in self-test pattern generation but permits detailed logic fault modeling as well.

build\_model cellname=design designsource=design.v
TECHLTB=verilog cell libraries WORKDIR=directory

Design Flow into Encounter Test

3

# **Tester Description Rule**

In order to ensure the memory test data generated by Encounter Test will adhere to the constraints of the target tester on which the design is to be tested, Encounter Test takes as input a description of the tester's capabilities. This is called a tester description rule (TDR).

For memory built-in self-test, a default TDR is shipped with the product that contains a description that supports generation of memory test patterns that may exceed one or more parameters of the target tester. Although most pattern groups are constrained by a single clock source within <code>create\_embedded\_test</code>, this is not the default behavior for power-on and burnin-in patterns and parameters related to clocking capabilities should be constrained by the engineer. Test engineers should ensure the target tester capabilities are not exceeded prior to generating memory test patterns for manufacturing test.

The default memory built-in self-test TDR can be found in \$Install\_Dir/defaults/rules/tdr/A6672m.mbist. Relevant excerpts are listed below. This TDR allows for a maximum of 32 clocks with a maximum of 32 pulses per clock per tester cycle and a maximum clock frequency of 2GHz.

Tester Description Rule

```
MIN PULSE WIDTH = 250 PS
AC MIN PULSE WIDTH = 250 PS
HF MIN PULSE WIDTH = 250 PS
MIN PULSE OFF = 0 NS
MIN TIME LEADING TO LEADING = 500 PS
MIN TIME TRAILING TO TRAILING = 500 PS
MIN STIM STABLE = 0 NS
ACCURACY = 0 PS
RESOLUTION = 1 PS
LEADING PADDING = 0 PS
TRAILING PADDING = 0 PS
TERM TIME TO 1 = 125 \text{ NS}
TERM TIME TO 0 = 125 \text{ NS}
STROBE SETUP = 0 NS
STROBE HOLD = 100 \text{ PS}
MIN SCAN CYCLE TIME = 13250 PS
MIN SCAN PULSE WIDTH = 2500 PS
DC CYCLE TIME = 100 NS
DC PULSE WIDTH = 20 NS
```

For further information regarding tester description rules, refer to the <u>Tester Description Rule</u> (<u>TDR</u>) File <u>Syntax</u> in the <u>Encounter Test: Guide 2: Testmodes.</u>

4

# **Create Embedded Test**

 $\verb|create_embedded_test| is the command which generates the memory built-in self-test| patterns within the Encounter Test session.$ 

Figure 4-1 Memory Built-In Self-Test Process Flow



# **Inputs**

create\_embedded\_test takes as necessary inputs the Encounter Test design model from build\_model, the interface file set written by insert\_dft mbist in the RTL Compiler session, and the ROM data load files for any ROMs in the design. Other command options are selected as necessary for the pattern generation desired.

Create Embedded Test

### **Basic Keywords**

The working directory for Encounter Test is indicated to <code>create\_embedded\_test</code> through the <code>WORKDIR=directory</code> keyword.

The design is identified to <code>create\_embedded\_test</code> through the <code>block=design</code> and <code>topshell=design</code> keywords. This identifies the top level module in the design. When <code>block</code> is specified, it indicates to <code>create\_embedded\_test</code> that this is not chip level processing and patterns are generated assuming any JTAG controller is not present in the design. When <code>topshell</code> is specified, <code>create\_embedded\_test</code> infers chip level processing and patterns are generated accordingly. If a JTAG controller was inserted in the chip design and used to access the memory built-in self-test, the BSDL file should be specified to <code>create\_embedded\_test</code> through the <code>bsdlinput=BSDL\_filename</code> keyword.

The interface files are identified through use of the <code>interfacefiledir=directory</code> and <code>interfacefilelist=comma\_separated\_filenames</code> keywords. The interface files contain information describing the structures inserted into the netlist by <code>insert\_dft</code> mbist and pattern generation control information. They are an abstract model of the memory built-in self-test and targeted memories for <code>create\_embedded\_test</code>. For bottom-up design flows inserting memory built-in self-test into multiple design blocks and/or creating multiple instances of blocks in which memory built-in self-test was inserted, it is possible to assign these blocks to different JTAG instruction sets requiring unique interface file sets. <code>create\_embedded\_test</code> can generate patterns for a single interface file set at each invocation.

If the specified pattern control file indicates that one of the multiple instruction sets is being used (for example, the file name  $design_1_pattern_control.txt$  indicates 1 as the instruction set index) all the files generated by create\_embedded\_test will be named with the instruction set index appended to the design name.

If ROMs exist in the design and are targeted for memory built-in self-test, the data load files must be identified through the ROMPATH=colon\_separated\_directories and romcontentsfile=comma\_separated\_filenames keywords, and optionally the romdatamapfile=fully\_qualified\_filename keyword. The romdatamapfile keyword allows you to specify unique ROM data load files for specific instances of ROMs in the design. This keyword is used in conjunction with the ROMPATH and romcontentsfile keywords and takes higher priority, therefore, when searching for ROM data load files, romdatamapfile is used first. If the memory instance is not present in romdatamapfile, then the data load file is searched using the ROMPATH and romcontentsfile keywords. Each line in romdatamapfile contains a memory instance, followed by one or more white space characters and then a fully qualified ROM load file. The memory instance name may start with the (/) character. If so, the string found between the first two (/) characters is assumed to be the top-level design, and removed for further processing by

Create Embedded Test

create\_embedded\_test. The ROM content files contain an image of the data present in the read-only memories. These data load files are typically created by the technology vendor ROM generators and used in logic simulation to load the memory contents. The file name must include the name of the memory module as a prefix within the filename:

ROM\_module\_name. The files must be structured with one line per address, with the first line containing address zero contents and the last line containing the maximum address contents. The content of each line is a bit vector for that address, with the most significant bit on the left and bit zero on the right. The vector is either a binary string of ones and zeroes or a hexadecimal string with right-justified valid data.

#### Example 4-1 ROM file containing binary data

ROM cell name: ROM128X17. ROM contents file: ROM128X17\_verilog.rcf.

ROM contains 128 addresses, and the data width is 17 bits.

#### Command line:

```
create_embedded_test ... ROMPATH=location_of_ROM_contents_file
romcontentsfile=ROM128X17 verilog.rcf
```

Contents of ROM128X17 verilog.rcf:

There are 128 lines of data in the file, one for each address. There are 17 bits of data on each line as the data width of the memory is 17 bits.

#### Example 4-2 ROM file containing hexadecimal data

ROM cell name: p10np 512x10cm16. ROM contents file: p10np 512x10cm16. hex

ROM contains 512 addresses, and the data width is 10 bits.

#### Command line:

```
create_embedded_test ... ROMPATH=location_of_ROM_contents_file
romcontentsfile=p10np_512x10cm16.hex
```

Contents of p10np\_512x10cm16.hex:

Create Embedded Test

28A 1FE ... 12C

There are 512 lines of data in the file, one for each address. There are 10 bits of usable data on each line, as the data width of the memory is 10 bits. As the data is right justified, the 2 leftmost bits are ignored by create embedded test during processing.

#### Example 4-3 Using the romdatamapfile keyword

#### Command line:

```
\label{location_of_default_ROM_load_files} $$\operatorname{romcontentsfile=ROM32X4.hex}$ $$\operatorname{romdatamapfile=location_of_file/romdatamapfile}$$
```

#### There are 2 instances of the ROM32X4 cell in this design:

```
/TopBlock/l1m1/rom
/TopBlock/l1m2/rom
```

#### Contents of the romdatamapfile:

```
/TopBlock/l1m1/rom location of instance ROM load files/ROM32X4.hex.1
```

In this example, instance /TopBlock/llm1/rom uses the ROM32X4.hex.1 ROM data load file, and instance /TopBlock/l2m2/rom uses the ROM32X4.hex default ROM data load file.

# **Housekeeping Keywords**

Specifying cleanstart=yes results in deletion of existing files generated by create\_embedded\_test, ensuring no conflicting or extraneous generated files exist from one pass of pattern generation to the next.

genmodeinitonly=yes is used to implement a sequence of events to set a state in the design prior to running memory test. This keyword causes <code>create\_embedded\_test</code> to execute only the code to generate the memory built-in self-test mode initialization sequence used for JTAG access patterns and the mode initialization sequence used for direct access patterns, if applicable. Comments are placed in this generated file to permit the designer to insert a sequence of events at the designated place. After the updated file is ready, specify the following keywords:

Create Embedded Test

```
cleanstart=no genmodeinitonly=no
seqdef=jtag access mode initialization filename
```

These keywords enable use of this manually updated mode initialization sequence file in memory built-in self-test pattern generation for JTAG access patterns.

The following keywords enable use of a manually updated mode initialization sequence file in memory built-in self-test pattern generation for direct access patterns:

```
cleanstart=no genmodeinitonly=no
seqdefdirect=direct_access_mode_initialization_filename
```

The keyword <code>genscriptsonly=yes</code> enables the generation of the scripts executed within the <code>create\_embedded\_test</code> command but avoids actually executing them. This provides expert users more opportunity to vary the parameters of execution of the command.

The BSDLPKGPATH=colon\_separated\_directories keyword supports overriding the default BSDL package used within the Encounter Test installation.

### **Tester Description Rule Keywords**

When the default memory built-in self-test tester description rule is not appropriate for pattern generation, three keywords exist which support varying degrees of control.

maxsupportedclocks=positive\_integer is used to control the number of clocks that may be simultaneously controlled by the tester in a given tester cycle.

maxclockpulses=positive\_integer specifies the maximum number of clock pulses per tester cycle that may be applied to any of the active clocks in the pattern. These two keywords may reduce the current values of the active tester description rule, but not exceed them.

The keyword testerdescriptionrule= $TDR_path/TDR_filename$  is used to replace the default tester description rule for the pattern generation. If this keyword is specified, all mode definition files used for test modes created by create\_embedded\_test are copied from the default location,  $installation_dir/defaults/rules/modedef$ , to the working directory. These copies of the mode definition files are then modified, so the Tester\_Description\_Rule entry points to the specified tester description rule file.

If the testerdescriptionrule keyword is specified, <code>TDR\_filename</code> is added to the default test mode names created by <code>create\_embedded\_test</code>. Refer to the following sections for more information on file name changes:

- "Assign Files" on page 29
- <u>"Mode Initialization Sequences"</u> on page 29

Create Embedded Test

■ "File System Updates" on page 36

# **Pattern Generation Keywords**

These keywords control the class of patterns and execution schedule followed during generation of the memory built-in self-test patterns during excecution of create\_embedded\_test. createpatterns selects one or more pattern classes for generation and the corresponding \*schedule keyword selects the desired execution schedule. Each \*schedule keyword allows for a fully custom schedule to be selected with the exception of the directschedule keyword or one of four broader engine/device schedule values.

Table 4-1 createpatterns Keyword Relationship to Scheduling Keywords

| createpatterns value | corresponding *schedule |
|----------------------|-------------------------|
| bypass               | prodschedule            |
| production           | prodschedule            |
| diagnostic           | diagschedule            |
| bitmap               | bitmapschedule          |
| poweron              | directschedule          |
| burnin               | directschedule          |
| redundancy           | redundschedule          |

**Table 4-2 Scheduling Keyword Value Descriptions** 

| *schedule value   | Memory BIST execution schedule                |  |
|-------------------|-----------------------------------------------|--|
| custom            | fully customizable execution schedule         |  |
| parallel_parallel | directive to schedule all engines in parallel |  |
|                   | and all devices in each engine in parallel    |  |
| parallel_serial   | directive to schedule all engines in parallel |  |
|                   | and all devices in each engine in series      |  |
| serial_parallel   | directive to schedule all engines in series   |  |
|                   | and all devices in each engine in parallel    |  |

Create Embedded Test

| *schedule value | Memory BIST execution schedule           |  |
|-----------------|------------------------------------------|--|
| serial_serial   | schedule all engines in series           |  |
|                 | and all devices in each engine in series |  |

The failurelimit=positive\_integer keyword enables the test engineer to place a limit on the number of pause-and-resume iterations executed within the diagnostic and redundancy pattern classes.

The buildtestmode keyword allows you to select if the testmodes created by create\_embedded\_test for pattern generation are built or reused. You might want to execute create\_embedded\_test for a specific group of patterns, and then execute another invocation for different pattern types. By default, the testmodes used for pattern generation are built during each invocation of create\_embedded\_test. When existing testmodes are built again, any previously existing experiments are deleted automatically by the build\_testmode command. To keep all experiments available for a testmode, use buildtestmode=no to force create embedded\_test to reuse the testmodes.

### **Design Verification Keywords**

These keywords are only accessible from within an RTL Compiler session when the write\_mbist\_testbench command is invoked. They exist to permit memory built-in self-test generation of Verilog testbench patterns. outputverilog=yes enables Verilog patterns to be exported from Encounter Test and

outputverilogdir=verilog\_pattern\_directory identifes the location where the files are written.

# **Manufacturing Test Keywords**

testblockname=string enables the test engineer to indicate a string uniquely identifying a link between the create\_embedded\_test exported patterns and the tester data log created in manufacturing test. Refer to "Manufacturing Test Support" on page 65 for more information.

splitretentionpatterns=yes controls the manner in which patterns are generated that contain the checkerboard-retention algorithm. The original pattern is divided into multiple pattern subsets created to allow the test engineer to vary test environment variables between subsets. Refer to <u>"Production Retention Pattern"</u> on page 51 for more information.

Create Embedded Test

# **Assign Files**

create\_embedded\_test typically generates the necessary assign files for its own pattern generation based on interface file content. However, there may be situations where these need enhancement by the designer. In such situations they may be edited in place and used by specifying cleanstart=no on the create\_embedded\_test command line.

Table 4-3 Assign File Descriptions

| File Name                           | File Name Content Usage |                                           |
|-------------------------------------|-------------------------|-------------------------------------------|
| assignfile.design.patt_gen1         | JTAG pins               | JTAG access patterns                      |
|                                     | DFT configuration pins  |                                           |
|                                     | clock pins              |                                           |
| assignfile.design.mda <sup>1</sup>  | clock pins              | direct access patterns                    |
| assignfile.design.1149 <sup>1</sup> | JTAG pins               | Encounter Test boundary scan verification |

<sup>&</sup>lt;sup>1</sup>If the keyword testerdescriptionrule=*TDR\_path/TDR\_filename* is used, the file name is suffixed with *\_TDR\_filename*. If multiple instructions are detected based on the interfacefiledir and interfacefilelist keywords being specified, then the string *design* becomes *design\_instruction-set-index*. The instruction set index is extracted from the pattern control file name. For example, if the pattern control file specified is *design* 1 pattern control.txt, then the instruction set index would be 1.

# **Mode Initialization Sequences**

An Encounter Test test mode initialization sequence is used to establish a defined state of the design under test. create\_embedded\_test generates the necessary sequences based on its knowledge of the design and the pattern requirements. This includes

- establishing the state of test control pins defined in the RTL Compiler session,
- initializing the state of any JTAG controller and compliance enable pins,
- initializing the state of any memory built-in self-test direct access mechanism,
- and initializing the state of clock paths into the memory built-in self-test logic.

Create Embedded Test

If the designer has additional requirements which must be satisfied, such as using the JTAG controller to establish a design for test control mode or locking a PLL for use as a clock source in memory built-in self-test, these can be added manually to the sequences in their predefined filesystem location and used by create\_embedded\_test.

Table 4-4 Mode Initialization Sequence Usage

| File Name                               | Usage                                                                                |
|-----------------------------------------|--------------------------------------------------------------------------------------|
| TBDseqPatt.design.patt_gen <sup>1</sup> | JTAG access patterns initialization sequence                                         |
| TBDseqPatt.design.patt_gen_no_reset1    | intermediate JTAG access patterns; places the JTAG controller in Run-Test-Idle state |
| $	ext{TBDseqPatt.} design. 	ext{mda}^1$ | direct access patterns initialization sequence                                       |
| TBDseqPatt.design.1149 <sup>1,2</sup>   | Encounter Test boundary scan verification initialization sequence                    |

<sup>&</sup>lt;sup>1</sup>If the keyword testerdescriptionrule=*TDR\_path/TDR\_filename* is used, the file name is suffixed with *\_TDR\_filename*. If multiple instructions are detected based on the interfacefiledir and interfacefilelist keywords being specified, then the string design becomes design\_instruction-set-index. The instruction set index is extracted from the pattern control file name. For example, if the pattern control file specified was design\_1\_pattern\_control.txt, then the instruction set index would be 1.

# **Pattern Classes**

Patterns are classified in general terms by their execution time and failure analysis capability. In general terms, as the granularity of the failure analysis increases, the execution time increases. Memory built-in self-test patterns can be generated for a design, be it the block level or full chip, in most cases.

Table 4-5 Block and Chip Level Pattern Class Support

| Pattern Class         | Block-level<br>Support | Chip-level Support |
|-----------------------|------------------------|--------------------|
| bypass (connectivity) | yes                    | yes                |

<sup>&</sup>lt;sup>2</sup>In the mode initialization file created for boundary scan verification, all of the clocks used by MBIST insertion and unused clocks are set to their inactive value.

Create Embedded Test

| Pattern Class          | Block-level<br>Support | Chip-level Support |
|------------------------|------------------------|--------------------|
| production             | yes                    | yes                |
| retention (production) | yes                    | yes                |
| diagnostic             | yes                    | yes                |
| bitmap                 | no                     | yes                |
| retention (bitmap)     | no                     | yes                |
| direct access          | yes                    | yes                |
| repair                 | no                     | yes                |

For the experiment names in the pattern classes which appear below, the <code>clock-source</code> variable has a value based on the source of the memory built-in self-test clock selected for pattern generation:

■ mtclk

clock-source = design-port-name engine-clock-frequency

■ stclk

clock-source = design-port-name

■ internal clock source

clock-source = ICS design-port-name

# **Bypass (connectivity)**

The bypass pattern, selected with <code>createpatterns=bypass</code>, performs memory initialization in SRAMs, simply writing zeroes to all locations, while performing no memory accesses to any selected ROMs. This rudimentary pattern is intended to verify the controllability and observability of the memory built-in self-test logic.

Bypass pattern scheduling restrictions include the clock source and frequency.

Experiments are created within Encounter Test 1149\_patt test mode using the following naming convention:

MBIST ATE BYPASS positive-integer clock-source

Create Embedded Test

#### **Production**

The production pattern, selected with createpatterns=production, performs the execution of the specified algorithms in each memory BIST engine on its associated scheduled devices. Failure recording is limited to identifying failing memory devices as each selected algorithm executes once per scheduled device.

Production pattern scheduling restrictions include the clock source and frequency.

Experiments are created within Encounter Test 1149\_patt test mode using the following naming convention:

```
MBIST_ATE_PROD_positive-integer_clock-source
```

#### Retention

The retention pattern is based on the selection of the checkerboard-retention algorithm for the scheduled devices when selected as part of the createpatterns=production execution of create\_embedded\_test. When selected as part of the production pattern it can be combined with other algorithms in the same generated pattern. Failure recording is limited to identifying failing memory devices as each selected algorithm executes once per scheduled device.

Retention production pattern scheduling restrictions include the clock source and frequency.

This pattern does not allow for user intervention at the points in the retention algorithm where the test pauses. Experiments are created within Encounter Test 1149\_patt test mode using the following naming convention:

```
MBIST ATE RETENTION CONTROLLER positive-integer clock-source
```

If createpatterns=production is combined with splitretentionpatterns=yes the pattern allows for user intervention at the points in the retention algorithm where the test pauses. Experiments are created within Encounter Test 1149\_patt test mode using the following naming convention:

```
MBIST_ATE_RETENTION_CONTROLLER_positive-integer_clock-source_RUN

MBIST_ATE_RETENTION_CONTROLLER_positive-integer_clock-source_CONTINUE_1

MBIST_ATE_RETENTION_CONTROLLER_positive-integer_clock-source_CONTINUE_2

MBIST_ATE_RETENTION_CONTROLLER_positive-integer_clock-source_CONTINUE_3

MBIST_ATE_RETENTION_CONTROLLER_positive-integer_clock-source_CONTINUE_4

MBIST_ATE_RETENTION_CONTROLLER_positive-integer_clock-source_DIAGNOSE
```

<sup>&</sup>lt;sup>1</sup>These are generated as required by the set of scheduled memory characteristics.

Create Embedded Test

Refer to "Production Retention Pattern" on page 51 for more information.

The retention pattern is based on the selection of the checkerboard algorithm for the scheduled devices when selected as part of the createpatterns=bitmap execution of create\_embedded\_test. When selected as part of the bitmap pattern it cannot be combined with other algorithms in the same generated pattern. Failure recording identifies failing memory devices, addresses, bits/columns, and bit values.

Retention bitmap pattern scheduling restrictions include the clock source and frequency, and the separation of 2rw devices from {1rw, mrnw} devices due to algorithmic differences.

This pattern does not allow for user intervention at the points in the retention algorithm where the test pauses. Experiments are created within Encounter Test 1149\_patt test mode using the following naming convention:

```
MBIST_ATE_BITMAP_positive-integer_clock-source
```

If createpatterns=bitmap is combined with splitretentionpatterns=yes the pattern allows for user intervention after the first three sequence iterators in the algorithm for each diagnostic slice implemented in the memory built-in self-test logic. Experiments are created within Encounter Test 1149 patt test mode using the following naming convention:

```
MBIST_ATE_BITMAP_positive-integer_clock-source_diagnostic-slice-iteration_1
MBIST_ATE_BITMAP_positive-integer_clock-source_diagnostic-slice-iteration_2
MBIST_ATE_BITMAP_positive-integer_clock-source_diagnostic-slice-iteration_3
MBIST_ATE_BITMAP_positive-integer_clock-source_diagnostic-slice-iteration_4
```

Refer to "Bitmap Retention Pattern" on page 56 for more information.

# Diagnostic

The diagnostic pattern, selected with createpatterns=diagnostic, performs the execution of the specified algorithms in each memory BIST engine on its associated scheduled devices. Failure recording identifies failing memory devices, addresses, and bits/columns based on the capabilities of the inserted memory built-in self-test structures for each of the scheduled devices. The diagnostic patterns rely upon a pause-and-resume failure detection mechanism in the memory built-in self-test hardware to gather the failing data. The failurelimit=positive\_integer places an upper bound on the number of failures detected in a given memory device under test.

Diagnostic pattern scheduling restrictions include the clock source and frequency, the physical row and column structure, the read delay, and the number of diagnostic slices associated with the devices.

Create Embedded Test

Experiments are created within Encounter Test 1149\_patt test mode using the following naming convention:

MBIST\_ATE\_DIAG\_CONTROLLER\_clock-source\_integer\_integer

#### **Bitmap**

The bitmap pattern, selected with createpatterns=bitmap, performs the execution of the specified algorithm in each memory BIST engine on its associated scheduled devices. Failure recording identifies failing memory devices, addresses, bits/columns, and bit values based on the capabilities of the inserted memory built-in self-test structures for each of the scheduled devices. The bitmap patterns rely upon a stop-after-read failure detection mechanism in the memory built-in self-test hardware to gather the failing data. This resutls in a test that does not run at system speeds, but ensures the algorithm executes once per diagnostic slice for each memory device under test.

If bitmap patterns are selected and the clock frequencies at the port and the hookup pin are different, then a warning message is generated by <code>create\_embedded\_test</code>, and bitmap patterns are not generated. Only a 1:1 clock ratio between the port and hookup pin is supported for this pattern class.

Bitmap pattern scheduling restrictions include the clock source and frequency, each algorithm must be scheduled individually by the designer using <code>create\_embedded\_test</code>, and the constraints identified in the table below.

**Table 4-6 Bitmap Pattern Algorithm Scheduling Constraints** 

| Algorithms                                                             | Constraint                                 | Comments                                                                                                             |
|------------------------------------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| checkerboard<br>march-C enhanced<br>port interaction<br>galloping ones | 2rw devices split<br>from other<br>devices | create_embedded_test enforces this rule and checkerboard-retention is forced to checkerboard                         |
| pseudo-random<br>galloping ones                                        | engine address<br>width <sup>1</sup>       | designer is responsible for scheduling engines with different engine address widths in different groups <sup>1</sup> |
| wordline stripe<br>march-LR'                                           | none                                       | none                                                                                                                 |

<sup>&</sup>lt;sup>1</sup>engine\_address\_width is found in the pattern control file in the design.

Create Embedded Test

Experiments are created within Encounter Test 1149\_patt test mode using the following naming convention:

MBIST\_ATE\_BITMAP\_positive-integer\_clock-source

#### **Direct Access**

The direct access patterns, selected with createpatterns=poweron or createpatterns=burnin, perform the execution of the specified algorithms in each memory BIST engine on its associated scheduled devices. Failure recording is limited to identifying passing or failing designs for poweron patterns only. Poweron patterns run through the applied test once only, reporting status at completion of the test. Burnin patterns run through the applied test repeatedly until the test engineer stops the test.

ROM data load files must embed the seed signature within the high order ROM addresses for direct access patterns. <code>create\_embedded\_test</code> generates replacement ROM data load files for use during pattern generation, which include this seed signature after verifying that all zeroes exist in the required locations. Each modified ROM data load file is written back to the original location with a <code>.seed</code> suffix appended to the filename for use in subsequent processing steps. The number of addresses required for the seed signature in each ROM is determined with the following formula using attributes for that ROM:

```
ceiling[(address width+data width+5)/data width]
```

When both direct access patterns and JTAG patterns are generated for a design, the JTAG patterns utilize the same modified ROM data load files as the direct access patterns.

Direct access pattern scheduling restrictions include the limitations imposed by the tester description rule and the <code>create\_embedded\_test</code> tester description rule keyword overrides. The direct access hardware does not support the <code>checkerboard\_retention</code> algorithm. If the <code>checkerboard\_retention</code> algorithm is chosen, then <code>create\_embedded\_test</code> automatically forces the algorithm to checkerboard.

Experiments are created within Encounter Test mda test mode using the following naming convention:

```
MBIST_ATE_POWERON_positive-integer
MBIST_ATE_BURNIN positive-integer
```

# Repair

The repair pattern, selected with createpatterns=redundancy, performs the execution of the specified algorithms in each memory BIST engine on its associated scheduled devices. Failure recording identifies failing memory devices, addresses, and bits/columns based on

Create Embedded Test

the capabilities of the inserted memory built-in self-test structures for each of the scheduled devices. The diagnostic patterns rely upon a pause-and-resume failure detection mechanism in the memory built-in self-test hardware to gather the failing data. The failurelimit=positive\_integer places an upper bound on the number of failures detected in a given memory device under test.

At present, the repair patterns are limited to built-in repair analysis, calculating a solution for the singular device targeted in this pattern.

Repair pattern scheduling restrictions include the clock source and frequency and a single memory device.

Experiments are created within Encounter Test 1149\_patt test mode using the following naming convention:

```
MBIST_ATE_REPAIR_CONTROLLER_clock-source_integer_integer
```

# **Outputs**

In addition to the assign files, mode initialization sequences, test modes, and experiments <code>create\_embedded\_test</code> generates within Encounter Test, several scripts and support files are generated. The file system updates are noted below. Outputs are generated as requested by the user on the command line of <code>create\_embedded\_test</code>, but all possible files are show here. <code>create\_embedded\_test</code> may also modify in place the input pattern control file when memory built-in self-test changes are made under pattern generation scheduling constraints.

# File System Updates

WORKDIR is an environment variable accessible within Encounter Test. This points to the branch of the directory tree where <code>create\_embedded\_test</code> reads input and writes user required output by default.

```
WORKDIR/testresults/
logs/
. create_embedded_test logs and reports
scripts/
    run.design.1149<sup>2,3</sup>
    run.design.instruction<sup>3</sup>
    run_sim.design.patt_gen<sup>2,3</sup>
    run_sim.design.mda_build_testmode<sup>2,3</sup>
    run_sim.design.mda_read_vectors<sup>2,3</sup>
testmode data/
```

Create Embedded Test

```
MBIST ATE PROD integer clock-source.map1
           sources/
                assignfile.design.1149<sup>2,3</sup>
                assignfile.design.mda<sup>2,3</sup>
                assignfile.design.patt gen<sup>2,3</sup>
                TBDseqPatt.design.bsv<sup>2</sup>,<sup>3</sup>
                TBDseqPatt.design.mda<sup>2,3</sup>
                TBDseqPatt.design.patt gen<sup>2,3</sup>
                TBDseqPatt.design.patt gen no reset<sup>2,3</sup>
                MODE JTAG.design.MBIST instruction name<sup>3</sup>
                TBDseqPatt.design.MBIST instruction name<sup>3</sup>
                TBDpatt.design.*3
^{
m 1} The map files are created in support of data-bit redundancy.
^2 If the keyword testerdescriptionrule= \it TDR\_path/TDR\_file ame is used, the test mode string (located after the design name) in the file name is suffixed with
 TDR filename.
  If multiple instructions are detected based on the interfacefiledir and
interfacefilelist keywords being specified, then the string design becomes design_instruction-set-index. The instruction set index is extracted from the
pattern control file name. For example, if the pattern control file specified was
design 1 pattern control.txt, then the instruction set index would be 1.
```

The information available in the \*.MBIST\_instruction\_name files support test data register analysis within Encounter Test.

## Repeated invocations of create\_embedded\_test

Each invocation of create\_embedded\_test within a given Encounter Test model results in the recreation of the test modes by default, effectively deleting any generated patterns from a previous invocation. This behavior can be changed by specifying buildtestmode=no, causing create\_embedded\_test to reuse the existing testmodes. If multiple invocations are required within a given WORKDIR, then either execute write\_vectors after each invocation of create\_embedded\_test to export the generated experiments for that session, or specify buildtestmode=no after the initial invocation of create\_embedded\_test so that the existing test modes and experiments are retained.

## Invoking create\_embedded\_test from the GUI

The GUI enables access to all command line keyword settings in addition to being able to fully customize the memory built-in self-test execution schedule.

To invoke create\_embedded\_test from GUI, click ATPG-Create Tests-Embedded Test as shown in Figure 4-2 on page 38.

Figure 4-2 ATPG Menu for Create Embedded Test



Figure 4-3 on page 39 displays the Create Embedded Test form.

38

Create Embedded Test

Figure 4-3 Create Embedded Test Form



The Setup For Views tab is selected by default on the Create Embedded Test form.

■ If working with a block level design (no JTAG controller), select the *Block* option and populate the *Block Name* field

Create Embedded Test

- If working with a full-chip design:
  - □ Select the *Topshell* option
  - □ Populate the *Topshell Name* field
  - □ Either select a file or type the file name for the *Bsdl Input File* field.
- Clicking the Interface File Setup button opens the window to select the Interface File Paths and Interface Files. This window is displayed in Figure 4-4 on page 40.

Figure 4-4 Interface File Setup Window



Create Embedded Test

If the design contains ROMs, click the ROM File Setup button to select the ROM Contents Paths and the ROM Contents Files. This window is displayed in Figure 4-5 on page 41.

Figure 4-5 ROM File Setup Window



Clicking the *General* tab on the *Create Embedded Test* form displays the window as shown in <u>Figure 4-6</u> on page 42.

Create Embedded Test

Figure 4-6 General Tab



Select the pattern types to create from the *Create Pattern Types* group. Select the custom mode initialization sequences, if required for JTAG or direct access patterns. Finally, select a schedule from the *Scheduling Type* group for each of the pattern types for which patterns are to be generated.

Create Embedded Test

If a custom scheduling type is selected for any of the patterns, the schedule can be modified using the *Hier View* and *Flat View* tabs. Both of these tabs allow you to view all the engines and devices in the design. <u>Figure 4-7</u> on page 44 displays the *Hier View* window.

Create Embedded Test

Figure 4-7 Hier View Tab



Create Embedded Test

The Scheduling Group Controls tab allows you to customize the algorithms for which the patterns are to be executed. This is based on the pattern type, clock source, and the scheduling group number. Figure 4-8 on page 45 displays the Scheduling Group Controls window.

Figure 4-8 Scheduling Group Controls Tab



After entering the relevant information using the tabs, click *Run* to execute create\_embedded\_test with the specified information.

Create Embedded Test

5

## **Write Vectors**

To export memory built-in self-test patterns from Encounter Test for use in design verification or manufacturing test, use the write\_vectors command. Certain options should be applied for memory built-in self-test patterns.

- compresspatterns=no prevents the events from moving between test cycles, allowing analysis software to reliably predict actions within the memory test patterns.
- cyclecount=yes causes test cycle count informational comments to be added to the generated STIL and WGL output formats.
- keyeddata=yes causes information allowing consistency checks and failure data analysis to be added as comments to the STIL and WGL output formats.

Memory built-in self-test pattern creation relies upon certain relationships between the applied stimulus, pulsed clocks, and measurements within a test cycle. The following inequality must be satisfied using the write\_vectors keywords for proper pattern generation:

```
testpioffset=testbidioffset < teststrobeoffset < testpioffset for JTAG TCK pin
```

The generally recommended values are listed below.

```
testpioffset=testbidioffet=0
teststrobeoffset=0.1*(TCK period)
testpioffset=TCK=0.25*(TCK period)
```

Typical values as they might be found on the write\_vectors command line for a 20MHz JTAG TCK clock follow.

```
testtimeunits=ps \
testpioffset=0 testbidioffset=0 \
testperiod=50000 \
teststrobeoffset=5000 \
testpulsewidth=25000 \
testpioffsetlist=TCK=12500 \
```

Write Vectors

6

## **Pattern Structure**

Memory built-in self-test patterns are comprised of a mode initialization sequence as decribed in <u>"Mode Initialization Sequences"</u> on page 29 followed by a pattern generally comprising:

- setup of the targeted tests using the memory built-in self-test access method,
- execution of the selected memory built-in self-test algorithms under control of the system clocks
- examination of the results using the memory built-in self-test access method.

This chapter describes these sequences, distinguished by access method, direct or 1149 TAP, and pattern class.

## **Direct Access**

Direct access is limited to executing production class patterns, as shown in the following figure, selected with createpatterns=poweron or createpatterns=burnin.

Pattern Structure

Figure 6-1 Direct Access Production Pattern Abstract View



Pattern Structure

## 1149 TAP Access

All pattern classes except direct access can be executed under control of the 1149 TAP controller.

Figure 6-2 1149 TAP Access Production Pattern Abstract View



#### **Production Retention Pattern**

The checkerboard\_retention algorithm must be selected within the create\_embedded\_test execution schedule to apply the memory retention test.

## **Checkerboard\_retention Algorithm Descriptions**

For 1rw memories, the sequence below is executed once in production patterns. For mrnw memories, the sequence below is executed once for each write port in production patterns. MBIST support for mrnw memories is currently limited to mr1w or mr2w.

```
{
W10, inc pause  # Write address space with checkerboard, wait
R10, R10, inc  # Do a double read of each address in the address space
W01, inc pause  # Write address space with inverted checkerboard, wait
```

```
R01, R01, inc  # Do a double read of each address in the address space } {
W01, inc  # this section of the algorithm tests any bit write enables W10, inc bw disabled R01, inc W10, inc w01, inc bw disabled R10, inc W10, inc bw disabled R10, inc bw disabled R10, inc }
```

For 2rw memories, the sequence below is executed once in production patterns.

```
W10P0, inc pause
                    # Write address space with checkerboard via port0, wait
R10P0 & R10P1, R10P0 & R10P1, inc # Double read of each address on each port
W01P0, inc pause # Write address space with inverted checkerboard via port0, wait
R01P0 & R01P1, R01P0 & R01P1, inc # Double read of each address on each port
W10P1, inc pause
                   # Write address space with checkerboard via port1, wait
R10P0 & R10P1, R10P0 & R10P1, inc # Double read of each address on each port
R01P0 & R01P1, R01P0 & R01P1, inc # Double read of each address on each port
W01P0, inc
                    # this section of the algorithm tests any port0 bit write enables
W10P0, inc bw disabled
R01P0 & R01P1, inc
W10P0, inc
W01P0, inc bw disabled
R10P0 & R10P1, inc
W01P1, inc
W10P1, inc bw disabled
                    # this section of the algorithm tests any port1 bit write enables
R01P0 & R01P1, inc
W10P1, inc
W01P1, inc bw disabled
R10P0 & R10P1, inc
```

The create\_embedded\_test command generates one Encounter Test experiment for each generated production retention pattern scheduling group. Within this group, the set of devices are analyzed to determine the number of times the patterns must pause. For 1rw and mr1w devices this number is two. For mr2w and 2rw devices this number is four. Each of these pauses requires a CONTINUE operation. The runtime for each of these CONTINUE operations is minimized based on the set of active memory devices in this scheduling group at the time the algorithm pauses. Additionally, if other algorithms are scheduled for execution following checkerboard\_retention, their runtimes are included in the last CONTINUE operation.

The experiment created by create\_embedded\_test for a production checkerboard\_retention test is

```
MBIST ATE RETENTION CONTROLLER integer clock-source
```

Pattern Structure

A fixed retention period is inserted by the software for this algorithm. This retention period is based on the following factors:

- The sharing of memories when processing this algorithm. For example, if two memories are sharing the same controller and they have different address widths, then the memory with the smaller address space will pause first, waiting for the second to complete its memory write operation.
- The number of TCK clock pulses needed to leave the Run-Test-Idle (RTI) state, load the CONTINUE\_MBIST instruction, and return back to the RTI state, in which the MBIST controllers will start reading the memory. The variance from one design to another for this operation is the difference in lengths of the instruction register in the JTAG module.
- The frequency of TCK feeding the JTAG module defined when exporting the patterns from Encounter Test with the write\_vectors command. Changing the frequency will directly affect the retention period.
- The minimum retention period required for memory testing is a function of the technology and memory provider.

Additional delay can be included with the following procedure:

- 1. Write the pattern in TBDpatt format.
- 2. Copy the RTI-> CONTINUE\_MBIST->RTI method.
- **3.** Place the first occurrence in a repeat statement.
- **4.** Change the ending of the first occurrence to bypass the RTI state.
- **5.** Read pattern back into Encounter Test.
- **6.** Write the pattern back out in the vector format of choice.

The experiments created by create\_embedded\_test splitretentionpatterns=yes for a production checkerboard\_retention test are

```
MBIST_ATE_RETENTION_CONTROLLER_integer_clock-source_RUN
MBIST_ATE_RETENTION_CONTROLLER_integer_clock-source_CONTINUE_1
MBIST_ATE_RETENTION_CONTROLLER_integer_clock-source_CONTINUE_2
MBIST_ATE_RETENTION_CONTROLLER_integer_clock-source_CONTINUE_3
MBIST_ATE_RETENTION_CONTROLLER_integer_clock-source_CONTINUE_4
MBIST_ATE_RETENTION_CONTROLLER_integer_clock-source_DIAGNOSE

1 These are generated when required by the memory device characteristics.
```

Though there are four to six experiments in this case, it is really one segmented pattern. All must be applied on the tester or within simulation for the MBIST algorithm to complete properly. Prior to merging the pattern segments, they must be modified using the Encounter Test contrib script, fix\_production\_splitretentionpatterns. The command help follows.

#### Description:

This script fixes MBIST production checkerboard\_retention patterns that have been created using the splitretentionpatterns=yes keyword. Before the individual patterns can be merged together, several updates must be made to the patterns. This script will make the necessary changes to allow for proper merging.

After successful completion of the script, the patterns may then be merged together.

#### Options:

```
-initial verilog data file <file> -> When the patterns are merged together,
                                    this pattern contains the mode init
                                    sequence. (suffixed with RUN by default)
-verilog data files <file>
                                  -> Verilog data file(s) to modify
-initial stil vector file <file> -> When the patterns are merged together,
                                    this pattern contains the mode init
                                    sequence. (suffixed with RUN by default)
-stil vector files <file>
                                  -> STIL vector file(s) to modify
-initial wgl vector file <file>
                                  -> When the patterns are merged together,
                                    this pattern contains the mode init
                                    sequence. (suffixed with RUN by default)
-wgl vector files <file>
                                  -> WGL vector file(s) to modify
Example: fix production splitretentionpatterns -verilog data files
VER*RETENTION CONTROLLER 1 ref clka CONTINUE *.data*
         fix production splitretentionpatterns -verilog data files
VER*RETENTION CONTROLLER 1 ref clka DIAGNOSE*.data*
         fix production splitretentionpatterns -initial verilog data file
VER*RETENTION CONTROLLER 1 ref clka RUN*.data*
```

For the set of devices active in the test the appropriate number of \*\_CONTINUE\_[1-4] segments are generated, and all these pattern segments must be merged to complete the retention algorithm. As described earlier, one pause occurs when the checkerboard pattern is written and the other pause occurs when the inverted checkerboard pattern is written, and for each write port. Tester directives may be inserted between the pattern segments as they are merged, but they should not alter the number of test cycles executed.

## **Design Verification**

Note that Verilog patterns have two files per segmented experiment, the testbench, typically including a mainsim.v suffix in the filename, and the data values, typically containting a data.\*.verilog suffix in the filename. When merging Verilog patterns, the data values files must be merged into a single file to ensure proper operation. Attempts to reference

multiple TESTFILE[1-99] in the testbench result in the introduction of X values on all design input pins between test file executions as the testbench assumes the test files are independent.

### **Manufacturing Test**

Results generated using Automated Test Equipment must be converted to chip-pad-pattern (CPP) format prior to analysis with Encounter Test analyze\_embedded\_test command. The original STIL or WGL pattern created containing the checkerboard\_retention test must be used in the conversion process from tester cycles to Encounter Test odometers to ensure accurate analysis.

Figure 6-3 1149 TAP Access Diagnostic Pattern Abstract View



Pattern Structure

Figure 6-4 1149 TAP Access Bitmap Pattern Abstract View



## **Bitmap Retention Pattern**

The checkerboard algorithm must be selected within the <code>create\_embedded\_test</code> execution schedule to apply the bitmap memory retention test. No fixed retention delay period is inserted by the software for this algorithm. Any retention period must be inserted where necessary by the test engineer using tester directives during pattern merging.

## **Checkerboard Algorithm Descriptions**

For 1rw memories, the sequence below is executed once per diagnostic slice. For mrnw memories, the sequence below is executed once per diagnostic slice per write port, called an iteration.

| {             |                                                         |   |
|---------------|---------------------------------------------------------|---|
| W10, inc      | # Write address space with checkerboard                 |   |
| R10, R10, inc | # Do a double read of each address in the address space | 9 |

```
W01, inc
R01, R01
R01, inc
# Write address space with inverted checkerboard
# Do a double read of each address in the address space
}
{
W01, inc
enables
W10, inc bw disabled
R01, inc
W10, inc
W01, inc bw disabled
R10, inc
}
# Write address space with inverted checkerboard
# Do a double read of each address in the address space
# this section of the algorithm tests any bit write
# This section of the algorithm tests any bit write
# Do a double read of each address in the address space
# This section of the algorithm tests any bit write
# Do a double read of each address in the address space
# This section of the algorithm tests any bit write
# Do a double read of each address in the address space
# This section of the algorithm tests any bit write
# Do a double read of each address in the address space
# This section of the algorithm tests any bit write
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address space
# Do a double read of each address in the address in the
```

For 2rw memories, the sequence below is executed once per diagnostic slice, called an iteration.

```
W10P0, inc
                                     # Write address space with checkerboard
via port0
R10P0 & R10P1, R10P0 & R10P1, inc # Double read of each address on each port
W01P0, inc
                                    # Write address space with inverted
checkerboard via port0
R01P0 & R01P1, R01P0 & R01P1, inc # Double read of each address on each port
W10P1, inc
                                    # Write address space with checkerboard via
port1
R10P0 & R10P1, R10P0 & R10P1, inc # Double read of each address on each port
W01P1, inc
                                   # Write address space with inverted
checkerboard via port1
R01P0 & R01P1, R01P0 & R01P1, inc # Double read of each address on each port
W01P0, inc
                                    # this section tests any port0 bit write
enables
W10P0, inc bw disabled
R01P0 \& R01P1, inc
W10P0, inc
W01P0, inc bw disabled
R10P0 & R10P1, inc
W01P1, inc
                                   # this section tests any port1 bit write
enables
W10P1, inc bw disabled
R01P0 & R01P1, inc
W10P1, inc
W01P1, inc bw disabled
R10P0 & R10P1, inc
```

The <code>create\_embedded\_test</code> command generates one Encounter Test experiment for each generated bitmap checkerboard pattern scheduling group. <code>create\_embedded\_test</code> <code>splitretentionpatterns=yes</code> command generates four Encounter Test experiments for each iteration for each generated bitmap pattern scheduling group as delimited by the double underlines in the preceding checkerboard algorithm descriptions.

The experiment created by create embedded test for a bitmap checkerboard test is

57

```
MBIST ATE BITMAP integer clock-source
```

The experiments created by create\_embedded\_test splitretentionpatterns=yes for a bitmap checkerboard test are named as follows

```
MBIST ATE BITMAP integer clock-source diagnostic-slice-iteration segment
```

For example, assuming two iterations are required for the memories being tested, the experiments created by create\_embedded\_test splitretentionpatterns=yes for a bitmap checkerboard test are

```
MBIST_ATE_BITMAP_integer_clock-source_1_1
MBIST_ATE_BITMAP_integer_clock-source_1_2
MBIST_ATE_BITMAP_integer_clock-source_1_3
MBIST_ATE_BITMAP_integer_clock-source_1_4
MBIST_ATE_BITMAP_integer_clock-source_2_1
MBIST_ATE_BITMAP_integer_clock-source_2_2
MBIST_ATE_BITMAP_integer_clock-source_2_3
MBIST_ATE_BITMAP_integer_clock-source_2_4
```

Though there are eight experiments in this case, it is really one segmented pattern. All must be applied on the tester or within simulation for the MBIST algorithm to complete properly. Prior to merging the pattern segments, they must be modified using the Encounter Test contrib script, fix\_bitmap\_splitretentionpatterns. The command help follows.

#### Description:

This script fixes MBIST bitmap checkerboard patterns that have been created using the splitretentionpatterns=yes keyword. Before the individual patterns can be merged together, several updates must be made to the patterns. This script will make the necessary changes to allow for proper merging. Note that the initial pattern file must be specified separately from the rest of the patterns.

After successful completion of the script, the patterns may then be merged together.

#### Options:

### **Design Verification**

Note that Verilog patterns have two files per segmented experiment, the testbench, typically including a mainsim.v suffix in the filename, and the data values, typically containting a data.\*.verilog suffix in the filename. When merging Verilog patterns, the data values files must be merged into a single file to ensure proper operation. Attempts to reference multiple TESTFILE[1-99] in the testbench result in the introduction of X values on all design input pins between test file executions as the testbench assumes the test files are independent.

Proper verification of the merged bitmap retention patterns can only be accomplished without fault injection, correctly resulting in no simulation miscompares. Fault detection cannot be verified directly using simulation logs with the merged patterns due to the changes in the odometer values when the pattern is split into segments.

## **Manufacturing Test**

Results generated using Automated Test Equipment must be converted to chip-pad-pattern (CPP) format prior to analysis with Encounter Test <code>analyze\_embedded\_test</code> command. The original STIL or WGL pattern created containing the checkerboard test must be used in the conversion process from tester cycles to Encounter Test odometers to ensure accurate analysis.

Figure 6-5 1149 TAP Access ROM Production Pattern Abstract View



### Test algorithm:

- create\_embedded\_test uses ROM data load file to compute seed signature for MISR to achieve all zeroes result if good test
- Pattern loads seed signature into MISR via TAP access or designer stores in top ROM address locations when direct access is enabled
- Pattern reads ROM from maximum address down to 0, then 0 up to maximum less seed addresses, if present, compressing data into the MISR

Pattern Structure

Figure 6-6 1149 TAP Access ROM Diagnostic Pattern Abstract View



## Test algorithm:

- create\_embedded\_test uses ROM data load file for each address from 0 to maximum
- Pattern loads MISR with addressed location contents, reads ROM, compares and examines result with all zeroes result yielding good test at each location

Pattern Structure

7

## **Design Verification Support**

### **Pattern Simulation**

Verilog testbenches suitable for simulation of the memory built-in self-test patterns for a design can be generated directly from an RTL Compiler session by using write\_mbist\_testbench or within an Encounter Test session after executing create\_embedded\_test by using write\_vectors language=verilog. Using Incisive Enterprise simulation logs, it is also possible to generate chip-pad-pattern data and tester data logs. For certain analyses to proceed correctly, the exported Verilog testbenches require subsequent modification using contrib scripts supplied in the Encounter Test installation. This enables verification of pattern execution within the designer's simulation environment as well as verification of the *simulation-generated* manufacturing test output.

Stuck-at fault injection within memory models coupled with failure analysis is also possible with some user modification of the Verilog memory models and fully supported in the verification environment.

The Encounter Test analyze\_embedded\_test command is the results analysis tool.

#### 1149 Verification

To execute <code>verify\_11491\_boundary</code> within Encounter Test to validate the memory built-in self-test JTAG instructions on a full chip design, the test mode must be created using the <code>TBDseqPatt.design.1149</code> file generated by <code>create\_embedded\_test</code> to properly initialize the state of the design.



If the IEEE1149.1 TAP clock is selected as a clock source for a target group, miscompares may arise in 1149 boundary scan verification of memory built-in self-test instructions due to a transition through Run-Test-Idle in the test sequence between the Update-IR and Select-DR-

**Design Verification Support** 

Scan. This transition is not part of the generated memory built-in self-test execution sequence and, consequently, design verification does not encounter a similar problem.

8

# **Manufacturing Test Support**

A mechanism is required to correlate the patterns generated by Encounter Test create\_embedded\_test with the result logs generated during memory test in manufacturing and subsequently analyzed by Encounter Test's analyze\_embedded\_test. The defined mechanism relies on a pointer, the create\_embedded\_test testblockname, being embedded within the STIL or WGL files exported from Encounter Test using write\_vectors keyeddata=yes. The keyed data stored within the exported patterns is of the following format:

MBISTFailDataSync = "pattern-control-filename pattern-class clock-source scheduling-index testblockname algorithm-list clkstep-vector odometer"

- pattern-control- filename is the pattern control file in the interface file set used in the invocation of the create\_embedded\_test command
- pattern-class is
  - production covers production, production retention
  - □ diagnostic
  - □ romdiagnostic covers ROM diagnostics
  - □ bitmap covers bitmap, bitmap retention
  - poweron
  - □ burnin
- clock-source is
  - □ stclk
  - □ mtclk
  - □ itclk
- scheduling-index is the scheduling group for the appropriate pattern-class and clock-source in the pattern control file

Manufacturing Test Support

- testblockname must be unique across the patterns generated and applied to a design and is supplied by the test engineer
- algorithm-list is the set of algorithms executed in the generated pattern as specified in the insert\_dft mbist command input configuration file and *romtest* for ROMs
- clkstep-vector is a binary string indicating which devices in the pattern control file are active (1) and inactive (0) in this pattern;
  - The string is ordered left to right to correlate with the devices top to bottom in the pattern control file.
- odometer contains the first measure statement in bitmap patterns; otherwise it has a value of zero.

The manufacturing memory test data log entries must identify the memory built-in self-test patterns by using testblockname specified when create\_embedded\_test generated the patterns. This data log must be converted to chip-pad-pattern data prior to Encounter Test analyze\_embedded\_test processing.

The STIL or WGL files exported from Encounter Test using write\_vectors must use the keyword cyclecount=yes. This keyword causes comments to be printed in the patterns indicating the current cycle count. These comments are required when using the prepare memory failset command.

Manufacturing Test Support

## **Pattern-related Data Flows**

The data flow relevant to several pattern classes through manufacturing test and data log analysis is shown in the following sections. Cadence capabilities and customer responsibilities are identified in these flows. RC represents RTL Compiler and ET represents Encounter Test applications in the figures.

Figure 8-1 Production Pattern Data Flow



Figure 8-2 Production Pattern with Data Bit Redundancy Data Flow



Manufacturing Test Support

Figure 8-3 Diagnostic Pattern Data Flow



Figure 8-4 Bitmap Pattern Data Flow



Manufacturing Test Support

## **Data Bit Redundancy Support**

If data bit redundancy is enabled for a device, then mapping files are created that indicate the tester cycle where a particular bit is measured. For each bit of the device, each read port is listed, along with the measure port and the tester cycle. These mapping files are located in the <code>workdir/testresults/testmode\_data</code> directory. The files are named as <code>experiment-name.map</code>.

## Example 8-1 Contents MBIST\_ATE\_PROD\_1\_REF\_CLKA.map

In this example, a failure of bit 0 of device /TopBlock/I1d2/I1m2/sram is measured on the port jtag\_mbist\_tdo will be detected on read port 0 at tester cycle 2213775 and on read port 1 at tester cycle 2213783. A failure of bit 1 will be detected on read port 0 at tester cycle 2213776 and on read port 1 at tester cycle 2213784.

Manufacturing Test Support