#### Lab 2: Advanced synthesis

- Copy "LAB1" directory to a one named as "LAB2", and then go inside "LAB2":
  - o cp -r LAB1 LAB2
  - o cd LAB2

### Lab 2a: Clock Gating

- Now, add the "gate clock" option to your first compile:
  - o compile\_ultra -gate\_clock
- Check the typical reports (add the clock gating ones) and compare with previous stage.

### Lab 2b: Optimize registers

- Check the number of flip flops in your design ("size\_of\_collection" and "all\_registers").
- Now, run "optimize registers" over your design and check again the number of registers:
  - o optimize\_registers
- Check the typical reports again and compare with previous stage.

## Lab 2c: Incremental and optimize\_netlist -area

- Run an "incremental compile" to do incremental synthesis over the design:
  - o compile\_ultra -incremental -gate\_clock
- Check the typical reports again and compare with previous stage.
- Then, apply the command to optimize the area of your netlist:
  - o optimize\_netlist -area
- Check the typical reports again and compare with previous stage.

### Lab 2d: Change names

- Apply the "change names" command before writing your final design.
  - o change\_names -rule verilog

# Lab 2e: 16bit and define the final clock period

- Change your bus size to 16 and the clock period to 45 [ns].
- Rerun the flow just created, review the reports, save your design and now you are ready for next part of the course (Place and Route using IC Compiler).