# Andrew Ybarra

Digital Circuits Design Project

# **Table of Contents**

| Purpo  | se                    | 3  |
|--------|-----------------------|----|
| Pre La | ıb                    | 3  |
| -      | State Graph           | 3  |
| -      | State Table           | 3  |
| -      | Near Optimum Approach | 4  |
| -      | Using a D flip flop   | 5  |
| -      | Using a JK flip flop  | 6  |
| -      | Test Plan             | 7  |
| Proce  | dure                  | 7  |
| Data   |                       | 8  |
| -      | D flip flop circuit   | 8  |
| -      | JK flip flop circuit  | 9  |
| -      | Recorded Data         | 10 |
| Result | s                     | 10 |
| Conclu | ısion                 | 10 |

## <u>Purpose</u>

To design a circuit that will examine exactly a four-bit sequence using the techniques we have learned this semester. It will examine a serial stream of bits to detect the sequence given to locate.

## Pre Lab

### STATE GRAPH



## STATE TABLE

| Present State | Next  | Out   | Output |   |  |
|---------------|-------|-------|--------|---|--|
|               | X = 0 | X = 1 |        |   |  |
| Α             | В     | С     | 0      | 0 |  |
| В             | В     | С     | 0      | 0 |  |
| С             | В     | С     | 0      | 0 |  |
| D             | В     | С     | 0      | 0 |  |
| Е             | В     | С     | 0      | 0 |  |
| F             | В     | С     | 0      | 1 |  |
| G             | В     | С     | 0      | 0 |  |

### NEAR OPTIMUM APPROACH

II. 
$$(B C) (E D) (E E) (F G) (G G) (A A) (A A)$$

Karnaugh Map

| C  |   |   |
|----|---|---|
| AB | 0 | 1 |
| 00 | Α | X |
| 01 | В | С |
| 11 | F | G |
| 10 | D | Е |

Once the optimized Karnaugh Map was created, we are able to create a new state table that consisted with the optimized present states and next states to achieve our goal of obtaining the sequence.

# USING A D TYPE FLIP FLOP

|   |   |   |       | X = 0 | )     |       | X = 1 | -     |         | X = 0 |         |         | X = 1 | _                 |
|---|---|---|-------|-------|-------|-------|-------|-------|---------|-------|---------|---------|-------|-------------------|
| Α | В | С | $A^+$ | $B^+$ | $C^+$ | $A^+$ | $B^+$ | $C^+$ | $D_{A}$ | $D_B$ | $D_{C}$ | $D_{A}$ | $D_B$ | $D_{\mathcal{C}}$ |
| 0 | 0 | 0 | 0     | 1     | 0     | 0     | 1     | 1     | 0       | 1     | 0       | 0       | 1     | 1                 |
| 0 | 0 | 1 | Х     | Χ     | Χ     | Х     | Χ     | Χ     | Х       | Χ     | Χ       | Х       | Χ     | Χ                 |
| 0 | 1 | 0 | 1     | 0     | 1     | 1     | 0     | 0     | 1       | 0     | 1       | 1       | 0     | 0                 |
| 0 | 1 | 1 | 1     | 0     | 1     | 1     | 0     | 1     | 1       | 0     | 1       | 1       | 0     | 1                 |
| 1 | 0 | 0 | 1     | 1     | 0     | 1     | 1     | 1     | 1       | 1     | 0       | 1       | 1     | 1                 |
| 1 | 0 | 1 | 1     | 1     | 1     | 1     | 1     | 1     | 1       | 1     | 1       | 1       | 1     | 1                 |
| 1 | 1 | 0 | 0     | 0     | 0     | 0     | 0     | 0     | 0       | 0     | 0       | 0       | 0     | 0                 |
| 1 | 1 | 1 | 0     | 0     | 0     | 0     | 0     | 0     | 0       | 0     | 0       | 0       | 0     | 0                 |

| BC |    |    |    |    |
|----|----|----|----|----|
| XA | 00 | 01 | 11 | 10 |
| 00 | 0  | X  | 1  | _1 |
| 01 | 1  | 1  | 0  | 0  |
| 11 | 1  | 1  | 0  | 0  |
| 10 | 0  | X  | 1  | 1  |

| BC |    |    |    |    |
|----|----|----|----|----|
| XA | 00 | 01 | 11 | 10 |
| 00 | 4  | X  | 0  | 0  |
| 01 | 1  | 1  | 0  | 0  |
| 11 | 1  | 1  | 0  | 0  |
| 10 | f  | _X | 0  | 0  |

$$D_A = AB' + A'B$$

| $D_{P}$ | = | B |
|---------|---|---|
|         |   |   |

| Be | C   |    |    |    |
|----|-----|----|----|----|
| XA | 00  | 01 | 11 | 10 |
| 00 | 0 0 | X  | 1  | 1  |
| 0  | 1 0 | 1  | 0  | 0  |
| 1  | 1 1 | 1  | 0  | 0  |
| 10 | 0 1 | X  |    | 0  |

 $D_C = XB' + B'C + A'BC + X'A'B$ 

# USING A JK FLIP FLOP

|   |   |   | X = 0 |       | X = 0 X = 1 |       | X = 0   |      | X = 0 |       | 1     | X = 0 |       |       |   | X = 1 |          |         |           |   |
|---|---|---|-------|-------|-------------|-------|---------|------|-------|-------|-------|-------|-------|-------|---|-------|----------|---------|-----------|---|
| Α | В | С | $A^+$ | $B^+$ | $C^+$       | $A^+$ | $B^{-}$ | + C+ | $J_A$ | $K_A$ | $J_B$ | $K_A$ | $J_c$ | $K_c$ |   | $J_A$ |          | $J_B F$ | $\zeta_A$ |   |
|   |   |   |       |       |             |       |         |      |       |       |       |       |       |       |   |       | <u> </u> | $K_c$   |           |   |
| 0 | 0 | 0 | 0     | 1     | 0           | 0     | 1       | 1    | 0     | Χ     | 1     | Χ     | 0     | Χ     | 0 | Χ     | 1        | Χ       | 1         | Χ |
| 0 | 0 | 1 | Χ     | Χ     | Χ           | Х     | Χ       | Χ    | Χ     | Χ     | Χ     | Χ     | Χ     | Χ     | Х | Χ     | Χ        | Χ       | Χ         | Χ |
| 0 | 1 | 0 | 1     | 0     | 1           | 1     | 0       | 0    | 1     | Χ     | Χ     | 1     | 1     | Χ     | 1 | Χ     | Χ        | 1       | 0         | Χ |
| 0 | 1 | 1 | 1     | 0     | 1           | 1     | 0       | 1    | 1     | Χ     | Χ     | 1     | Χ     | 0     | 1 | Χ     | Χ        | 1       | Χ         | 0 |
| 1 | 0 | 0 | 1     | 1     | 0           | 1     | 1       | 1    | Χ     | 0     | 1     | Χ     | 0     | Χ     | Х | 0     | 1        | Χ       | 1         | Χ |
| 1 | 0 | 0 | 1     | 1     | 1           | 1     | 1       | 1    | Χ     | 0     | 1     | Χ     | Χ     | 0     | Х | 0     | 1        | Χ       | Χ         | 0 |
| 1 | 0 | 0 | 0     | 0     | 0           | 0     | 0       | 0    | Χ     | 1     | Χ     | 1     | 0     | Χ     | Χ | 1     | Χ        | 1       | 0         | Χ |
| 1 | 0 | 0 | 0     | 0     | 0           | 0     | 0       | 0    | Х     | 1     | X     | 1     | Χ     | 1     | Х | 1     | Χ        | 1       | Χ         | 1 |

|    | BC |    |    |    |              |
|----|----|----|----|----|--------------|
| XA |    | 00 | 01 | 11 | 10           |
|    | 00 | 0  | X  | 1  | <del>_</del> |
|    | 01 | X  | X  | X  | X            |
|    | 11 | X  | X  | X  | X            |
|    | 10 | 0  | X  |    | 1            |

| Ι.  | _ | R |
|-----|---|---|
| 1 A | _ | D |

|    | BC |    |    |    |    |
|----|----|----|----|----|----|
| XA |    | 00 | 01 | 11 | 10 |
|    | 00 | +  | X  | X  | -X |
|    | 01 | 1  | 1  | X  | X  |
|    | 11 | 1  | 1  | X  | X  |
|    | 10 | f  | X  | X  | _X |

$$J_B = 1$$

|    | BC |        |    |    |    |
|----|----|--------|----|----|----|
| XA |    | 00     | 01 | 11 | 10 |
|    | 00 | 0      | X  | X  | Ц  |
|    | 01 | 0      | X  | X  | 0  |
|    | 11 | $\Box$ | X  | X  | 0  |
|    | 10 | 4      | X  | X  | 0  |

$$J_C = X'A'B + XB'$$

| BC |    |    |            |          |
|----|----|----|------------|----------|
| XA | 00 | 01 | 11         | 10       |
| 00 | X  | X  | <b>X</b> — | -X       |
| 01 | 0  | 0  | 1          | 1        |
| 11 | 0  | 0  | 1          | 1        |
| 10 | X  | X  | X_         | <b>X</b> |

$$K_A = B$$

|    | BC |    |    |    |    |
|----|----|----|----|----|----|
| XA |    | 00 | 01 | 11 | 10 |
|    | 00 | X  | X  | 1  | 7  |
|    | 01 | X  | X  | 1  | 1  |
|    | 11 | X  | X  | 1  | 1  |
|    | 10 | X_ | X  | 1  | 7  |

$$K_B = 1$$

| BC |    |    |                |    |
|----|----|----|----------------|----|
| XA | 00 | 01 | 11             | 10 |
| 00 | X  | X  | 0              | X  |
| 01 | X  | 0  | $\overline{1}$ | X  |
| 11 | X  | 0  | 1              | X  |
| 10 | X  | X  | 0              | X  |

$$K_C = AB$$

### **TEST PLAN**

In order to test the JK Flip Flop, you need the necessary gates to wire in inputs for the JK flip flops. You will need the three JK flip flops, an inverter, two 2-input AND gates, a 2-input OR gate, and a 4-input AND gate. In order to control in inputs and the clock, you will need 2 switches. Connect the output for B to the input for both  $J_A$  and  $K_A$ . Connect power to both  $J_B$  and  $K_B$ . Connect the correct inputs to create the gates shown in the circuit to have the inputs for both  $J_C$  and  $K_C$ . In order to correctly identify if the input was detected, use the 4-input AND gate to AND XABC' and connect it to an LED. Once the sequence is correctly identified, the led will light. To test the sequence, use the switches to input the desired sequence of 1010 where 0 is the first bit to be received. Switch the clock respectively as each input is sent. Remember the circuit is designed to examine four bits at a time. No overlapping will occur.

### **Procedure**

For the design state of the project, we listed all possible states and the two possible inputs that could occur. Since the circuit will examine exactly 4 bits, the state graph was set up so that it would finish with all correct inputs on one side and all incorrect on the other. Choosing the near optimum approach cut the amount of wiring down significantly. As shown above, it minimized the amount of work needed to both create the circuit and implement it with hardware. The two different type of flip flops were both implemented in design but the JK Flip Flop approach allowed the use of less and/or gates when creating the circuit. When doing research for cost online we examined that a D flip flop on average had a cost of \$8.76 while a JK flip flop averaged a cost of \$6.87. Because of these reasons we chose to go with the JK flip flop.

<u>Data</u>

# CIRCUIT FOR USING D TYPE FLIP FLOP



## CIRCUIT FOR USING A JK FLIP FLOP



### **RECORDED DATA**

| INPUT | STATUS OF LED |
|-------|---------------|
| 0000  | OFF           |
| 0001  | OFF           |
| 0010  | OFF           |
| 0011  | OFF           |
| 0100  | OFF           |
| 0101  | OFF           |
| 0110  | OFF           |
| 0111  | OFF           |
| 1000  | OFF           |
| 1001  | OFF           |
| 1010  | ON            |
| 1011  | OFF           |
| 1100  | OFF           |
| 1101  | OFF           |
| 1110  | OFF           |
| 1111  | OFF           |

### Results

The circuits worked as expected. With the switches correctly utilized we input all possible combinations and observed the status of the LED. For the sequence of 1010, the LED turned on. While this was correct and as expected, we still inputted all other combinations as shown above in recorded data and tested to make sure the LED did not turn on for any other sequence.

### Conclusion

By utilizing the material learned in lecture, we were able to create successfully a circuit that examined exactly a 4-bit sequence. We were able to successfully do this by using the near optimum method to reduce both time and cost to our circuit. We were able to create the circuit for both D and JK flip flop implementations. On both the multism and the physical implementation, we were able to test our results and verify that the circuit worked.