# 1 Boolean Logic

## 1.1 Background

#### 1.1.1 Boolean (Binary) Algebra [p8]

Boolean functions operate on binary inputs, returning binary outputs; use truth tables to represent functions.

| Notation         | Boolean Expression |
|------------------|--------------------|
| $x \cdot y = xy$ | x AND y            |
| x+y              | x  OR  y           |
| $\overline{x}$   | NOT x              |

Table 1.1: Boolean expressions created from the Boolean operators "AND", "OR" and "NOT".

#### **Boolean Expressions**

Canonical Representation Every Boolean function can be expressed using one Boolean expression.

Method: (see E1.1)

- 1. Mark every row for which the function has value 1.
- 2. AND together the literals (the variable itself or it's negation) for each of these rows.
- 3. OR these terms.

Corollary 1.1. Every Boolean function can be expressed using three Boolean operators AND, OR, NOT.

*Note.* The number of Boolean functions that can be defined over n binary variable is  $2^{2^n}$ .

**Example** (E1.1). Consider the Boolean Expression  $f(x, y, z) = (x + y) \cdot \overline{z}$ .

| x | y | z | f(x,y,z) |
|---|---|---|----------|
| 0 | 0 | 0 | 0        |
| 0 | 0 | 1 | 0        |
| 0 | 1 | 0 | 1        |
| 0 | 1 | 1 | 0        |
| 1 | 0 | 0 | 1        |
| 1 | 0 | 1 | 0        |
| 1 | 1 | 0 | 1        |
| 1 | 1 | 1 | 0        |

Canonical Form:  $f(x, y, z) = \overline{x}y\overline{z} + x\overline{y}\overline{z} + xy\overline{z}$ . Observe can be factored further, yet remains clearer regarding the truth table in this form.

*Remark.* The NAND function can construct each one of the AND, OR, and NOT operations, and since these three operations can express every Boolean expression it follows:

Theorem 1.2. Every Boolean function can be constructed from NAND alone.

| Operation | Construction from NAND                                                                                    |     |
|-----------|-----------------------------------------------------------------------------------------------------------|-----|
| AND       | $\operatorname{Nand}\left(\operatorname{Nand}\left(x,y\right),\operatorname{Nand}\left(x,y\right)\right)$ |     |
| OR        | $\operatorname{Nand}\left(\operatorname{Nand}\left(x,x\right),\operatorname{Nand}\left(y,y\right)\right)$ |     |
| NOT       | Nand $(x, x)$                                                                                             |     |
| NOR       | "We've already created NOT and OR."                                                                       |     |
|           | NOT(OR(x, y))                                                                                             |     |
| XOR       | Similarly:                                                                                                |     |
|           | $OR\left(AND\left(x, NOT\left(y\right)\right), AND\left(NOT\left(x\right), y\right)\right)$               | y)) |

1.1 Background 1 BOOLEAN LOGIC

### 1.1.2 Gate Logic [p11]

Chip/Gate A physical device that implements a Boolean function.

If a Boolean function f operates on n variables and returns m binary results, the gate that implements f will have n input pins and m output pins.



Figure 1.1: Left: Standard logic gate symbols. Right: **WHAT** a three-way AND gate is doing, and **HOW** it operates. Observe the gate interface is unique, whilst there exists many different implementations. The art of logic design is: Given a gate specification, find an efficient way to implement it using other gates that were already implemented.

## 1.1.3 Actual Hardware Construction [p13]

Gets Messy!

#### 1.1.4 (Virtual) Hardware Description Language, (V)HDL [p14]

- Hardware designers specify the chip's structure by writing an *HDL program* (c.f. a programming language).
- The designs are then subjected to rigorous testing using a hardware simulator (c.f. a compiler).

#### Example (E1.2).

1 BOOLEAN LOGIC 1.2 Specification



Figure 1.2: Designing a XOR gate using HDL, with test and output file.

eval, output;

## 1.2 Specification

#### 1.2.1 The NAND Gate [p19]

| a | b | $\mathrm{NAND}\left(a,b ight)$ |
|---|---|--------------------------------|
| 0 | 0 | 1                              |
| 0 | 1 | 1                              |
| 1 | 0 | 1                              |
| 1 | 1 | 0                              |

Remark. Throughout this course, we use chip API boxes to specify chips:

And(a=nota, b=b, out=w2);

Or(a=w1, b=w2, out=out);

```
Chip name: Nand
Inputs: a, b
Outputs: out
Function: If a=b=1 then out=0 else out=1
Comment: This gate is considered primitive and thus there is no need to implement it.
```

Figure 1.3: Chip API box for a NAND chip.

## 1.2.2 Basic Logic Gates [p19]

1.2 Specification 1 BOOLEAN LOGIC



### 1.2.3 Multi-Bit Versions of Basic Gates [p21]

- Computer hardware is typically designed to operate on multi-bit arrays called buses.
- When referring to individual bits in a bus (suppose we are dealing with a 16-bit bus named data), it is common to use the array syntax data[0], data[1], ..., data[15].

Remark (Backwards Conveyor Belt). Arrays are specified from right-to-left in the HDL used.

1 BOOLEAN LOGIC 1.2 Specification

| n-bit Gate    | Chip API Bo | ox (16-bit gate)                       |          |
|---------------|-------------|----------------------------------------|----------|
|               | Chip name:  | Not16                                  |          |
|               | Inputs:     | in[16] // a 16-bit pin                 |          |
|               | Outputs:    | out[16]                                |          |
| MULTI-BIT NOT | Function:   | For i=015 out[i]=Not(in[i])            | •        |
|               | Chip name:  | And16                                  |          |
|               | Inputs:     | a[16], b[16]                           |          |
|               | Outputs:    | out[16]                                |          |
| MULTI-BIT AND | Function:   | For i=015 out[i]=And(a[i],b            | [i]).    |
|               | Chip name:  | Or16                                   |          |
|               | Inputs:     | a[16], b[16]                           |          |
|               | Outputs:    | out[16]                                |          |
| MULTI-BIT OR  | Function:   | For i=015 out[i]=Or(a[i],b[            | i]).     |
|               | Chip name:  | Mux16                                  |          |
|               | Inputs:     | a[16], b[16], sel                      |          |
|               | Outputs:    | out[16]                                |          |
|               | Function:   | If sel=0 then for i=015 out            | [i]=a[i] |
| MULTI-BIT     |             | <pre>else for i=015 out[i]=b[i].</pre> |          |
| MULTIPLEXOR   |             |                                        |          |

# 1.2.4 Multi-Way Versions of Basic Gates [p23]

• Idea: Evaluating more than 2 inputs.

| n-way Gate                               | Chip API Box (8-way gate)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| MULTI-BIT OR                             | <pre>Chip name: Or8Way Inputs: in[8] Outputs: out Function: out=Or(in[0],in[1],,in[7]).</pre>                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| MULTI-<br>WAY/MULTI-BIT<br>MULTIPLEXOR   | An m-way, n-bit multiplexor selects one of m n-bit input buses and outputs it to a single n-bit output bus. The selection is specified by a set of $k = \log_2 m$ control bits.  Chip name: Mux4Way16 Inputs: a[16], b[16], c[16], d[16], sel[2] Outputs: out[16] Function: If sel=00 then out=a else if sel=01 then out=b else if sel=10 then out=c else if sel=11 then out=d Comment: The assignment operations mentioned above are all 16-bit. For example, "out=a" means "for i=015 out[i]=a[i]". |  |  |  |
|                                          | Chip name: Mux8Way16 Inputs: a[16],b[16],c[16],d[16],e[16],f[16],g[16],h[16],                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| MULTI-<br>WAY/MULTI-BIT<br>DEMULTIPLEXOR | An $m$ -way $n$ -bit demultiplexor channels a single $n$ -bit input into one of $m$ possible $n$ -bit outputs.  The selection is specified by a set of $k$ control bits, where $k = \log_2 m$ .                                                                                                                                                                                                                                                                                                       |  |  |  |
|                                          | Chip name: DMux4Way Inputs: in, sel[2] Outputs: a, b, c, d Function: If sel=00 then {a=in, b=c=d=0} else if sel=01 then {b=in, a=c=d=0} else if sel=10 then {c=in, a=b=d=0} else if sel=11 then {d=in, a=b=c=0}.                                                                                                                                                                                                                                                                                      |  |  |  |
|                                          | <pre>Chip name: DMux8Way Inputs: in, sel[3] Outputs: a, b, c, d, e, f, g, h Function: If sel=000 then {a=in, b=c=d=e=f=g=h=0}     else if sel=001 then {b=in, a=c=d=e=f=g=h=0}     else if sel=010     else if sel=111 then {h=in, a=b=c=d=e=f=g=0}.</pre>                                                                                                                                                                                                                                            |  |  |  |

# 1.3 Implementation [p25]

Primitive Gates provide a set of elementary building blocks form which everything else can be built.

*Remark* (C.f. Axioms in mathematics). We use NAND as our basic building block, yet other ones are possible (e.g. NOR, or a combination of AND,OR and NOT); just as all theorems in geometry can be founded on different sets of axioms.

1 BOOLEAN LOGIC 1.4 Project [p27]

- 1.4 Project [p27]
- 1.5 Perspective [p26]