

# Verilog HDL (2)

Hsi-Pin Ma

http://lms.nthu.edu.tw/course/21094
Department of Electrical Engineering
National Tsing Hua University



#### **Lexical Conventions**



#### White Space and Comments

- White space makes code more readable
  - Include blank space (\b), tabs (\t), and carriage return (\n).
- Comments
  - /\* ... \*/ : mark more than one line
  - //: mark only one line.



#### **Identifiers**

- Identifiers are user-provided names for Verilog objects within a description.
- Legal characters in identifiers:
  - a-z, A-Z, 0-9, \_, \$
- The first character of an identifier must be an alphabetical character (a-z, A-Z) or an underscore (\_).
- Identifiers can be up to 1023 characters long.



#### **Identifiers**

• Names of modules, ports, and instances are identifiers.

```
module MUX 2 to 1(out,a,b,sel);

output jout; input a,b,sel;

not U0(sel_,sel); and U1(a1,a,sel_), U2(b1,b,sel); or U3(out,a1,b1);

endmodule
```



#### Keywords

- Pre-defined non-escaped identifiers that used to define the language construct.
- All keywords are defined in lower cases.
- Examples
  - module, endmodule
  - input, output, inout
  - reg, integer, real, time
  - not, and, or, nand, nor, xor
  - parameter
  - begin, end
  - fork, join
  - always, for

**—** ...



#### Case Sensitivity

- Verilog is a case sensitive language.
- Use "-u" option in command line option for caseinsensitive.



#### Value Sets

• 4-value logic system in Verilog





# Verilog HDL Synthesis



#### Some Interpretations (1/3)

• **?:** : Conditional operators (multiplexer)

```
module SMUX(out,a,b,sel);
output out;
input a,b,sel;
```

assign out = (sel) ? a : b ;

endmodule





# Some Interpretations (2/3)

#### • **if-else** statements

Not for large multiplexers

```
module SMUX(out,a,b,sel)
output out;
input a,b,sel;
always @(sel or a or b)
 if (sel)
  out = a;
 else
  out = b;
endmoudle
```





## Some Interpretations (3/3)

#### • **case** statements

Usually for large multiplexers

```
module SMUX(out,a,b,sel);
output out;
input a,b,sel;
always @(sel or a or b)
 case (sel)
  1'b0: out = b;
  1'b1: out = a;
  default: out=b;
 endcase
endmodule
```





#### Some Notes about Xilinx ISE

- Use one project for one exp.
- Use the same name for project, top module
- Do not use number for the first character of the module/project name



#### Integer and Real Numbers

- Numbers can be integer or real numbers.
- Integer can be sized or unsized. Sized integer can be represented as
  - <size>'<base><value>
    - size : size in bits
    - base: can be b(binary), o(octal), d(decimal), or h(hexadecimal)
    - value: any legal number in the selected base and x, z,?.
- Real numbers can be represented in decimal or scientific format.



#### Integer and Real Numbers

- 16:32 bits decimal
- 8'd16
- 8'h10
- 8'b0001 0000
- 8'o20
- 32'bx : 32 bits x
- 2'b1?:? represents a high impedance bit
- 6.3
- 5.3e-4
- 6.2e3



#### Concatenation and Replication Operators

- Bit replication for 01010101
  - assign byte =  $\{4\{2'b01\}\}$ ;
- Sign extension
  - assign word =  $\{\{8\{byte[7]\}\},byte\};$



#### Major Data Type Class

- Nets
  - Physical connection between devices
- Registers
  - Represent abstract storage elements
- Parameters
  - Configure module instances



#### Nets

- Physical connections between structural entities.
- Must be driven by a driver, such as a gate instantiation or continuous assignment
- As the driver changes its value, Verilog automatic propagates the value onto a net.
- Default value is **z** if no drivers are connected to net





#### Registers

- Registers represent abstract storage elements.
- A register holds its value until a new value is assigned to it.
- Registers are used extensively in behavior modeling and in applying stimuli.
- Default value is X.



#### Type of Registers

- reg
  - Unsigned integer variable of varying bit width
- integer
  - Signed integer variable, 32-bit wide. Arithmetic operations produce 2's complement results.
- real
  - Signed floating point variable, double precision
- time
  - Unsigned integer variable, 64-bit wide.
- Do not confuse register data type with structural storage element (e.g. D-type FF)

20



#### Declaration Syntax of Verilog Registers

- reg <range> ? <name> <,<name>>\*;
- Example
  - reg a;
  - reg [5:2] b,c;



# Choosing the Correct Data Types

- An input or inout port must be a net.
- An output port can be a register data type.
- A signal assigned a value in a procedural block must be a register data type.





# Common Mistakes in Choosing Data Types

 Make a procedural assignment to a net wire [7:0] databus; always @(read or addr) databus=read ? mem[addr] : 'bz; Illegal left-hand-side assignment

 Connect a register to an instance output reg myreg; and (myreg, net1, net2);
 Illegal output port specification

Declare a module input port as a register input myinput;
 reg myinput;
 Incompatible declaration



#### **Procedural Assignments**

```
module assignment_test;
reg [3:0] a,b;
wire [4:0] sum1;
reg [4:0] sum2;
assign sum1 = a + b;
              Continuous assignment
initial
begin
   a=4'b1010;b=4'b0110;
   sum2 = a + b;
   $display("a b sum1 sum2);
   $monitor(a,b,sum1,sum2);
   #10 a=4'b0001;
end
              Procedural assignment
endmodule
```

```
module FA(s,co,a,b,ci);
input a,b,ci;
                         Illegal left-hand-side
output s,co;
               Error!
reg s;
               continuous assignment.
s=a^b^ci;
always @(a or b or ci)
begin
   assign co=(a&b)|(b&ci)|
   (a&ci);
end
               Error!
                         Illegal left-hand-side
               in assign statement.
endmodule
```



# **Examples**



#### Design Procedure

- From the *specifications*, determine the inputs, outputs, and their symbols.
- Derive the *truth table* (*functions*) from the relationship between the inputs and outputs
- Derive the *simplified Boolean functions* for each output function.
- Draw the logic diagram.
- Construct the Verilog code according to the logic diagram.
- Write the testbench and verify the design.

# Reliable CompuSeven-Segment Display Decoder (1/2)

input: bcd[3:0] output: display[14:0]

```
0000
      -> 0000 0011 1111 111
0001
     -> 1111 1111 1011 011
     -> 0010_0100_1111_111
0010
      -> 0000_1100_1111_111
0011
0100 -> 1001_1000_1111_111
                              3
0101 -> 0100_1000_1111_111
0110
      -> 0100_0000_1111_111
0111
      -> 0001 1111 1111 111
     -> 0000_0000_1111_111
1000
1001
      -> 0000_1000_1111_111
others -> 1111 1111 1111 111
```





5

```
module bcd2ftsegdec(
 display, // 14-segment display output
 bcd // BCD input
);
output [14:0] display; // SSD display output
input [3:0] bcd; // BCD input
reg [14:0] display; // SSD display output (in always)
// Combinational logics:
always @(bcd)
 case (bcd)
  4'd0: display = 15'b0000 0011 1111 111; //0
  4'd1: display = 15'b1111 1111 1011 011; //1
  4'd2: display = 15'b0010 0100 1111 111; //2
  4'd3: display = 15'b0000 1100 1111 111; //3
  4'd4: display = 15'b1001_1000_1111_111; //4
  4'd5: display = 15'b0100 1000 1111 111; //5
  4'd6: display = 15'b0100 0000 1111 111; //6
  4'd7: display = 15'b0001_1111_1111_111; //7
  4'd8: display = 15'b0000 0000 1111 111; //8
  4'd9: display = 15'b0000 1000 1111 111; //9
  default: display = 15'b1111 1111 1111 111; //DEF
 endcase
endmodule
```

# Reliable Computing 2-bit Absolute Value Calculator (1/2)

input: z[1:0] output: z\_abs[2:0]

Z

Absolute Value Calculator

Z\_abs

If z is negative (MSB is 1), complement every bit and add 1. If z is positive (MSB is 0), keep all bits the same. Use XOR for MSB and every bit.



Laboratory for



#### <sup>computing</sup> 2-bit Absolute Value Calculator (2/2)

5

#### Module (abs.v)

```
module abs(
 z abs, // absolute value of z
 z // original value
);
output [2:0] z_abs; // absolute value of z
input [1:0] z; // original value
reg [1:0] z_tmp; // XOR output
reg [2:0] z abs; // register for Z
// Combinational logics:
always @(z)
begin
 z_tmp[1]=z[1]^z[1];
 z \text{ tmp}[0]=z[0]^z[1];
 z abs={z tmp[1],z tmp}+{2'b0,z[1]};
end
endmodule
```

#### Testbench (t\_abs.v)

endmodule



```
module mux(
 out, // output
 a, // input a
 b, // input b
 c, // input c
 d, // input d
 sel // selection control signal
);
output out; // output
input a; // input a
input b; // input b
input c; // input c
input d; // input d
input [1:0] sel; // selection control signal
reg out; // output (in always block)
always @(sel or a or b or c or d)
 if (sel = 2'b00) out = a;
 else if (sel==2'b01) out = b;
 else if (sel==2'b10) out=c;
 else out=d;
endmodule
```

#### MUX 1



should have final "else"



```
module mux(
      out, // output
      a, // input a
      b, // input b
      c, // input c
      d, // input d
      sel // selection control signal
    );
    output out; // output
    input a; // input a
    input b; // input b
    input c; // input c
    input d; // input d
    input [1:0] sel; // selection control signal
    reg out; // output (in always block)
    always @(sel or a or b or c or d)
      case (sel)
       2'b00: out = a;
       2'b01: out = b;
       2'b10: out = c;
       2'b11: out = d;
       default: out = 0;
    endcase
Hsi- endmodule
```

#### MUX 2



should have final "default"



# D-type Flip Flop

```
module dff(
 q, // output
 d, // input
 clk, // global clock
 rst n // active low reset
);
output q; // output
input d; // input
input clk; // global clock
input rst_n; // active low reset
reg q; // output (in always block)
always @(posedge clk or negedge rst_n)
 if (~rst_n)
  q<=0;
 else
  q<=d;
endmodule
```





#### Binary Up Counter

```
`define BCD_BIT_WIDTH 4
`define BCD ZERO 4'd0
'define BCD ONE 4'd1
`define BCD NINE 4'd9
module bcdcounter(
 q, // output
 clk, // global clock
 rst n // active low reset
);
output [`BCD_BIT_WIDTH-1:0] q; // output
input clk; // global clock
input rst_n; // active low reset
reg [`BCD_BIT_WIDTH-1:0] q; // output (in always block)
reg ['BCD_BIT_WIDTH-1:0] q_tmp; // input to dff (in always block)
// Combinational logics
always @(q)
 q tmp = q + BCD ONE;
// Sequential logics: Flip flops
always @(posedge clk or negedge rst n)
 if (~rst n) q<=`BCD BIT WIDTH'd0;
 else q<=q_tmp;
endmodule
```





# Frequency Divider

```
`define FREQ DIV BIT 24
module freq div(
 clk_out, // divided clock output
 clk, // global clock input
 rst n // active low reset
);
output clk_out; // divided output
input clk; // global clock input
input rst n; // active low reset
reg clk_out; // clk output (in always block)
reg [`FREQ_DIV_BIT-2:0] cnt; // remainder of the counter
reg [`FREQ_DIV_BIT-1:0] cnt_tmp; // input to dff (in always block)
// Combinational logics: increment, neglecting overflow
always @(clk out or cnt)
 cnt_tmp = {clk_out,cnt} + 1'b1;
// Sequential logics: Flip flops
always @(posedge clk or negedge rst_n)
 if (~rst_n) {clk_out, cnt}<=`FREQ_DIV_BIT'd0;</pre>
 else {clk out,cnt}<=cnt tmp;
endmodule
```



cnt\_tmp[23:0] cnt[22:0]



## Frequency Divider

```
`define FREQ_DIV_BIT 25
module freq div(
 clk out, // divided clock output
 clk_ctl, // divided clock output for scan freq
 clk, // global clock input
 rst n // active low reset
);
output clk_out; // divided output
output [1:0] clk_ctl; // divided output for scan freq
input clk; // global clock input
input rst_n; // active low reset
reg clk out; // clk output (in always block)
reg [1:0] clk ctl; // clk output (in always block)
reg [14:0] cnt 1; // temp buf of the counter
reg [6:0] cnt_h; // temp buf of the counter
reg [`FREQ_DIV_BIT-1:0] cnt_tmp; // input to dff (in always block)
// Combinational logics: increment, neglecting overflow
always @(clk out or cnt)
 cnt_tmp = {clk_out,cnt_h,clk_ctl,cnt_l} + 1'b1;
// Sequential logics: Flip flops
always @(posedge clk or negedge rst_n)
 if (~rst_n) {clk_out, cnt_h, clk_ctl, cnt_l}<=`FREQ_DIV_BIT'd0;</pre>
 else {clk_out,cnt_h, clk_ctl, cnt_l}<=cnt_tmp;</pre>
endmodule
```







# **Modularized Binary Counter**



#### Binary Up Counter







# Binary Up Counter (bincnt.v)

```
`include "global.v"
module bincnt(
 out, // counter output
 clk, // global clock
 rst n // active low reset
);
output ['CNT_BIT_WIDTH-1:0] out; // counter output
input clk; // global clock
input rst_n; // active low reset
reg [`CNT_BIT_WIDTH-1:0] out; // counter output (in always block)
reg ['CNT_BIT_WIDTH-1:0] tmp_cnt; // input to dff (in always block)
// Combinational logics
always @(out)
 tmp_cnt = out + 1'b1;
// Sequential logics: Flip flops
always @(posedge clk or negedge rst_n)
 if (~rst n)
  out<=0;
 else
  out<=tmp_cnt;
endmodule
```





#### Scan Control

```
`include "global.v"

module scan_ctl(

ftsd_ctl, // ftsd display control signal

ftsd_in, // output to ftsd display

in0, // 1st input

in1, // 2nd input

in2, // 3rd input

in3, // 4th input

ftsd_ctl_en // divided clock for scan control

);

output [`BCD_BIT_WIDTH-1:0] ftsd_in; // Binary data

output [`FTSD_NUM-1:0] ftsd_ctl; // scan control for 14-segment display

input [`FTSD_SCAN_CTL_BIT_WIDTH-1:0] ftsd_ctl_en; // divided clock for scan control

reg [`FTSD_NUM-1:0] ftsd_ctl; // scan control for 14-segment display (in the always block)

reg [`BCD_BIT_WIDTH-1:0] ftsd_in; // 14 segment display control (in the always block)
```

```
always @(ftsd_ctl_en)
 case (ftsd_ctl_en)
  2'b00:
  begin
   ftsd ctl=4'b0111;
   ftsd in=in0;
  end
  2'b01:
  begin
   ftsd ctl=4'b1011;
   ftsd_in=in1;
  end
  2'b10:
  begin
   ftsd ctl=4'b1101;
   ftsd in=in2;
  end
  2'b11:
  begin
   ftsd_ctl=4'b1110;
   ftsd in=in3;
  end
  default:
  begin
   ftsd ctl=4'b0000;
   ftsd in=in0;
  end
 endcase
endmodule
```