# 1. OUTLINE

The LI3010EC is an evaluator designed for use with the C-MOS 1 chip microcomputer SM-4. With a PROM externally added, it becomes equivalent in function to the SM-4. In addition, having a hold function, 1 step function and indication function of accumulator and RAM address contents, it is valid to debug programs for the SM-4.

#### < Features >

CMOS Process

ROM Capacity : Addressing possible up to 2268 bytes

RAM Capacity : 96 words

Instruction Set : 54 instructions

Subroutine Level : 1 level

Hold Function
1 Step Function
Auto Stop Function

Accumulator Contents Indication

RAM Address Contents Indication

108 Pin Quad Package (Ceramic)

Built-in 5V to 3V Level Shifter ( $I_1$  to  $I_8$ , A B C Sync.)

# 2. CONFIGURATION

Refer to Fig.1 on the following page.



FIG.1 EVALUATION CHIP CONFIGURATION

# 3. TERMINAL DESCRIPTION

Described here are terminals except those in use on the SM-4.

| Terminal Name                    | I/O | Description                                                                                                                                                                                                                                                      |
|----------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>1</sub> to I <sub>8</sub> | I   | Instruction code input terminal                                                                                                                                                                                                                                  |
| $p_{L_{1\sim 6}}$                | 0   | Output terminals for the contents of program counters $PL_{1\sim6}$                                                                                                                                                                                              |
| PU1~4                            | 0   | Output terminals for the contents of program counters $P_{L_{1}\sim 4}$                                                                                                                                                                                          |
| CA                               | 0   | Output terminal for the contents of program counter $\mathbf{C}_{\mathbf{A}}$                                                                                                                                                                                    |
| CX                               | 0   | Output terminal for the contents of program counter $\mathbf{C}_{\widetilde{\mathbf{X}}}$                                                                                                                                                                        |
| HLD                              | I   | With HLD terminal set to "1", the CPU is turned to HOLD mode, and the PC and F/F hold their contents. With HLD terminal set to "0", the CPU is turned to RUN mode to continue the execution of the stopped program.                                              |
| STP                              | I   | With "1" transferred to STP terminal in HOLD mode, the CPU starts to execute only 1 step of instruction with the PC counting up 1, and stops.                                                                                                                    |
| B <sub>L1~4</sub>                | О   | Output terminals for the contents of RAM address registers $B_{L_1 \sim 4}$ .                                                                                                                                                                                    |
| B <sub>M1~4</sub>                | 0   | Output terminals for the contents of RAM address registers $B_{M_1\sim 4}$ .                                                                                                                                                                                     |
| J                                | 0   | With a skip executed by a conditional skip in-<br>struction, the J output is "1" during the cycle.                                                                                                                                                               |
| J <sub>IN</sub>                  | I   | Skip conditions a and b for RAM address register BL, one of the PLAs for the SM-4, can optionally be set by an external circuit. "1" must be transferred to the $J_{\rm IN}$ terminal when the skip conditions are matched.                                      |
| CTRL                             | I   | Control terminal for the clock stop circuit, one of the PALs for the SM-4. With CTRL terminal set to "1", the system clock stops by CEND instruction The system clock starts at 0 page 0 step by a 1S signal or $K_{1\sim4}$ signal. (Pull up resistor provided) |
| PI                               | I   | Input control terminal for R'F/F, one of the PLAs for the SM-4. With the PI set to "1", the R F/F is reset when the $\beta$ input is "1".                                                                                                                        |
| $v_{\mathbf{C}}$                 | I   | The 5V power suppling port. $I_{1\sim8}$ , $\triangle$ BC sync, STP and HLD inputs are at 5V level. In this case, the level is shifted to 3V inside the LSI.                                                                                                     |
| R'1 to R4                        | 0   | R' F/F outputs and input signals to the PLA for R output.                                                                                                                                                                                                        |

| •                                                                                      |      |                                                                                                                                                                                   |
|----------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Terminal Name                                                                          | 1/0  | Description                                                                                                                                                                       |
| B <sub>P1</sub> to B <sub>P4</sub>                                                     | 0    | $B_p$ F/F outputs and input signals to the PLA for back plate signals $H_1$ to $H_3$ and $O$ output switching signals $\textcircled{A}$ $\textcircled{B}$ and $\textcircled{C}$ . |
| f <sub>1</sub> , f <sub>4</sub> , f <sub>7</sub> ,<br>f <sub>8</sub> , f <sub>13</sub> | 0    | Divider output signals and input signals to the PLA. $f_1$ =1Hz, $f_4$ =8Hz, $f_7$ =64Hz, $f_8$ =128Hz, and $f_{13}$ =4096Hz.                                                     |
| OS3, OS4                                                                               | 0    | W register output signals and input signals to the PLA for R output.                                                                                                              |
| 52                                                                                     | 0: : | Micro order from READ and WRITE instructions, and input signal to the PLA.                                                                                                        |
| Т                                                                                      | 0    | Test F/F T output, and is "1" in TEST mode. Input signal to the PLA.                                                                                                              |
| φ1', φ2'                                                                               | 0    | Clock outputs. $\phi_1$ is an input signal to the PLA for R output.                                                                                                               |
| (A) (B) (C)                                                                            | I    | O output switching signals, which transfer an output signal from the PLA.                                                                                                         |



#### Hold Function

With HLD terminal set to "1", the CPU is turned to HOLD mode after the instruction execution has terminated to hold the contents of the program counter and each F/F, and then stops. With HLD terminal set to "0", the CPU releases HOLD mode to execute the program. PC outputs  $(P_{L_{1\sim6}}, P_{U_{1\sim4}}, CA \text{ and } CX)$  indicate the addresses of the program to be executed next.

## 4-1. STEP MOTION FUNCTION

When "1" is transferred to the STP input to HOLD mode (with HLD terminal set to "1"), the CPU starts to execute only 1 step of instruction with the PC counting up 1, and then enters HOLD mode. (The signal to be transferred to the STP input requires to be free of keying chatter.)

- Note 1: 2 step instructions (LBL, DTA, TAL, CEND and ST) are accesssed to HOLD mode after they have terminated.
- Note 2: SBM, LAX, SSR and RTN1 instructions are accessed to HOLD mode after they have executed their next instruction.
- Note 3: Instructions with skip conditions (INCB, DECB, ADD11, EXCI, EXCD, ADX, TA, TB, TC, TAM, TM, TAO, TABL, TIS and TAL are accessed to HOLD mode after they have skipped their next instruction when the skip conditions are matched. The J output at this time is "1".

T-49-19-59

### (3–4)

### 4-2. ACCUMULATOR OUTPUT FUNCTION

In HOLD mode, the accumulators  $A_{1\sim4}$  contents are transferred to the input/output terminals  $DIO_{1\sim4}$ .

# 4-3. RAM ADDRESS REGISTER CONTENTS INDICATION FUNCTION

RAM address registers  $B_{L_1\sim 4}$  and  $B_{M_1\sim 4}$  of the SM-4 are transferred, making it possible to indicate their contents.

# 4-4. AUTO STOP FUNCTION

With addition of an appropriate external circuit, the LI3010EC can be turned to HOLD mode at any optional address.



FIG.2 HOLD, AUTO STOP, ONE STEP CONTROL CIRCUIT

# 5. PLAs

The SM-4 has a number of PLAs which can be mask-altered. In the LI3010EC, however, these PLAs can be controlled by an external circuit and PLA control terminals (PT and CTRL).

## 5-1. RAM SKIP CONDITION SETTING PLA (PLA 1)

Skip conditions can be set by BL = a (2) under the INCB and EXCI instructions and  $B_L$  = b under the DECB and EXCD instructions. However, these conditions are determined by a  $B_{L_{1}\sim 4}$  and instruction  $I_4$  combination. For example, when skipping is done at a = 7 and 15, and b = 0,

 $\overline{I_4}$  ( $\overline{B_{L_4}}$   $B_{L_3}$   $B_{L_2}$   $B_{L_1}$  +  $B_{L_1}$   $B_{L_2}$   $B_{L_3}$   $B_{L_4}$ ) +  $I_4$   $\overline{B_{L_4}}$   $\overline{B_{L_3}}$   $\overline{B_{L_2}}$   $\overline{B_{L_1}}$  must be transferred to input terminal  $J_{1N}$ .

# 5-2. RESETTING BY β SIGNAL OF R1 F/F (PLA 2)

In the SM-4,  $R_1$  F/F can be reset by the PLA when the  $\beta$  input signal is "1". In the LI3010EC, however, the  $R_1$  F/F can be controlled by the PI terminal. (The PI is provided with a pull up resistor.)

# 5-3. SYSTEM CLOCK STOP CONTROL PLA (PLA 3)

In the SM-4, the system clock can be stopped by the CEND instruction, using the

T-49-19-59

(3-5)

PLA. At this time, part of input/output F/F and internal RAM contents are in storage. In the LI3010EC, this condition can be set by CTRL terminal. (The CTRL is provided with a pull up resistor.)

## 5-4. Ri OUTPUT (PLA 4)

 $R_{1\sim4}$  outputs can be obtained by combining  $R_{1\sim4}$  F/F outputs and  $0_{S_4}$ ,  $0_{S_3}$ , fi,  $\phi_1$ ,  $I_1$  and 52 outputs. The LI3010EC requires these logics to be externally lined up.



#### Note:

PC is transferred to synchronize  $\phi_1$ . This cause the outputs  $I_1$  to I<sub>8</sub> from the PROM to synchronize  $\phi_1$ . When the logics are lined up as shown in Fig.3, they are required to synchronize  $\phi_2$ .



# 5-5. $H_{1\sim2}$ OUTPUTS (PLA 5)

 $H_{1\sim3}$  output and 0 ij output control signals  $\mathbb{A}$ ,  $\mathbb{B}$  and  $\mathbb{C}$  are obtained by the combination of  $B_{p_{1\sim4}}$ ,  $f_7$ ,  $f_8$ , 52 and T. The LI3010EC requires these to be externally lined up.



FIG. 4

T-49-19-59

(3-6)

# 6. SYSTEM CONFIGURATION

Fig.5 indicates a minimum system configuration required for the LI3010EC when used as evaluator of the SM-4.



# 7. ELECTRICAL SPECIFICATIONS AND PACKAGE SPECIFICATIONS

≪ Absolute Maximum Rate ≫

| Item                   | Symbol               | Rate                        | Unit |
|------------------------|----------------------|-----------------------------|------|
|                        | $v_{\mathrm{D}}$     | +0.3 to -3.5                | V    |
| Terminal               | $V_{\mathrm{D}}$     | +0.3 to -5.5                | V    |
| voltage *              | V <sub>IN1</sub> **  | +0.3 to V <sub>D</sub> -0.3 | V    |
|                        | V <sub>IN2</sub> *** | +0.3 to V <sub>C</sub> -0.3 | v    |
| Operation temperature  | T opr                | 0 to +40                    | °C   |
| Storage<br>temperature | T stg.               | -20 to +70                  | °C   |

<sup>\*</sup> Maximum voltage applicable to the ground terminal.

<sup>\*\*</sup> Applicable terminals: DIO(4), K(4),  $\alpha$ , $\beta$ , ACL, CTRL and PI

<sup>\*\*\*</sup> Applicable terminals: (A) (B) (C),  $J_{1N}$ , I(8), HLD, STP and Sync.

T-49-19-59 (3-7)

≪ Electrical Character.≫

 $V_D = -3V\pm5\%$ ,  $V_C=-5V\pm5\%$ , Ta=25°C

| -       | G 1 - 1                      | Condition                      | Rate |     |                     | Unit   | Note  |  |
|---------|------------------------------|--------------------------------|------|-----|---------------------|--------|-------|--|
| Item    | Symbol                       | Condition                      | MIN  | TYP | MAX                 | On a C | 2,000 |  |
|         | $V_{\mathrm{IH}1}$           |                                | -0.6 |     |                     | v      | 1     |  |
|         | $V_{\mathrm{IL} \mathtt{1}}$ |                                |      |     | V <sub>D</sub> +0.6 | V      | -     |  |
| Input-  | V <sub>TH2</sub>             |                                | -0.3 |     |                     |        | 2     |  |
| Voltage | V <sub>IL2</sub>             |                                |      |     | $V_D+0.3$           | V      |       |  |
|         | V <sub>IH 3</sub>            |                                | -0.6 |     |                     |        | 3     |  |
|         | V <sub>IL3</sub>             |                                | 1.   |     | V <sub>C</sub> +0.6 | V      |       |  |
|         | V <sub>OH 1</sub>            | $I_{O}$ =50 $\mu$ A to $V_{D}$ | -0.5 |     |                     | V      | 4     |  |
| •       | VOL 1                        | I <sub>O</sub> = 5μA to GND    |      |     | $V_D+0.5$           | V      | . T   |  |
| Output- | V <sub>OH 2</sub>            | $I_{O}=50\mu A$ to $V_{D}$     | -0.5 |     |                     | V      | 5     |  |
| Voltage | V <sub>OL 2</sub>            | I <sub>O</sub> =30µA to GND    | T    |     | $V_D+0.5$           | V      | •     |  |
|         | VOH 3                        | $I_{O}=100\mu A$ to $V_{C}$    | -0.6 |     |                     | V      | 6     |  |
|         | V <sub>OL 3</sub>            | $R_L$ =50K $\Omega$ to $V_C$   |      |     | Vc+0.6              | V      |       |  |

- K(4),  $\alpha$ , $\beta$ , PI, CTRL Notes: 1. Applicable terminals:
  - Applicable terminal: ÁCL
  - A B C, J<sub>IN</sub>, I(8), HLD, STP, Sync. Applicable terminals:
  - 0(32) Applicable terminal:
  - DIO(4) Applicable terminal:
  - $P_{L}(6)$ ,  $P_{U}(4)$ ,  $C_{A}$ ,  $C_{X}$ , (52), Applicable terminals:
    - R'(4),  $B_{P}(4)$ , f(5),  $\phi'(2)$

All terminals are open drain.

# EVALUATION CHIP TERMINAL CABLE

| No.  | Terminal<br>Name | 1/0 | No. | Terminal<br>Name | 1/0 | No. | Terminal<br>Name | 1/0 | No.  | Terminal<br>Name | 1/0 |
|------|------------------|-----|-----|------------------|-----|-----|------------------|-----|------|------------------|-----|
| 1    | A                | I   | 28  | P <sub>U4</sub>  | 0   | 55  | f <sub>13</sub>  | 0   | 82   | v <sub>D</sub>   | 1   |
| 2    | B                | I   | 29  | C <sub>A</sub>   | 0   | 56  | f <sub>8</sub>   | . 0 | 83   | B <sub>M1</sub>  | 0   |
| 3    | ©                | ī   | 30  | c <sub>X</sub>   | 0   | 57  | f 7              | 0   | 84   | B <sub>M2</sub>  | 0   |
| 4    | J <sub>IN</sub>  | I   | 31  | DIO4             | 1/0 | 58  | ø1-              | 0   | 85   | Вмз              | 0   |
| . 5  | Iı               | I   | 32  | DIO3             | 1/0 | 59  | ø2-              | 0   | 86   | B <sub>M4</sub>  | 0   |
| 6    | I <sub>2</sub>   | I   | 33  | DIO2             | 1/0 | 60  | ACL              | I   | 87   | B <sub>L</sub> i | 0   |
| 7    | Ι3               | I   | 34  | DIO1             | 1/0 | 61  | 0 <sub>S4</sub>  | 0   | 88   | B <sub>L2</sub>  | 0   |
| 8    | Ιų               | T   | 35  | К1               | I   | 62  | 0 <sub>S 3</sub> | 0   | 89   | B <sub>L3</sub>  | 0   |
| 9    | Ιs               | I   | 36  | α                | I   | 63  | 0 <sub>S2</sub>  | 0   | . 90 | B <sub>L4</sub>  | 0   |
| 10   | I <sub>6</sub>   | I   | 37  | β                | 1   | 64  | 0 <sub>S1</sub>  | 0   | 91   | 015              | 0   |
| 11   | I7               | I   | 38  | K <sub>2</sub>   | Í   | 65  | 011              | 0.  | 92   | 025              | 0   |
| 12   | I <sub>8</sub>   | I   | 39  | Кэ               | I   | 66  | 021              | 0   | 93   | 035              | 0   |
| 13   | HLD              | I   | 40  | K <sub>4</sub>   | I   | 67  | 031              | 0   | 94   | 045              | 0   |
| 14   | STP              | Ι   | 41  | GND              | 1   | 68  | 041              | 0   | 95   | 016              | . 0 |
| 15   | CTRL             | I   | 42  | 52               | 0   | 69  | 012              | 0   | 96   | 026              | 0   |
| 16   | PI               | I   | 43  | R <sub>1</sub> - | 0   | 70  | 022              | 0   | 97   | 036              | 0   |
| 17   | J                | 0   | 44  | R <sub>2</sub>   | 0   | 71  | 032              | 0   | 98   | 046              | 0   |
| 18   | T                | . 0 | 45  | Ra               | 0   | 72  | 042              | 0   | 99   | 017              | 0   |
| 19   | $P_{L_1}$        | 0   | 46  | Ru -             | 0   | 73  | 013              | 0   | 100  | 027              | 0   |
| -20  | P <sub>L2</sub>  | 0   | 47  | Врі              | 0   | 74  | 0.23             | 0   | 101  | O3 7             | 0   |
| 21   | P <sub>L3</sub>  | 0   | 48  | B <sub>P2</sub>  | 0   | 75. | 033              | _0  | 102  | 047              | 0   |
| - 22 | P L4             | 0   | 49  | Врз              | 0   | 76  | 043              | 0   | 103  | 018              | 0   |
| 23   | P <sub>L5</sub>  | 0   | 50  | B <sub>P</sub> 4 | . 0 | 77  | 014              | 0   | 104  | 028              | 0   |
| 24   | P <sub>L6</sub>  | 0   | 51  | Sync.            | I   | 78  | 024              | 0   | 105  | Озв              | 0   |
| 25   | P <sub>U1</sub>  | 0   | 52  | . f <sub>1</sub> | 0   | 79  | O 34             | 0   | 106  | О4 в             | 0.  |
| 26   | P U2             | 0   | 53  | f4               | 0   | 80  | NC               |     | 107  | ВА               | Ι   |
| 27   | P <sub>U'3</sub> | 0   | 54  | NC               |     | 81  | 044              | 0   | 108  | V.c              | I   |



(3-8)

## 

1 27 28 54 Terminal Numbers

UNIT: mm



#### Notes:

## 1) Precautions in Program Generator

Be sure to enter the SSRF instruction (5F) in 15 page 0 step at the start address for the Auto Clear. When restarting (0 page 0 step) from the system clock stop, stack registers SL and SU are inconstant, requiring their setting by the SSR instruction or TR1 instruction.

#### 2) Difference between the LI3010EC and SM4

The LI3010EC is identical both in internal logic and input/output circuit to the SM-4. As described earlier, however,  $R_{1\sim4}$  outputs and  $H_{1\sim3}$  outputs are required to be lined up by an external circuit. The SM-4 has a built-in oscillating circuit with OSC-out and OSC-in terminals provided. The LI3010EC requires an oscillating circuit to be externally provided. Fig. 6 shows the example of an oscillating circuit.



#### 3) 5V to 3V Level Shifter

The internal logic for the LI3010EC operates on  $V_D$  (-3V) in a similar manner to the SM-4. However, the output from the  $V_C$  (-5V) is transferred to  $I_{1\sim8}$ , A B C. Sync, STP and HLD inputs, which

are then level-shifted inside the LI3010EC.

4) Program counters P<sub>L1</sub> to P<sub>L6</sub> of the SM-4 count up in accordance with the polynomial code. This requires the program sequentially written from the start address to write program data in the PROM addresses in accordance with the polynomial code. For this, it is convenient to convert the polynomial code to a binary code. Addresses are assigned in the polynomial code sequence of 00, 32, 48 and so on for programming done so that outputs to the addresses are 00, 01, 02 and so on. Data to be written on PROM is shown on the following page.

FROM ADDRESS TRANSFORM

| 1.0     | •      |         | 5      |
|---------|--------|---------|--------|
| Address | Output | Address | Output |
| 0 0     | 0 0    | 2 0     | 0 1    |
| 0 1     | 3 E    | 2 1     | 1 9    |
| 0 2     | 3 D    | 2 2     | 2 E    |
| 0 3     | 1 8    | 2 3     | 2 1    |
| 0 4     | 2 D    | 2 4     | 3 1    |
| 0 5     | 3 C    | 2 5     | 2 A    |
| 0 6     | 1 7    | 2 6     | 3 5    |
| 0 7     | 2 0    | 2 7     | 0 D    |
| 0 8     | 3 0    | 2 8     | 1 B    |
| 0 9     | 2 C    | 2 9     | 3 7    |
| 0 A     | 3 В    | 2 A     | 3 9    |
| 0 В     | 2 9    | 2 B     | 1 3    |
| 0 C     | 3 4    | 2 C     | 2 4    |
| 0 D     | 1 6    | 2 D     | 2 7    |
| 0 E     | 1 F    | 2 E     | . 1 1. |
| 0 F     | 0 C    | 2 F     | 0 7    |
| 1 0     | 1 A    | 3 0     | 0 2    |
| 1 1     | 2 F    | 3 1     | 2 2    |
| 1 2     | 2 B    | 3 2     | 3 2    |
| 1 3     | 3 6    | 3 3     | 0 E    |
| 1 4     | 3 8    | 3 4     | 1 C    |
| 1 5     | 3 A    | 3 5     | 1 4    |
| 1 6     | 2 8    | 3 6     | 2 5    |
| 1 7     | 1 2    | 3 7     | 0 8    |
| 1 8     | 2 3    | 3 8     | 0 3    |
| 1 9     | 3 3    | 3 9     | 0 F    |
| 1 A     | 1 5    | 3 A     | 1 D    |
| 1 B     | 2 6    | 3 B     | 0 9    |
| 1 C     | 10     | 3 C     | 0 4    |
| 1 D     | 1 E    | 3 D     | 0 A    |
| • 1 E   | ОВ     | 3 E     | 0 5    |
| 1 F     | 0 6    | 3 F     | 0 0    |

