| hrs / /20                                                                                                                                                                          | Exams Office Use Only                          |          | e        |       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------|----------|-------|
| University of the Witwatersrand, Johannesburg                                                                                                                                      |                                                |          |          |       |
| Course or topic No(s)                                                                                                                                                              | ELEN224                                        |          |          |       |
| Course or topic name(s) Paper Number & title                                                                                                                                       | Electronics I                                  |          |          |       |
| Examination/Test* to be held during month(s) of (*delete as applicable)                                                                                                            | June 2000                                      |          |          |       |
| Year of Study<br>(Art & Sciences leave blank)                                                                                                                                      | Second                                         |          |          |       |
| Degrees/Diplomas for which<br>this course is prescribed<br>(BSc (Eng) should indicate which branch)                                                                                |                                                | B.Sc (En | g) Elec. |       |
| Faculty/ies presenting candidates                                                                                                                                                  |                                                | Engin    | eering   |       |
| Internal examiners<br>and telephone<br>number(s)                                                                                                                                   | Dr. A. R. Clark x7223                          |          |          |       |
| External examiner(s)                                                                                                                                                               | Dr. G. J. Gibbon                               |          |          |       |
| Special materials required (graph/music/drawing paper) maps, diagrams, tables, computer cards, etc)                                                                                | None                                           |          |          |       |
| Time allowance                                                                                                                                                                     | Course<br>Nos                                  | ELEN224  | Hours    | Three |
| Instructions to candidates (Examiners may wish to use this space to indicate, inter alia, the contribution made by this examination or test towards the year mark, if appropriate) | Answer ALL questions.<br>Type '2' Examination. |          |          |       |

Internal Examiners or Heads of Department are requested to sign the declaration overleaf

- 1. As the Internal Examiner/Head of Department, I certify that this question paper is in final form, as approved by the External Examiner, and is ready for reproduction.
- 2. As the Internal Examiner/Head of Department, I certify that this question paper is in final form and is ready for reproduction.
- (1. is applicable to formal examinations as approved by an external examiner, while 2. is applicable to formal tests not requiring approval by an external examiner—Delete whichever is not applicable)

| Name: | Signature: |
|-------|------------|
|       | 10 -0      |

(THIS PAGE NOT FOR REPRODUCTION)

# This version printed with the "comments" option NOT FOR PRINTING!!!!!!!!

Note: Show ALL workings, complete with the necessary comments!!—regardless of how fast your calculator can print the results in one step. I am not interested in how well you can read your formulae from your formula sheet. I am marking your reasoning, not only the answer!! Marks are awarded for the reasoning as well as the "answer". A correct numerical answer will not necessarily attract any marks!

## Question 1

OP-AMP QUESTION

An inverting amplifier with a gain of -100 V/V and an input resistance of  $100 \text{k}\Omega$ , uses an op-amp with a 1mV offset voltage, a bias current of 30nA, and an offset bias current of 3nA.

What output voltage offset results with

- a) a basic uncompensated design
- b) a bias-current compensated design (where a resistor is placed from the non-inverting terminal to ground).

Which offset source dominates in each case?

KC 2.50

This question will frighten most :-)

G=100, Rin = 100k $\Omega$  (=R1), hence R2=10M $\Omega$ 

IN THE UNCOMPENSATED CASE, BOTH THE EFFECTS OF THE OFFSET VOLTAGE AND THE BIAS CURRENTS CAUSE A VOLTAGE AT THE INVERTING INPUT. THIS VOLTAGE IS THEN MULTIPLIED BY THE CLOSED LOOP GAIN TO FORM THE OUTPUT OFFSET. THE BIAS CURRENTS SUCK CURRENT FROM THE EFFFECTIVE PARALLEL COMBINATION OF R1 AND R2.

HENCE THE OUTPUT VOLTAGE BECOMES

$$v_0 = (1 + R2/R1)(Vos + Vbias) = 101(1mV + 30 \times 10^9 \times 100k||10M = 101(1mV + 3mV) = 404mV$$

NOTE THAT THE VOLTAGE FROM THE BIAS CURRENTS DOMINATES THE OUTPUT OFFSET.

For the bias-current compensated design,  $R_3 = R_1//R_2$ , and the voltage at both terminals is raised due to the bias currents, and the output voltage offset is then cancelled. The only remaining cause of output offset is then the Vos and the Ios. In the worst case,

$$v_0 = 101(1mV + 3 \times 10^9 \times 100k)$$
 =  $101(1mV + 0.3mV) = 131mV$ 

NOTE THAT THE VOS DOMINATES THE OUTPUT.

## Question 2

DIGITAL QUESTION - DEAD SIMPLE STUFF.

(a) Simplify the following to a minimum number of gates:



Trivial

(b) Design a state-machine which cycles between 5 possible states. (15 marks) IE A COUNTER WITH SIMPLE COMBINATIONAL LOGIC TO RESET IT. THEY HAVE THE CHOICE OF FLIP FLOPS AND POLARITY OF EDGE TRIGGERING.

(Total 25 marks)

#### Question 3

DIODE QUESTION

Design a dual-ended power supply for an audio amplifier. It is required that the rails are at  $\pm 50$ V, and that each rail can deliver 4A. Justify all assumptions. *Hint: By "design"*, I mean specify the characteristics and ratings of all components used. (20 marks)

SIMPLE STUFF, BUT WILL GET A WIDE RANGE OF ALLOWABLE RIPPLE ETC.. I AM LOOKING HERE FOR A BIT OF ENGINEERING JUDGEMENT IN SIZING THE CAPS. CAN THEY ACTUALLY RELATE THE 4A TO A DISCHARGE RATE AND HENCE A VOLTAGE DROP.

If they do include a voltage regulator, the lowest ripple voltage must still be 2V above the output voltage etc.

ONLY TWIST IS THE DUAL-ENDED BIT.

CLEARLY NO "ANSWER" IN A NUMERICAL FORM.

# Question 4

(a) Fully design and specify a circuit to turn on a security floodlight at night. Amongst other possible components, use an LDR (Light Dependant Resistor) and an NPN

I AM LOOKING FOR A SIMPLE BUT THOROUGH DESIGN WHERE THE LDR IS FED BY A RESISTOR. THE QUESTION IS REALLY A CHECK ON WHETHER THEY INDIVIDUALLY DESIGNED THEIR PROJECT, WHERE THE LDR WAS USED WITH OP-AMPS TO DO THE SAME.

AS LIGHT DECREASES, THE VOLTAGE AT THE LDR INCREASES, AND WILL TURN ON THE NPN TRANSISTOR. THE SUBTLETY COMES IN THE FACT THAT THE BASE DRIVE NEEDS SUPPLYING FROM THE POTENTIAL DIVIDER TOO.

HENCE SIZING OF THE RESISTORS IS IMPORTANT. MOST OF THE "FEEL" FOR THE LDR ETC WILL HAVE COME FROM THE PROJECT. THEY MUST RECOGNISE THAT A RELAY WILL BE NEEDED FOR THE MAINS. BONUS IF THEY DERIVE A NON TRANSFORMERED POWER SOURCE!!!!

BONUS PLUS IF THEY ACTUALLY USE A TRANSISTOR BASED SCHMIDT TRIGGER

(The relay itself will provide sufficient hysteresis, but I don't expect anyone to actually mention this!)

(15 marks)

(b) With the aid of sketches, explain how an N-channel enhancement MOSFET first gains its channel. Further explain what happens when the transistor conducts an appreciable current. (10 marks)

A LITTLE BIT OF BOOKWORK. NEED TO SEE GATE-BODY RISE TO GIVE DEPLETION REGION, FOLLOWED BY N-CHANNEL FORMING AFTER THE THRESHOLD VOLTAGE. AS CURRENT INCREASES, CHANNEL SKEWS AND PINCHES OFF. ALLEVIATED BY INCRESING GATE VOLTAGE.

(Total 25 marks)

# Question 5

Transistor Question (SSEx6.7)

Consider the following circuit:



- (a) For the current mirror shown above using two matched-gain transistors, find the value of R that results in  $I_o = 1$ mA with  $V_{CC} = 5$ V
  - i)Assume  $\beta = \infty$
  - ii) Assume  $\beta = 100$
  - iii) For case (ii), for what values of  $V_o$  will the current mirror work?
- (b) In what application would the above circuit be used?. Transistor biasing, long tailed pairs etc

Obviously, for infinite  $\beta$ , the current feeding into both bases is neglected. Hence R=(5-0.7)/1mA=4.3k

For  $\beta=100$ , however, a full analysis needs doing. Assuming that the base drives are the same (matched). We now get  $2i_B$  through R as well. Hence  $I_o=1mA, i_B=10\mu A, I_{ref}=1.02mA, R=(5-0.7)/1.02mA=4.22k$ 

(Total 20 marks)

(Exam Total 110 marks)

(100% = 100 marks)