# PLL Transient Response TI Precision Labs - Clocks and Timing

**Presented by Dean Banerjee Prepared by Vibhu Vanjari** 



# Phase lock loop overview



# PLL loop bandwidth (BW)



| Block             | Transfer Function                                      |
|-------------------|--------------------------------------------------------|
| OSC               | $\frac{1}{R} \cdot \frac{G(s)}{1 + G(s) \cdot H}$      |
| R/N<br>Dividers   | $\frac{G(s)}{1+G(s)\cdot H}$                           |
| Phase<br>Detector | $\frac{1}{K_{PD}} \cdot \frac{G(s)}{1 + G(s) \cdot H}$ |
| VCO               | $\frac{1}{1+G(s)\cdot H}$                              |

$$BW \equiv f : |G(s) \times H| = 1$$

### **Analog loop filter transient**



Analog lock time =  $48 \mu s$ 

Total lock time =  $48 \mu s$ 

#### Transient with VCO calibration



VCO calibration time = 64.7 us

Analog lock time = 27.7 us

Total lock time = 92.4 us

#### **Transient with VCO calibration**



#### **Zoomed in with VCO calibration**



#### **Analog loop filter transient**



#### **Zoomed in with VCO calibration**



### Lock time







#### $F_{VCO}$ and $V_{TUNE}$ transient response











#### $F_{VCO}$ and $V_{TUNE}$ transient response





#### $F_{VCO}$ and $V_{TUNE}$ transient response



## Bandwidth's impact on lock time



$$BW \equiv f : |G(s)| \times H| = 1$$

$$T_{lock} = \frac{4}{BW}$$

- Wide loop bandwidth reduces lock time
- Narrow loop bandwidth increase lock time

# Phase margin (PM)



PM = 180 + phase at BW frequency offset

# Phase margin's impact on lock time

#### **How does PM impact transient response?**



| Phase margin | Why choose this? |
|--------------|------------------|
| 30° - 45°    | Reduce spurs     |

# Phase margin's impact on lock time

#### **How does PM impact transient response?**



| Phase margin | Why choose this?                                |
|--------------|-------------------------------------------------|
| 30° - 45°    | Reduce spurs                                    |
| 45° - 55°    | Balanced lock<br>time, phase noise<br>and spurs |

# Phase margin's impact on lock time

#### **How does PM impact transient response?**



| Phase margin | Why choose this?                                |
|--------------|-------------------------------------------------|
| 30° - 45°    | Reduce spurs                                    |
| 45° - 55°    | Balanced lock<br>time, phase noise<br>and spurs |
| 55° - 80°    | Minimize jitter                                 |



















SNAA336: Streamline RF Synthesizer VCO Calibration and Optimize PLL Lock Time



# To find more technical resources and search products, visit ti.com/clocks

## Quiz

- True or false: The phase margin is the phase of the open loop transfer function when the gain of the PLL is equal to 0 dB.
- True or false: Phase margins under 30° should be avoided to enhance the stability of the PLL, and minimize ringing.
- True or false: Larger bandwidths lead to shorter lock times.

## Quiz

- True or <u>false</u>: The phase margin is the distance of the phase from -180 degrees when the gain of the PLL is equal to 0 dB.
- <u>True</u> or false: Phase margins under 30° should be avoided to enhance the stability of the PLL, and minimize ringing.
- <u>True</u> or false: Larger bandwidths lead to shorter lock times, as the PLL can adjust to changes in the output frequency faster.



©Copyright 2017 Texas Instruments Incorporated. All rights reserved.

This material is provided strictly "as-is," for informational purposes only, and without any warranty.

Use of this material is subject to TI's **Terms of Use**, viewable at TI.com

#### Quiz

- True or false: When designing a loop filter for a tunable frequency range, the filter should be designed to meet a loop gain constant equal to the arithmetic mean of the minimum and maximum values the loop gain constant takes for the range of VCO frequencies selected.
- True or false: The zero of the transfer function, T2, is independent of the loop filter order and is always equal to R2 times C2 for a passive loop filter.
- True or false: When a device has integrated loop filter components, no external loop filter components need to be added to the schematic.



Please read the following sentences and determine if each statement is true or false. The next page will have the answers.

1

#### Quiz

- True or <u>false</u>: When designing a loop filter for a tunable frequency range, the filter should be designed to meet a loop gain constant equal to the arithmetic mean of the minimum and maximum values the loop gain constant takes for the range of VCO frequencies selected.
- <u>True</u> or false: The zero of the transfer function, T2, is independent of the loop filter order and is always equal to R2 times C2 for a passive loop filter.
- True or <u>false</u>: When a device has integrated loop filter components, no external loop filter components need to be added to the schematic.



TC

#### Statement 1:

False – The loop filter should be designed for the *geometric* mean of the minimum and maximum values the loop gain constant takes, not the arithmetic mean.

#### Statement 2:

True – The zero of the transfer function, T2, is independent of the loop filter order and is always equal to R2 times C2 for a passive loop filter.

#### Statement 3:

False – While a fully integrated loop filter is possible, sometimes only part of the loop filter will be integrated in the device. The parts of the loop filter that aren't on-chip will still need to be routed to externally.