

Hello, and welcome to the TI Precision Lab video covering data integrity issues. This is part of a larger series on PCB layout for good EMC. This series is specifically intended to cover mixed signal designs where the digital signals are less than 100 MHz and clock rise times are greater than 1 ns. This video looks at how digital noise and crosstalk can cause errors in the digital signal being communicated. The basics of how gates interpret logic signals is covered as well as how a Schmitt Triger Gate can be used to minimize data errors for noisy signals. Also, a brief introduction to error detection and correction methods will be covered. Finally, a discussion on how delay can introduce data integrity issues is covered.



Let's start by defining what data integrity issues are and giving a few simple examples. A data integrity issue occurs when data being transmitted from one device to another is corrupted. The corrupted digital signal that is received, will contain one or more errors in the data. For example, the ADC outputs a conversion result equal to 0011 0111, or 37 in hex and the value received by the microcontroller is 1011 0111, or B7 in hex. In this case, the most significant bit is corrupted and the received data is incorrect. This kind of error may be introduced from coupling of transient signals into the digital communications lines. This error can be from a noise source such as a switching supply which can have a fast periodic transient current. The noise source could also

be from other digital signals cross coupling to the communications line. Discontinuities in the ground return path, and impedance mismatches can introduce emissions, overshoot and ringing that increase unwanted coupling of digital signals. The crosstalk and impedance matching videos cover these types of problems in detail. Also, the problem is exaggerated when the digital communications lines are long as the parasitics on long lines are worse. Furthermore, the longer PCB traces can make effective antenna which pick up interference. Finally, long lines can introduce delays that may introduce timing errors.



This slide shows an example of a data integrity issue where a transient introduces a glitch in the clock line. This kind of issue is especially problematic as the extra clock introduced by the glitch throws the device internal state machine out of sequence. This extra clocking issue will typically have the effect of shifting all the data to the left. This type of issue is especially problematic in cases where a chip select pin is not used as the data is thown out of sequence. In some cases, the extra clock can put the device into an undefined mode, so that a reset may be required. Another type of data error would be for a transient on the data line to introduce an erroneous data value. Ideally, you should avoid these kinds of issues by keeping your communications lines short, and isolated

from interference sources. However, in some cases this may not be practical. The next slide will show some ways to mitigate this issue.



One way to mitigate data communications errors is to use error detection and correction. From an ADC perspective some devices have this feature built into the device. Basically, when the ADC transmits conversion results to the microcontroller some kind of additional information is appended for data integrity verification. Some fairly simple communications methods for error checking include check sum and parity. These methods can detect if a communications error occurs, but they will not detect all errors. The Cyclic Redundancy Check, or CRC for short, is a much more sophisticated method for error checking. This method is a much more reliable way to verify data integrity than using a checksum, but that benefit comes at the cost of a more complex algorithm. The CRC word is

generated using a polynomial or lookup table. Another approach is to use a Hamming code. This method actually allows for single-bit error correction. See TI document **SBAA106** for a detailed discussion on all of these methods as well as a list of TI devices that use these methods.



Another approach to eliminating data communications error is to assume that the data communications error is an infrequent event and search for an unexpected data value. For example assume you are reading a DC or slow moving value. In this case you would expect three subsequent measurements to have similar values. In the example shown the DC value of approximately 1V is being read. One point in this data sequence contains an error and is significantly different from the other values. In this kind of situation, it may be possible to use a simple algorithm to detect and eliminate the bad reading. The code shown averages three readings and looks for the largest deviation from the average. The largest deviation is discarded and the two similar values are averaged.

Using this method on the example data, results in the bottom graph, showing the average versus time where the bad point is eliminated. Of course, this approach will not work if large rapid transitions in the data is a real-world possibility.

Now that we have discussed different approaches for detecting, correcting and mitigating errors, let's take a closer look at the details of how a standard CMOS logic input interprets data.



This slide shows the transfer function for a standard CMOS logic gate. Understanding this plot will help to understand the kinds of situations that can introduce data errors. A standard gate has a logic low threshold, indeterminant range, and logic high threshold. If the signal is below the logic low threshold than the signal is interpreted as a logic low. If the signal is above the logic high threshold, the signal is interpreted as a logic high. When the signal is between the logic high threshold and logic low threshold it is in an indeterminant state. When an input signal rapidly transitions from a logic low to logic high it moves through the indeterminate state quickly an the device simply sees a logic low to high transition. However, if the signal transitions slowly through the

indeterminant state it is possible that the device will have multiple transitions while in this state. These multiple transitions are sometimes called chatter and can create multiple clock edges when only one is intended. Thus an extremely low rise time for digital signals can cause data errors. Some devices specify a maximum logic signal transition time. A typical maximum transition time ranges from 400ns to 1000ns.

Another digital communications error can occur when an input signal has a great deal of overshoot and ringing. In this case overshot or undershoot can cause the signal to move into the indeterminant state and can cause an erroneous logic 1 or 0. Furthermore, crosstalk from an adjacent circuit can induce a false clock or logic value on a victim line.



Let's take a quick look at what is happening inside a logic gate when it transitions through the indeterminant state. Understanding the gate's transistors will help us to understand the indeterminant state. For a logic gate, when the input signal is above the logic high threshold Q1 is turned on and Q2 is turned off which connects the output pin to DVDD through Q1. When the signal is below the logic low threshold Q1 is turned off and Q2 is turned on so the output pin is shorted to GND through Q2. When the signal is in the indeterminate state both transistors are turned on. Thus the output is somewhere between a logic high and low depending on the on resistance for the two different transistors. Also, this is the state where the current is flowing in the gate. As

mentioned in the previous slide, when the signal remains in the indeterminant state for too long the gate can experience multiple toggles between high and low called chatter. In addition to this issue, the gate will draw more current when slowly transitioning through the indeterminant state as both transistors will be on when this happens. Earlier in this presentation we emphasized that EMI can be reduced by using slower clock rise times. While this is true, take care not to reduce clock rise time too much and violate the maximum rise time specification. Typically, the maximum rise time ranges from 400ns to 1000ns.

|                |                                       |                            |                                                                     | MIN | MAX  | UNIT |  |
|----------------|---------------------------------------|----------------------------|---------------------------------------------------------------------|-----|------|------|--|
|                | Input transition rise or fall rate    | ABT octals                 |                                                                     |     | 5    |      |  |
|                |                                       | ABT Widebus™ and Widebus+™ |                                                                     |     | 10   |      |  |
|                |                                       | AHC, AHCT                  |                                                                     |     | 20   |      |  |
| Δt/Δν          |                                       | FB                         |                                                                     |     | 10   |      |  |
|                |                                       | LVT, LVC, ALVC, ALVT       |                                                                     |     | 10   | ns/V |  |
|                |                                       | LV                         |                                                                     |     | 100  |      |  |
|                |                                       | LV-A                       | V <sub>CC</sub> = 2.3 V to 2.7 V                                    |     | 200  |      |  |
|                |                                       |                            | V <sub>CC</sub> = 3 V to 3.6 V                                      |     | 100  |      |  |
|                |                                       |                            | V <sub>CC</sub> = 4.5 V to 5.5 V                                    |     | 20   |      |  |
| t <sub>t</sub> | Input transition (rise and fall) time | HC, HCT                    | V <sub>CC</sub> = 2 V                                               |     | 1000 |      |  |
|                |                                       |                            | V <sub>CC</sub> = 4.5 V                                             |     | 500  | ns   |  |
|                |                                       |                            | V <sub>CC</sub> = 6 V                                               |     | 400  |      |  |
|                | g                                     |                            | input transition time is r<br>as a guideline. See<br>r more detail. | not |      |      |  |

This slide gives the maximum input rise time specification for a variety of CMOS logic families. Note that a very detailed describing covering the issue of slow CMOS signals is covered in TI document SCBA004E.



A different type of logic input level detection is used by Schmitt trigger gates. This type of gate uses hysteresis to eliminate the internment input range. For a Schmitt trigger the output will only transition to a logic low when it goes below the negative threshold, and transition will to logic high when it go above the positive threshold. The region between the two thresholds is not an indeterminate state. In this region, the gate will simply remain in it's current state. So, if a signal transitions above the positive threshold then dips below that threshold the output will remain in the same logic high state. Likewise, slow moving signals transition through the thresholds will not generate chatter or excessive current. One possible solution to solve a data integrity

issue is to place a Schmitt trigger buffer at the end of a noisy digital signal line. Of course, a better solution is to use optimal layout methods to avoid the crosstalk and overshoot that cause the communications problem. Nevertheless, the Schmitt may be a fast solution in cases where this is not practical.



For higher speed signals, data communications errors can be introduced by delays over long cables or PCB traces. The example shown here, shows a signal where the data transitions on the rising edge of the clock and is captured on the falling edge of the clock. The first picture shows the ideal response with no delays. The second shows a 4ns delay for the signal to travel from the microcontroller to the ADC and another 4ns for the return. In this example the clock is running at 50MHz. In this case, the delay doesn't cause an error because the data is received by the microcontroller before the falling edge. The last picture has the same delays as the previous example, but the clock is running at a higher frequency of 70MHz. In this case the data signal is received after the falling edge

of the clock signal so the data is not properly detected. In some cases, this kind of issue is avoided using a return clock.

Another similar issue can occur when communications lines are of different lengths.



When digital communications lines are different lengths, the delay on each line will be different. This can introduce communications errors. The scope of this series is intended for digital communications less than 100MHz, and in general for signals in this frequency range usually do not require trace length compensation. Nevertheless, let's do a short discussion on this subject for completeness. The delay of the propagation of a signal on a PCB trace is directly proportionate to the trace length. You can calculate the delay using the wave length and velocity equations shown on the previous slide. In some cases two related digital signals are on traces with different lengths. The different lengths creates a skew between the signals. This can cause timing violations

that introduce data errors. One way to correct for the different lengths is to use a serpentine style trace to make a shorter trace longer. In the example shown line 2 is longer than line 1. This introduces a different delay between the short and long lines. Making line 1 longer using a serpentine PCB trace matches the delay between the two paths. Many PCB layout programs provide automated approaches to matching length. This short introduction here is just intended to familiarize you on the subject. There are many resources that cover the details of when this is needed and how to do it.



One approach that is sometimes used to connect digital signals between two printed circuit boards is ribbon cable. The common 50mil pitch flat type ribbon cable can be especially subjectable to data integrity issues. It is important to keep in mind the position of the return path relative to the signal path for ribbon cable. Similar to a PCB, it is best to keep the return path adjacent to the signal. Sometimes, engineers will try to conserve cable conductors and have one common return path on the cable. This is not a good idea as the shared return currents will introduce crosstalk. Furthermore, the impedance is not well controlled in this configuration leading to potential overshoot and ringing from mismatch. A better option is to make sure that each

conductor has an adjacent ground wire. In option 2, each signal has an adjacent ground wire but some signals may be adjacent to each other. This option will have more crosstalk then option 3. For option 3 the signal is surrounded on both sides with ground wires so the signals are effectively shielded from each other. There are more sophisticated types of ribbon cable that are designed for higher speed data communications. This inexpensive style ribbon you should be used for lower frequency digital signals over short lengths, and should use the grounding scheme shown in option 3. Finally, keep in mind that long ribbon cables make good antenna. If your cable is near a noise source, a shielding option may be required.

## Thanks for your time! Please try the quiz.



That concludes this video – thank you for watching! Please try the quiz to check your understanding of this video's content.

### **Quiz: Data Integrity Issues**

- 1. (True/False) A Schmitt trigger gate has an undefined or indeterminant state between the logic high and logic low threshold?
  - a) True
  - b) False
- 2. (True/False) A slow moving logic signal can cause a data integrity problem.
  - a) True
  - b) False



Question 1, (True/False) A Schmitt trigger gate has an undefined or indeterminant state between the logic high and logic low threshold?

The correct answer is "b", False. While standard CMOS gates do have this indeterminant state, the Schmitt trigger gate does not. When transitioning below the low threshold the output transitions to a low. When transitioning above the high threshold the output transitions high. When in between the low and high threshold the output does not change.

Question 2, (True/False) A slow moving logic signal can cause a data integrity problem.

The correct answer is "a", True. A slow moving signal will transition slowly through the internment zone. This can cause chatter in the detected output.

### **Quiz: Data Integrity Issues**

- 3. Why is a glitch on a clock line especially problematic?
  - a) This can potentially damage the device
  - b) This can cause a logic one to be interpreted as a logic zero
  - c) This can introduce an extra clock that will throw the device internal state machine out of
  - d) Glitches only matter if they are on the data line.
- 4. Which of the following can be an issue?
  - a) A delay from long equal length lines
  - b) A delay that is different between long and short lines
  - c) The delay on short lines for low frequency signals.
  - d) Both a and b are correct
  - e) None of the above



## Question 3, Why is a glitch on a clock line especially problematic?

The correct answer is "c. This can introduce an extra clock that will throw the device internal state machine out of sequence." A glitch on the clock line is effectively an extra clock. This kind of problem will often have the effect of shifting the data to the left. Also this can sometimes put the device into a undefined state requiring a reset.

Question 4, Which of the following can be an issue?

The correct answer is "d. Both a and b are correct"

A delay in long equal length lines can be a problem as the received data can be out of synchronization with the transmitters clock. Also, if the delay is different between two associated signals because two lines are of different lengths, the digital signals can also be out of synchronization with each other. This problem mainly occurs on long lines or high frequency systems.

# Thanks for your time!

That's all for todays video. Thanks for watching.



© Copyright 2022 Texas Instruments Incorporated. All rights reserved.

This material is provided strictly "as-is," for informational purposes only, and without any warranty.

Use of this material is subject to TI's **Terms of Use**, viewable at TI.com

