

**Presented by Nikhil Menon** 

**Prepared by Nikhil Menon and Ross Pimentel** 



## Hardware bootstraps



TI Ethernet PHY strapped for RMII master mode

## Hardware bootstraps



## Hardware bootstraps: two level



#### 2-Level strap resistor ratio

| MODE | TARGET VOLTAGE |          |              | IDEAL RESISTORS |          |  |
|------|----------------|----------|--------------|-----------------|----------|--|
|      | Vmin (V)       | Vtyp (V) | Vmax (V)     | Rhi (kΩ)        | Rlo (kΩ) |  |
| 0    | 0              |          | 0.35 x VDDIO | OPEN            | 2.49     |  |
| 1    | 0.7 x VDDIÓ    |          | VDDIÓ        | 2.49            | OPEN     |  |

#### **Auto-neg strap table**

| PIN NAME | STRAP NAME | PIN# | DEFAULT |   |                   |
|----------|------------|------|---------|---|-------------------|
| טע בט    | A MOIV     | 22   |         | 0 | Auto-MDIX Enable  |
| RX_ER    | A-MDIX     | 22   | U       | 1 | Auto-MDIX Disable |

## Hardware bootstraps: four level



| BOOTSTRAP DC CHARACTERISTICS |                     |        |               |               |               |  |  |
|------------------------------|---------------------|--------|---------------|---------------|---------------|--|--|
|                              |                     |        | Vmin (V)      | Vtyp (V)      | Vmax (V)      |  |  |
| Vbs_1                        |                     | Mode 1 | 0             | 0             | 0.08 x VDDIO  |  |  |
| Vbs_2                        | Bootstrap Threshold | Mode 2 | 0.148 x VDDIO | 0.165 x VDDIO | 0.181 x VDDIO |  |  |
| Vbs_3                        | Bootstrap Mileshold | Mode 3 | 0.235 x VDDIO | 0.252 x VDDIO | 0.277 x VDDIO |  |  |
| Vbs_4                        |                     | Mode 4 | 0.694 x VDDIO | VDDIÓ         | VDDIÓ         |  |  |

4-Level strap voltage threshold levels

## Bootstrap implementation: design changes



**TI Ethernet PHY in MII mode** 



TI Ethernet PHY in RMII Master mode

## **Bootstrap implementation: four level**

#### **4-Level bootstraps**

| PIN NAME | PIN NO. | DEFAULT | STR  | AP FUNCT | ION     |
|----------|---------|---------|------|----------|---------|
|          |         |         | MODE | MAC[0]   | TEST[0] |
|          |         |         | 1    | 0        | 0       |
| RX_D0    | 26      | 1       | 2    | 0        | 1       |
|          |         |         | 3    | 1        | 1       |
|          |         |         | 4    | 1        | 0       |
|          | 25      | 1       | MODE | MAC[1]   | TEST[1] |
|          |         |         | 1    | 0        | 0       |
| RX_D1    |         |         | 2    | 0        | 1       |
|          |         |         | 3    | 1        | 1       |
|          |         |         | 4    | 1        | 0       |
|          |         |         | MODE | MAC[2]   | TEST[2] |
|          |         |         | 1    | 0        | 0       |
| RX_D2    | 24      | 1       | 2    | 0        | 1       |
|          |         |         | 3    | 1        | 1       |
|          |         |         | 4    | 1        | 0       |

#### **MAC** interface selection bootstraps

| MAC[2] | MAC[1] | MAC[0] | Description                          |
|--------|--------|--------|--------------------------------------|
| 0      | 0      | 0      | RESERVED                             |
| 0      | 0      | 1      | MII                                  |
| 0      | 1      | 0      | RMII Slave                           |
| 0      | 1      | 1      | RMII Master                          |
| 1      | 0      | 0      | RGMII (Align Mode)                   |
| 1      | 0      | 1      | RGMII (TX Internal Delay Mode)       |
| 1      | 1      | 0      | RGMII (TX and RX Interal Delay Mode) |
| 1      | 1      | 1      | TGMII (RX Internet Delay Mode)       |

#### **Test mode bootstraps**

| TEST[2] | TEST[1] | TEST[0] | Description      |
|---------|---------|---------|------------------|
| 0       | 0       | 0       | Normal Operation |
| 0       | 0       | 1       | Test Mode 1      |
| 0       | 1       | 0       | Test Mode 2      |
| 0       | 1       | 1       | RESERVED         |
| 1       | 0       | 0       | Test Mode 4      |
| 1       | 0       | 1       | Test Mode 5      |
| 1       | 1       | 0       | RESERVED         |
| 1       | 1       | 1       | RESERVED         |

### **Bootstrap implementation: four level**

| MODE | IDEAL Rhi (kΩ) | IDEAL Rlo (kΩ) |
|------|----------------|----------------|
| 1    | OPEN           | OPEN           |
| 2    | 10             | 2.49           |
| 3    | 5.76           | 2.49           |
| 4    | 2.49           | OPEN           |

**Recommended 4-level strap resistor ratios** 

| BOOTSTRAP DC CHARACTERISTICS |                     |        |               |               |               |  |  |
|------------------------------|---------------------|--------|---------------|---------------|---------------|--|--|
|                              |                     |        | Vmin (V)      | Vtyp (V)      | Vmax (V)      |  |  |
| Vbs_1                        |                     | Mode 1 | 0             | 0             | 0.08 x VDDIO  |  |  |
| Vbs_2                        | Bootstrap Threshold | Mode 2 | 0.148 x VDDIO | 0.165 x VDDIO | 0.181 x VDDIO |  |  |
| Vbs_3                        | Bootstrap milesnolu | Mode 3 | 0.235 x VDDIO | 0.252 x VDDIO | 0.277 x VDDIO |  |  |
| Vbs_4                        |                     | Mode 4 | 0.694 x VDDIO | VDDIÓ         | VDDIÓ         |  |  |

4-Level strap voltage threshold levels



RMII Master/Test Mode 4 Strap Configuration

# **LED** straps



## Bootstrap voltage threshold calculation

#### **Recommended 4-level strap resistor ratios**

| MODE | IDEAL Rhi (kΩ) | IDEAL Rlo (kΩ) |
|------|----------------|----------------|
| 1    | OPEN           | OPEN           |
| 2    | 10             | 2.49           |
| 3    | 5.76           | 2.49           |
| 4    | 2.49           | OPEN           |

| BOOTSTRAP DC CHARACTERISTICS |                     |        |               |               |               |  |  |
|------------------------------|---------------------|--------|---------------|---------------|---------------|--|--|
|                              |                     |        | Vmin (V)      | Vtyp (V)      | Vmax (V)      |  |  |
| Vbs_1                        |                     | Mode 1 | 0             | 0             | 0.08 x VDDIO  |  |  |
| Vbs_2                        | 5                   | Mode 2 | 0.148 x VDDIO | 0.165 x VDDIO | 0.181 x VDDIO |  |  |
| Vbs_3                        | bootstrap Hireshold | Mode 3 | 0.235 x VDDIO | 0.252 x VDDIO | 0.277 x VDDIO |  |  |
| Vbs_4                        |                     | Mode 4 | 0.694 x VDDIO | VDDIÓ         | VDDIÓ         |  |  |

4-Level strap voltage threshold levels



**Sample strap connections** 

## Bootstrap voltage threshold calculation



| Mode 1 | 0                | 0                | 0.08 x<br>VDDIO  | V |
|--------|------------------|------------------|------------------|---|
| Mode 2 | 0.148 x<br>VDDIO | 0.165 x<br>VDDIO | 0.181 x<br>VDDIO | V |
| Mode 3 | 0.235 x<br>VDDIO | 0.252 x<br>VDDIO | 0.277 x<br>VDDIO | V |
| Mode 4 | 0.694 x<br>VDDIO | VDDIO            | VDDIO            | V |

4-level strap voltage threshold levels

## Bootstrap voltage threshold calculation





| Mode 1 | 0                | 0                | 0.08 x<br>VDDIO  | V |
|--------|------------------|------------------|------------------|---|
| Mode 2 | 0.148 x<br>VDDIO | 0.165 x<br>VDDIO | 0.181 x<br>VDDIO | V |
| Mode 3 | 0.235 x<br>VDDIO | 0.252 x<br>VDDIO | 0.277 x<br>VDDIO | V |
| Mode 4 | 0.694 x<br>VDDIO | VDDIO            | VDDIO            | V |

4-level strap voltage threshold levels

## 4-Level strap device configuration

- Refer to TI App Note for additional information "4-Level strap device configuration"
  - http://www.ti.com/lit/an/snla258a/snla258a.pdf



# To find more Ethernet technical resources and search products, visit ti.com/ethernet