# ModelSim Tutorial for EECS361

Fall 2014

Kaicheng Zhang(kaichengz@u.northwestern.edu)

### Introduction

This tutorial will build a 1-bit full adder and a SRAM reader in VHDL. It uses ModelSim as the compiler and the simulator. The purpose of this tutorial has two folds:

- 1) Give an example on how to create a new project, write VHDL codes, compile the project and do simulations in ModelSim.
- 2) Give an example on how to utilize the component provided by the course library.

## 1-bit Full Adder

#### Start ModelSim

- 1. Login to one of the linux machines in Wilkinson Lab.
- 2. Open the terminal.
- 3. type the following command:

source /vol/ece303/ece303.env

4. Start ModelSim by typing:

vsim

# Create a new project

1. Select File -> New -> Project...



2. Fill in the "Project Name" and "Project Location". The "Project Location" is where you want to put your project in. Leave the other fields unchanged. Click OK. If a new dialogue pops out asking you to create the directory, click OK.



3. ModelSim will ask you to add items to the project right after your project is created. You can do

it now or do it later. In this tutorial, we simply close this dialogue.

# Add EECS 361 library files to the project

We have a number of gates and other components ready for you to use.

1. Copy all the files in "lib" directory of the library package to your own project's directory. Here is the full list of the files:

and\_gate\_32.vhd

and\_gate\_n.vhd

and\_gate.vhd

dec\_n.vhd

dffr.vhd

dff.vhd

eecs361\_gates.vhd

eecs361.vhd

mux\_32.vhd

mux\_n.vhd

mux.vhd

nand\_gate\_32.vhd

nand\_gate\_n.vhd

nand\_gate.vhd

nor\_gate\_32.vhd

nor\_gate\_n.vhd

nor\_gate.vhd

not\_gate\_32.vhd

not\_gate\_n.vhd

not\_gate.vhd

or\_gate\_32.vhd

or\_gate\_n.vhd

or\_gate.vhd

sram.vhd

syncram.vhd

xnor\_gate\_32.vhd

xnor\_gate\_n.vhd

xnor\_gate.vhd

xor\_gate\_32.vhd

xor\_gate\_n.vhd

xor\_gate.vhd

2. In the Workspace window, right click, select "Add to Project" -> "Existing File...".



2. Click on "Browse..." to open the file selection window.



3. The window should start at your project's location by default. If not, navigate yourself to your project's location. Use Ctrl and Shift keys to select all the vhd files. Click on Open, and then click on OK.



4. You should return to the main window, with the vhd files added to your workspace. Feel free to double click on the file names to check what in the fil



#### Create the 1-bit full adder

- 1. Select File -> New -> Source -> VHDL to create a new VHDL source file.
- 2. Write the fulladder VHDL code:

```
library ieee;
use ieee.std logic 1164.all;
use work.eecs361 gates.all;
entity fulladder is
  port (
    Х
          : in std logic;
            : in std logic;
    У
           : in std logic;
            : out std logic;
    cout : out std logic
  );
end fulladder;
architecture structural of fulladder is
signal xor0 : std logic;
signal and0 : std logic;
signal and1 : std logic;
begin
  xor0 map : xor gate port map (x => x, y => y, z => xor0);
  xor1 map : xor gate port map (x => xor0, y => c, z => z);
  and 0 map : and gate port map (x \Rightarrow x, y \Rightarrow y, z \Rightarrow and 0);
  and1 map : and gate port map (x \Rightarrow xor0, y \Rightarrow c, z \Rightarrow and1);
  or0 map : or gate port map (x \Rightarrow and0, y \Rightarrow and1, z \Rightarrow cout);
end architecture structural;
```

- 3. Save the file as fulladder.vhd
- 4. Add fulladder.vhd to your workspace.

#### Create testbench for fulladder.

1. As the steps above, create another VHDL file "fulladder\_demo.vhd", write the following content, and add it to the workspace.

```
component fulladder is
  port (
           : in std logic;
    Х
           : in std logic;
           : in std logic;
           : out std logic;
    cout : out std logic
end component fulladder;
signal xin : std logic;
signal yin : std logic;
signal cin : std logic;
signal inbus : std logic vector(2 downto 0);
begin
  fulladder map : fulladder port map (x \Rightarrow xin, y \Rightarrow yin, c \Rightarrow cin, z
=> z, cout => cout);
  cin <= inbus(2);</pre>
  yin \le inbus(1);
  xin \le inbus(0);
  test proc : process
  begin
    inbus <= "000";
    wait for 5 ns;
    inbus <= "001";
    wait for 5 ns;
    inbus <= "010";
    wait for 5 ns;
    inbus <= "011";
    wait for 5 ns;
    inbus <= "100";
    wait for 5 ns;
    inbus <= "101";
    wait for 5 ns;
    inbus <= "110";
    wait for 5 ns;
    inbus <= "111";
    wait for 5 ns;
    wait;
  end process;
end architecture structural;
```

### Compile and simulate

1. Compile all the files by selecting Compile -> "Compile All". Try a second time or third time if the first compilation generates errors. Because the default order of the files may not match the dependencies between components.



2. After successfully compiled the project, start the simulation by selecting "Simulate" -> "Start Simulation".



3. Select the structural design of fulladder\_demo to simulate. The fulladder\_demo is in work library.



4. A simulation window will pop out. In the Objects window in the middle, select z, cout, xin, yin, and cin. After that, right click on them, then select "Add to Wave" -> "Selected Signals".



5. A wave window will appear in the right. Click "Run -All" button



6. The simulate will start and finish shortly. The zoom level might not fit the waveform. Zoom in or out to adjust the waveform.



7. The waveform is as our expectation.

# Summary of the workflows.

Here is a summary of the workflows:

- 1. Create a project.
- 2. Add and edit files, including testbenches.
- 3. Compile all the files.
- 4. Open the simulation window.

- 5. Add signals to wave.
- 6. Run the simulation and check results.

#### **SRAM Reader**

The next demo is to give an example on how to use SRAM component provided by the library.

- 1. Copy the file "data/sort\_corrected\_branch.dat" in the library package to your project location.
- 2. Add the SRAM demo file "sram\_demo.vhd" and write the following content to it.

```
library ieee;
use ieee.std logic 1164.all;
use ieee.numeric std.all;
use work.eecs361 gates.all;
use work.eecs361.all;
entity sram demo is
 port (
    dout : out std logic vector(31 downto 0)
  );
end sram demo;
architecture structural of sram demo is
signal cs : std logic;
signal oe : std logic;
signal we : std logic;
signal addr : std logic vector(31 downto 0);
signal din : std logic vector(31 downto 0);
signal ctrl bus : std logic vector(2 downto 0);
begin
  sram map : sram
    generic map (mem file => "sort corrected branch.dat")
    port map (cs => cs, oe => oe, we => we, addr => addr, din => din,
dout => dout);
  cs <= ctrl bus(2);
  oe <= ctrl bus(1);
  we \leq ctrl bus(0);
  process
    variable vaddr : integer range 0 to 2147483647;
  begin
    ctrl bus <= "110";
    for vaddr in 4194336 to 4194376 loop
      addr <= std logic vector(to unsigned(vaddr, 32));</pre>
      wait for 5 ns;
```

```
end loop;
wait;
end process;
end;
```

- 3. Start the simulation of sram\_demo with all the signals.
- 4. You can change the display format of the signal. To do that, select the signals, and right click on them, then select Radix -> Hexadecimal.



5. The waveform is similar to the mentor graphics one, except the VHDL SRAM use '1' to enable the chip.

