

## BRAC UNIVERSITY

CSE-350: Digital Electronics and Pulse techniques

Exp-03: Study of a TTL NAND gate with totem pole output

| Nam          | ne: Md | Shamsur | Shate | Nur | E | A212     | Section: 6 |
|--------------|--------|---------|-------|-----|---|----------|------------|
| ID: 21301432 |        |         |       |     |   | Group: 2 |            |

### **OBJECTIVES**

- 1. Building standard TTL NAND Gate.
- 2. Measure the voltages and verify the circuit.

## Equipments and component list

#### **Equipments**

- 1. Digital Multimeter
- 2. DC power supply

#### Component

- NPN Transistor (C828) x5 pieces
- Diode 1N4003 x1 piece
- Capacitor 4.7 μF x1 piece
- · Resistors -
  - ♦ 4K x1 piece
  - ♦ 1.5K x1 piece
  - ♦ 1K x1 piece
  - ♦ 100 x1 piece

## Task-01: TTL NAND gate

#### THEORY

In this task, we will implement a Transistor-Transistor Logic (TTL) NAND gate with a totem-pole output. Transistor-Transistor Logic, or TTL, refers to the technology for designing and fabricating digital integrated circuits that employ logic gates consisting primarily of bipolar transistors. TTL is the successor of diodetransistor logic (DTL), overcoming the main problem associated with DTL, i.e., lack of speed. TTL provides

faster switching compared to DTL; in fact, TTL is the fastest saturated logic family. Figure 1 shows a basic 2-input TTL NAND gate with a totem-pole output.



Fig 1: TTL NAND Gate

If any of the inputs A and B is LOW (0.2V), transistor Q1 and/or Q2 will operate in saturation mode and  $V_2$  node will have a voltage of  $0.2V + V_{CE}(sat) = 0.4V$  which causes transistors Q3 and Q4 to be in cut-off mode. Now, node  $V_4$  has 5V while  $V_6$  is obviously less than 5V because of voltage drop in  $R_4$  and Q5 will operate in forward-active mode which means  $V_{CE}$  of Q5 is 0.7V. As the diode  $D_1$  has a conducting voltage drop of 0.7V and  $V_Y$  will be  $V_4$  - 0.7 - 0.7 = 3.6V approximately which we shall consider as high voltage in output. When both inputs are HIGH (5V), transistors Q1 and Q2 will operate in reverse-active mode. In this case, transistors Q3 and Q4 will be in saturation which ensures that  $V_{CE}$  of Q4 is 0.2 $\overline{V}$  and thus the output is 0.2V (LOW).

The most basic TTL circuit has a single output transistor configured as an inverter with its emitter grounded and its collector tied to  $V_{CC}$  with a pull-up resistor, and with the output taken from its collector. Most TTL circuits, however, use a totem pole output circuit, which replaces the pull-up resistor with a  $V_{CC}$ -side transistor sitting on top of the output transistor. The emitter of the  $V_{CC}$ -side transistor (whose collector is tied to  $V_{CC}$ ) is connected to the collector of the output transistor (whose emitter is grounded) by a diode. The output is taken from the collector of the output transistor.

As mentioned earlier, TTL has a much higher speed than DTL. This is due to the fact that when the output transistor (Q4 in Figure 1) is turned off, there is a path for the stored charge in its base to dissipate through allowing it to reach cut-off faster than a DTL output transistor. At the same time, the output capacitor is charged from  $V_{CC}$  through Q5 and the output diode  $(D_1)$ , allowing the output voltage to rise more quickly to logic '1' than in a DTL output wherein the output capacitor is charged through a resistor.

## Report

Please answer the following questions briefly in the given space.

1. Why is totem-pole output used in place of a passive pull-up resistor? Ans.

Time to switch output from high to low/low to high affected by presence of capacitor. Time decreases if Regx Capacitonce reduced. But just reducing Reg also raises power consumption of circuit by a drastic amount as more I flows.

Totem poke allows low output resistence at logical 1 transition.
Pullup network equivalent resistence now decreased (so faster
Switching of output from (on to high) without as much power consumption

2. What is the function of Q3 transistor(phase-splitter)?

To switch on transisters Q4 and Q5 alternatively If current is allowed to flow through from Q3 emitter to Q4 base (turning it on), B5 no current flows through to base of Q5 (50 OFF)

3. What may happen if diode  $D_1$  is not used in the circuit? Ans.

Q5 may get shorted to ground through Qy hence damaging Q4. Diode also prevents reverse current flow. Host may Inaccurate & outputs also prevented

4. What is the mode of operation of the Q5 transistor when output is HIGH? Ans.

for ward Active

5. Draw the active portion of the circuit when output is LOW. Ans.



6. What is the operating mode of Q1 and Q4 transistors when Input A is LOW? Verify using experimental data.

Ans.

$$Q_1 = Saturation$$

$$Q_2 = cutoff$$

$$\frac{81}{\sqrt{2}}$$

$$V_{1} = 0.68 V$$

$$V_{2} = 0.71 V$$

$$V_{3} = 0.68 V$$

$$V_{2} = 0.71 V$$

$$V_{3} = 0.71 V$$

$$V_{4} = 0.71 V$$

$$V_{5} = 0.71 V$$

$$V_{5} = 0.71 V$$

$$V_{2} = 0.03 V$$

$$V_{2} = 0.03 V$$

$$V_{2} = 0 V$$

$$V_{3} = 0 V$$

$$V_{4} = 0.7 V$$

$$V_{5} = 0 V$$

$$V_{6} = 0 V$$

$$V_{7} = 0.7 V$$

$$V_{8} = 0.7 V$$

$$V_{8} = 0.7 V$$

$$V_{9} = 0.7 V$$

$$V_{1} = 0.71 V$$

$$V_{2} = 0.71 V$$

$$V_{2} = 0.71 V$$

$$V_{3} = 0 V$$

$$V_{4} = 0.71 V$$

$$V_{5} = 0.71 V$$

$$V_{6} = 0.71 V$$

$$V_{7} = 0.71 V$$

$$V_{8} = 0.71 V$$

$$V_{1} = 0.71 V$$

$$V_{2} = 0.71 V$$

$$V_{2} = 0.71 V$$

$$V_{3} = 0 V$$

$$V_{6} = 0 V$$

$$V_{7} = 0.71 V$$

$$V_{8} = 0.71 V$$

$$V_{1} = 0.71 V$$

$$V_{2} = 0.71 V$$

$$V_{2} = 0.71 V$$

$$V_{3} = 0 V$$

$$V_{4} = 0.71 V$$

$$V_{5} = 0.71 V$$

$$V_{5} = 0.71 V$$

$$V_{7} = 0.71 V$$

$$V_{8} = 0.71 V$$

$$V_{1} = 0.71 V$$

$$V_{2} = 0.71 V$$

$$V_{2} = 0.71 V$$

$$V_{3} = 0 V$$

$$V_{6} = 0 V$$

$$V_{7} = 0.71 V$$

$$V_{7} = 0.71 V$$

$$V_{8} = 0.71 V$$

$$V_{8} = 0.71 V$$

$$V_{1} = 0.71 V$$

$$V_{2} = 0.71 V$$

$$V_{3} = 0.71 V$$

$$V_{4} = 0.71 V$$

$$V_{5} = 0.71 V$$

$$V_{5} = 0.71 V$$

$$V_{7} = 0.71 V$$

$$V_{8} = 0.71 V$$

$$V_{8} = 0.71 V$$

$$V_{1} = 0.71 V$$

$$V_{2} = 0.71 V$$

$$V_{2} = 0.71 V$$

$$V_{3} = 0.71 V$$

$$V_{4} = 0.71 V$$

$$V_{5} = 0.71 V$$

$$V_{7} = 0.71 V$$

$$V_{8} = 0.71 V$$

$$V_{9} =$$

# Procedure:

- 1. Connect the circuit as shown in Figure 1.
- 2. Observe the output for all possible input combinations and fill up table-1.

| Data Table  |             | Adout                           | a 17/0                          | 06/23                         | $R_1 \rightarrow 3.80 \text{ kg}$ $R_2 \rightarrow 0.9 \text{ kg}$ $R_3 \rightarrow 1.46 \text{ kg}$ $R_4 \rightarrow 99.4 \text{ kg}$ |                                   |                                |                                 |
|-------------|-------------|---------------------------------|---------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------|---------------------------------|
| $V_A$ $V_A$ | $V_B$ $V_B$ | $V_1$ $Q_1 \rightarrow B$ $(V)$ | $V_2$ $Q_3 \rightarrow B$ $(V)$ | $V_3$ $0 \rightarrow 0$ $(V)$ | $V_4$ $\mathbb{Q}_{\mathfrak{z} 	o \mathfrak{D}}$ $(V)$                                                                                | $V_5$ $0$ $S \rightarrow E$ $(V)$ | $V_6$ $06 \rightarrow 0$ $(V)$ | $V_Y$ $Q_A \rightarrow C$ $(V)$ |
| 0           | 0           | 0.68                            | 0.00                            | 0.00                          | 4.97                                                                                                                                   | 4.92                              | 4.97                           | 4.28                            |
| 0           | 4.97        | 0.71                            | 0.03                            | 0.00                          | 4097                                                                                                                                   | 4.58                              | 4.97                           | 4.28                            |
| 7.97        | 0           | 0.71                            | 0.04                            | 0.00                          | 4.97                                                                                                                                   | 4.93                              | 4.97                           | 4.28                            |
| 4.97        | 4.97        | 2.23                            | 1.57                            | 0.81                          | 1.15                                                                                                                                   | 0.35                              | 4.97                           | 0.09                            |

Table 1: Table for TTL NAND gate