

### BRAC UNIVERSITY

CSE 350: Digital Electronics and Pulse techniques

Exp-05: Flash Analog to Digital converter (ADC)

|               | 17  |   |                |
|---------------|-----|---|----------------|
| Name: Rupanti | M.  |   | Section: 04    |
|               | Han | 7 | Group: 04      |
| ID: 20101090  | -11 |   | J. C. C. T. C. |

## **Objectives**

1. To analyze a 2-bit flash analog to digital converter.

## Equipment and component list

#### Equipment

- 1. Multimeter
- 2. Trainer board

#### Component

- Single Supply Quad Operational Amplifier LM324 x1 piece Flash 100 is the fastest and well-digital re-
- 8-to-3 Line Priority Encoder IC74148 x1 piece il application an estat sea espane po esta li A. Il en elle espane
- Resistors -

based valtages at each code at these nervocal. These mones are denoted as  $W_{i}$   $W_{i}$  and ♦ 10 KΩ - x7 pieces

There is a resistive independence work with a reformer value or View = 5 View has one of the network

oreards op-anap's more terminals are regirable. First, the real regarder of the halder ne cork is

Now let us calculate the node voltages V, s of the halder in every (engine herp in mind that the entropy

 $R_{inter} = \sum_{i,j} i Z_i - R_1 + R_2 + R_3 + R_4 = 4R$ 

So with a Ohm's law, the current ton outly the labilier network will be (some current flows through all the R, s)

It is now from a calculate all the mode voluções. The equations for all the node valuers are trues lade where

Task-01: Flash ADC

nor secretary input of the time openess.

THEORY



Figure 1: Flash Analog to Digital Converter (ADC)

## Task-01: Flash ADC

#### THEORY

Flash ADC is the fastest analog-to-digital converter. You can see the circuit diagram of a 2-bit flash ADC in figure 1. All the op-amps operate as comparator in this circuit. The analog input  $(V_A)$  is applied to the 'non-inverting' input of the three op-amps.

There is a resistive ladder-network with a reference voltage  $V_{REF} = 5$  V at the top of the network. We will obtain some fixed voltages at each node of these network. These nodes are denoted as  $V_1$ ,  $V_2$  and  $V_3$ . Then, we have connected the  $V_1$  node to op-amp 1 (OA1). Similarly, the other two nodes are connected to the corresponding op-amps.

Now, let us calculate the node voltages  $V_i$ 's of the ladder network. For this, keep in mind that the current towards op-amp's input terminals are negligible. First, the total resistance of the ladder network is

$$R_{total} = \sum_{i} R_{i} = R_{1} + R_{2} + R_{3} + R_{4} = 4R. \tag{1}$$

So, using Ohm's law, the current through the ladder network will be (same current flows through all the  $R_i$ 's)

$$I_{ladder} = \frac{V_{REF} - 0}{R_{total}} = \frac{V_{REF}}{4R}.$$
 (2)

It is now trivial to calculate all the node voltages. The equations for all the node voltages are given below for your convenience.

$$V_1 = IR_4 = \frac{V_{REF}}{4R} \times \frac{R}{2} = \frac{V_{REF}}{8} \tag{3}$$

$$V_2 = I(R_3 + R_4) = \frac{V_{REF}}{4R} \times \frac{3R}{2} = 3 \times \frac{V_{REF}}{8}$$
 (4)

# Scanned with CamScanner

1 Multimeter

Trainer board

$$V_3 = I(R_2 + R_3 + R_4) = \frac{V_{REF}}{4R} \times \frac{5R}{2} = 5 \times \frac{V_{REF}}{8}$$

Now, closely analyze the operation of all the op-amps. OA1 has input voltage  $V_A$  at its '+' input (non-inverting input) and  $V_1$  at '-' input (inverting input). If  $V_A > V_1$ , OA1 will give a HIGH output. Similarly, OA2 will give HIGH output if  $V_A > V_2$  and OA3 if  $V_A > V_3$ .

Next, we send the outputs of all the op-amps to a priority encoder. We will then get our desired 2-bit digital signal at the output of this encoder which corresponds to the original analog input signal.

For this flash ADC design, we will need  $2^n - 1$  op-amps for implementing an n-bit ADC. This presents a huge disadvantage in terms of practical implementation in laboratory.

### Procedure:

- 1. Construct the circuit as shown in figure 1. Consider,  $R=10~\mathrm{K}\Omega$ .
- 2. We will not use any external LEDs. Connect the outputs of the encoder to the LEDs of the Trainer Board.
- 3. Vary the analog input voltage,  $V_{IN}$  or,  $V_A$  from 0V to 5V.
- 4. Observe when the two LEDs switches ON or OFF and measure the input voltage which causes the transitions. Fill up data table 1 using these data.

<u>Note</u>: The encoder is "Active LOW". This means that whenever the output  $(A_0, A_1)$  is supposed to be "Logical 1", they are at a LOW voltage. Hence, the corresponding LED will turn OFF!

### **Data Tables**

Fill up the table for the Flash AD Converter.

| Input Voltage    | State of LED1         | State of LED0         | Digital Binary Output |  |  |
|------------------|-----------------------|-----------------------|-----------------------|--|--|
| $V_{IN} = V_{A}$ | T) isote obscomect th | 10 10 1111 2413 911 1 | he output voltages)   |  |  |
| 0.74             | ON                    | ON                    | 00                    |  |  |
| 1.14             | ON                    | OFF                   | 01                    |  |  |
| 3.172            | OFF                   | ON                    | 10                    |  |  |
| 5                | OFF                   | OFF                   | 11                    |  |  |

Table 1: Data Table for Flash AD Converter

Signature

## Report

Please answer the following questions briefly in the given space.

1. Use your "group number" as input voltage  $V_A$  and observe the output. If group number is greater than 5, divide by 2 and use the resultant value as input. Explain the reason for obtaining the output.

mund as

Group member = 4 Here, 
$$V_0 = \begin{bmatrix} A_0 = 0.02 \\ A_1 = 0.025 \end{bmatrix}$$

 $\therefore V_A = 4$ 

Procedure:

Here,

1. Construct the circuit as shown in figure 1. Consider, 
$$B = 10 \frac{19}{9}$$
,  $\frac{2}{5} = \frac{0.5}{100} = \frac{1}{100}$ . We will not use any external LEDs. Connect the outputs of the ence  $\frac{1}{100}$  to the LLAP the Linux Bours.

3. Vary the analog input voltage, 
$$V_{tN}$$
 or,  $V_{A}$  from 0V to 5V  $2.60.0 = \frac{P}{2} I = V$ 
4. Observe when the two LEDs switches ON or OFF and measure the input voltage which can transitions. Fill up data table 1 using these data.

2.  $V_{tM} = V_{tM} I = V_{t$ 

Note: The encoder is "Active LOW". This means that whenever the output (A, 
$$92^{l_1}$$
 Toposed to be "Logical", they are at a LOW voltage. Hence, the corresponding LECCII .  $\mathcal{E}_1 \equiv \mathbb{E}[\mathbf{V}]$ 

V2= I 3P/2=1.375

Fill up the table for the Flash AD Converter.

Now, VA>V3

Data Tables

.. All the comparators will be ON.

2. Adjust the input voltage such that we get Binary output 00 and 01. For each case, measure the output voltages of the encoder. Explain why the LEDs turn on or off. (Note: disconnect the LEDs when measuring the output voltages)

LED, twined ON and OFF depending on the binary

ontput when both LED have the output 00, the

Sable 1: Date Table for Flack AD Converce

Signature

3. Write down an advantage and disadvantage of Flash AD converter.

Ans. Advantage: Flash ADC is the fastest analog to digital converter. It converts an analog signal to a digital signal within one clock eyele.

Disadvantage: It needs a lot of components to do its operations. So, it is quiet costly. It also comments substantial quantity of power.

IMPUTS

4. Measure the voltages of points  $V_3$ ,  $V_2$  and  $V_1$ . Do the values match with the theory? Ans.

The values does not match with the theory.

5. If we wanted to build a 3-bit Flash AD converter, how many resistors and comparators (op-amps) would we need?

Ans. For a 3-bit flash AD converter, we would need  $2^3-1=7$  resistory and  $2^3=8$  comparators.

# Scanned with CamScanner



LM324 IC (Quad Op-Amp) pin diagram



74148 IC (Encoder) pin diagram

|    |   | INPUTS     |   |   |   |   | OUTPUTS |   |    |    |    |
|----|---|------------|---|---|---|---|---------|---|----|----|----|
| El | 0 | 1<br>Notes | 2 | 3 | 4 | 5 | 6       | 7 | A2 | A1 | A0 |
| Н  | X | X          | x | X | X | X | X       | X | Н  | Н  | н  |
| L  | Н | Н          | Н | Н | Н | Н | Н       | Н | Н  | Н  | H  |
| L  | X | X          | X | X | X | X | X       | L | L  | L  | L  |
| L  | X | X          | X | X | X | X | L       | H | L  | L  | H  |
| L  | X | X          | X | X | X | L | Н       | H | L  | Н  | L  |
| L  | X | X          | X | X | L | Н | Н       | H | L  | Н  | Н  |
| L  | X | X          | X | L | Н | Н | Н       | H | Н  | L  | L  |
| L  | X | X          | L | Н | Н | Н | Н       | Н | Н  | L  | Н  |
| L  | X | L          | Н | Н | Н | H | H       | Н | Н  | Н  | L  |
| L  | L | Н          | H | Н | H | Н | H       | Н | Н  | Н  | H  |

asure the voltages of points V., V. and V. De the values match with the theory

74148 IC (Encoder) Truth Table