#### **Handle Acknowledge Failure**

#### 24.6.6 I<sup>2</sup>C status register 1 (I2C\_SR1)

Address offset: 0x14 Reset value: 0x0000

| 15           | 14          | 13   | 12         | 11    | 10    | 9     | 8     | 7   | 6    | 5    | 4     | 3     | 2   | 1    | 0  |
|--------------|-------------|------|------------|-------|-------|-------|-------|-----|------|------|-------|-------|-----|------|----|
| SMB<br>ALERT | TIMEO<br>UT | Res. | PEC<br>ERR | OVR   | AF    | ARLO  | BERR  | TxE | RxNE | Res. | STOPF | ADD10 | BTF | ADDR | SB |
| rc_w0        | rc_w0       |      | rc_w0      | rc_w0 | rc_w0 | rc_w0 | rc_w0 | r   | r    |      | r     | r     | r   | r    | r  |

## Bit 10 AF: Acknowledge failure

- 0: No acknowledge failure
- 1: Acknowledge failure
- Set by hardware when no acknowledge is returned.
- Cleared by software writing 0, or by hardware when PE=0.

#### **Generate STOP Condition**

# 24.6.1 I<sup>2</sup>C control register 1 (I2C\_CR1)

Address offset: 0x00 Reset value: 0x0000

| 15        | 14   | 13    | 12  | 11  | 10  | 9    | 8     | 7                 | 6    | 5     | 4     | 3           | 2    | 1         | 0  |
|-----------|------|-------|-----|-----|-----|------|-------|-------------------|------|-------|-------|-------------|------|-----------|----|
| SW<br>RST | Res. | ALERT | PEC | POS | ACK | STOP | START | NO<br>STRET<br>CH | ENGC | ENPEC | ENARP | SMB<br>TYPE | Res. | SM<br>BUS | PE |
| rw        |      | rw    | rw  | rw  | rw  | rw   | rw    | rw                | rw   | rw    | rw    | rw          |      | rw        | rw |

#### Bit 9 STOP: Stop generation

The bit is set and cleared by software, cleared by hardware when a Stop condition is detected, set by hardware when a timeout error is detected.

In Master Mode:

- 0: No Stop generation.
- 1: Stop generation after the current byte transfer or after the current Start condition is sent.
- In Slave mode:
- 0: No Stop generation.
- 1: Release the SCL and SDA lines after the current byte transfer.

## **Enable Clock I2C2**

## 6.3.13 RCC APB1 peripheral clock enable register (RCC\_APB1ENR)

Address offset: 0x40

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31         | 30         | 29        | 28        | 27         | 26         | 25         | 24            | 23          | 22          | 21         | 20          | 19          | 18           | 17           | 16            |
|------------|------------|-----------|-----------|------------|------------|------------|---------------|-------------|-------------|------------|-------------|-------------|--------------|--------------|---------------|
| Res.       | Res.       | DAC<br>EN | PWR<br>EN | CEC<br>EN  | CAN2<br>EN | CAN1<br>EN | FMPI2C1<br>EN | I2C3<br>EN  | I2C2<br>EN  | I2C1<br>EN | UART5<br>EN | UART4<br>EN | USART3<br>EN | USART2<br>EN | SPDIFRX<br>EN |
|            |            | rw        | rw        | rw         | rw         | rw         | rw            | rw          | rw          | rw         | rw          | rw          | rw           | rw           | rw            |
| 15         | 14         | 13        | 12        | 11         | 10         | 9          | 8             | 7           | 6           | 5          | 4           | 3           | 2            | 1            | 0             |
| SPI3<br>EN | SPI2<br>EN | Res.      | Res.      | WWDG<br>EN | Res.       | Res.       | TIM14<br>EN   | TIM13<br>EN | TIM12<br>EN | TIM7<br>EN | TIM6<br>EN  | TIM5<br>EN  | TIM4<br>EN   | TIM3<br>EN   | TIM2<br>EN    |
| rw         | rw         |           |           | rw         |            |            | rw            | rw          | rw          | rw         | rw          | rw          | rw           | rw           | rw            |

Bit 22 I2C2EN: I2C2 clock enable

This bit is set and cleared by software.

0: I2C2 clock disabled 1: I2C2 clock enabled

#### Reset I2C2

#### **I2C CR1 SWRST + Clear the SWRST bit**

#### 24.6.1 I<sup>2</sup>C control register 1 (I2C\_CR1)

Address offset: 0x00 Reset value: 0x0000

| 15        | 14   | 13    | 12  | 11  | 10  | 9    | 8     | 7                 | 6    | 5     | 4     | 3           | 2    | 1         | 0  |
|-----------|------|-------|-----|-----|-----|------|-------|-------------------|------|-------|-------|-------------|------|-----------|----|
| SW<br>RST | Res. | ALERT | PEC | POS | ACK | STOP | START | NO<br>STRET<br>CH | ENGC | ENPEC | ENARP | SMB<br>TYPE | Res. | SM<br>BUS | PE |
| rw        |      | rw    | rw  | rw  | rw  | rw   | rw    | rw                | rw   | rw    | rw    | rw          |      | rw        | rw |

Bit 15 SWRST: Software reset

When set, the I2C is under reset state. Before resetting this bit, make sure the I2C lines are released and the bus is free.

0: I<sup>2</sup>C Peripheral not under reset

1: I<sup>2</sup>C Peripheral under reset state

Note: This bit can be used to reinitialize the peripheral after an error or a locked state. As an example, if the BUSY bit is set and remains locked due to a glitch on the bus, the SWRST bit can be used to exit from this state.

#### **Setting F/S bit for Fast Mode**

## 24.6.8 I<sup>2</sup>C clock control register (I2C\_CCR)

Address offset: 0x1C Reset value: 0x0000

Note: f<sub>PCLK1</sub> must be at least 2 MHz to achieve Sm mode I<sup>2</sup>C frequencies. It must be at least 4

MHz to achieve Fm mode I<sup>2</sup>C frequencies

The CCR register must be configured only when the I2C is disabled (PE = 0).

| 15  | 14   | 13   | 12   | 11        | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|------|------|------|-----------|----|----|----|----|----|----|----|----|----|----|----|
| F/S | DUTY | Res. | Res. | CCR[11:0] |    |    |    |    |    |    |    |    |    |    |    |
| rw  | rw   |      |      | rw        | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bit 15 F/S: I2C master mode selection

0: Sm mode I2C 1: Fm mode I2C

#### **Set APB1 clock frequency in 32 MHz**

## 24.6.2 I<sup>2</sup>C control register 2 (I2C\_CR2)

Address offset: 0x04 Reset value: 0x0000

| 15   | 14   | 13   | 12   | 11        | 10          | 9           | 8           | 7    | 6    | 5         | 4  | 3  | 2  | 1  | 0  |  |
|------|------|------|------|-----------|-------------|-------------|-------------|------|------|-----------|----|----|----|----|----|--|
| Res. | Res. | Res. | LAST | DMA<br>EN | ITBUF<br>EN | ITEVT<br>EN | ITERR<br>EN | Res. | Res. | FREQ[5:0] |    |    |    |    |    |  |
|      |      |      | rw   | rw        | rw          | rw          | rw          |      |      | rw        | rw | rw | rw | rw | rw |  |

#### Bits 5:0 FREQ[5:0]: Peripheral clock frequency

The FREQ bits must be configured with the APB clock frequency value (I2C peripheral connected to APB). The FREQ field is used by the peripheral to generate data setup and hold times compliant with the I2C specifications. The minimum allowed frequency is 2 MHz, the maximum frequency is limited by the maximum APB frequency (45 MHz) and cannot exceed 50 MHz (peripheral intrinsic maximum limit).

0b000000: Not allowed 0b000001: Not allowed 0b000010: 2 MHz

...

0b110010: 50 MHz

Higher than 0b101010: Not allowed

# Check if I2C is in master mode or slave mode (observe SR2 register)

# 24.6.7 I<sup>2</sup>C status register 2 (I2C\_SR2)

Address offset: 0x18 Reset value: 0x0000

Note:

Reading I2C\_SR2 after reading I2C\_SR1 clears the ADDR flag, even if the ADDR flag was set after reading I2C\_SR1. Consequently, I2C\_SR2 must be read only when ADDR is found set in I2C\_SR1 or when the STOPF bit is cleared.

| 15 | 14 | 13 | 12  | 11    | 10 | 9 | 8 | 7     | 6           | 5                  | 4           | 3    | 2   | 1    | 0   |
|----|----|----|-----|-------|----|---|---|-------|-------------|--------------------|-------------|------|-----|------|-----|
|    |    |    | PEC | [7:0] |    |   |   | DUALF | SMB<br>HOST | SMB<br>DEFAU<br>LT | GEN<br>CALL | Res. | TRA | BUSY | MSL |
| r  | r  | r  | r   | r     | r  | r | r | r     | r           | r                  | r           |      | r   | r    | r   |

#### Bit 0 MSL: Master/slave

- 0: Slave Mode
- 1: Master Mode
- Set by hardware as soon as the interface is in Master mode (SB=1).
- Cleared by hardware after detecting a Stop condition on the bus or a loss of arbitration (ARLO=1), or by hardware when PE=0.