## **Course Details**

| Course Name:         | Digital Design                                                                                                                                                                                                                                                                                                                                                                                                                                             | Course Code:              |           | EC                                   | SE104L       |      |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------|--------------------------------------|--------------|------|
| Department :         | CSE                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Type:                     |           |                                      | • Core       |      |
| L-T-P<br>Structure   | 3-1-2                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Credits                   | 5         | Pre-requisite:                       |              | None |
| Course<br>Objectives | Main Objectives of the course are:                                                                                                                                                                                                                                                                                                                                                                                                                         |                           |           |                                      |              |      |
|                      | Explain the elements of digital system abstractions such as digital representations of information, digital logic, Boolean algebra, state elements and finite state machine (FSMs). Design simple digital systems based on these digital abstractions, using the "digital paradigm" including discrete sampled information. Use the "tools of the trade": basic instruments, devices and design tools.  At the end of the course students will be able to: |                           |           |                                      |              |      |
|                      | 1. Understand how analog signals are used to represent digital values in different logic families, including characterization of the noise margins.                                                                                                                                                                                                                                                                                                        |                           |           |                                      |              |      |
| Course<br>Outcome    | <ol> <li>Create the appropriate truth table and gate level implementation from a description of a combinational logic function.</li> <li>Draw a circuit diagram for a sequential logic circuit and analyze its timing properties (input setup and hold times, minimum clock period, output propagation delays) and implement a substantial digital system on an FPGA.</li> </ol>                                                                           |                           |           |                                      |              |      |
| Course<br>Contents : |                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Topics                    |           |                                      | No. of Hours |      |
|                      | Digital Systems; Da circuits, integrated implementation of ditools. Number system                                                                                                                                                                                                                                                                                                                                                                          | circuits;<br>igital syste | A<br>ems; | nalysis, design a Introduction of CA | and<br>AD    | 3    |
|                      | Fixed and floating-parity check codes a specification; Truth t gates.                                                                                                                                                                                                                                                                                                                                                                                      | and Hamn                  | ning      | code; Definition a                   | ınd          | 3    |
|                      | Basic Boolean algorithms simplification of log methods.                                                                                                                                                                                                                                                                                                                                                                                                    |                           |           |                                      |              | 3    |
|                      | Decoders, encoders, their applications; Pa                                                                                                                                                                                                                                                                                                                                                                                                                 | -                         |           | -                                    | ınd          | 3    |
|                      | Arithmetic modules-<br>ALU Design example                                                                                                                                                                                                                                                                                                                                                                                                                  |                           | LĀ,       | multiplier, subtract                 | ors          | 3    |

|                     | Definition of state machines, state machine as a sequential controller; Basic sequential circuits- latches and flip-flops: SR-latch, D-latch, Edge trigger and level trigger                                                                                              | 3                        |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|
|                     | D flip-flop, JK flip-flop, T flip-flop; Timing hazards and races; Analysis of state machines using D flip-flops and JK flip-flops;                                                                                                                                        | 3                        |  |
|                     | Multi-bit latches and registers, counters, shift register, application examples.                                                                                                                                                                                          | 3                        |  |
|                     | Design of state machines - state table, state assignment, transition/excitation table, excitation maps and equations, logic realization;                                                                                                                                  | 3                        |  |
|                     | Read-only memory, PROM, read/write memory - SRAM and DRAM                                                                                                                                                                                                                 | 3                        |  |
|                     | PLAs, PALs and their applications; Sequential PLDs and their applications;                                                                                                                                                                                                | 3                        |  |
|                     | Designing state machine using ASM charts; Designing state machine using state diagram;                                                                                                                                                                                    | 3                        |  |
|                     | Design examples State-machine design with sequential PLDs;                                                                                                                                                                                                                | 3                        |  |
|                     | Introduction to different logic families; TTL inverter - circuit description and operation; CMOS inverter - circuit description and operation; propagation delay, transition time, power consumption and power-delay product.                                             | 3                        |  |
| Lab<br>Instructions | In this course students will start with basic digital components such as Arithmetic and logical operation, Memory etc. Then finally design soft IP.  The Lab will use Altera Quartus prime Lite tool for design and FPGA Altera DEII utilize for physical implementation. |                          |  |
| Text Book:          | Digital Design: with an Introduction to the Verilog HDL – 2014 by M. Morris Mano                                                                                                                                                                                          |                          |  |
| References:         | Digital Design and Computer Architecture, 2nd ed.," by l<br>Harris (Morgan Kaufmann, 2012).                                                                                                                                                                               |                          |  |
|                     | Verilog HDL: A Guide to Digital Design and Synthesis, 21 (Prentice Hall, 2003)                                                                                                                                                                                            | nd ed.," by S. Palnitkar |  |

## **Evaluation Components**

| Components of Course Evaluation | Percentage |  |  |
|---------------------------------|------------|--|--|
| Minor-1 Examination             | 20%        |  |  |
| Assignment                      | 10%        |  |  |
| Quiz                            | 10%        |  |  |
| End-term Examination            | 30%        |  |  |
| Laboratory Evaluation           | 30%        |  |  |