# Minor

## Anirudha Kulkarni 2019CS50421

## Input:

MIPS instruction set with add, addi, sw and Iw operations

**Build Instructions:** 

Program can be run easily with make instructions:

- 1. To Build: make build
- 2. To run executable from build make run
- 3. To remove build file make clean

All these steps can be performed by make all which will remove previous build, create new one and give output.

Custom ROW\_ACCESS\_DELAY and COL\_ACCESS\_DELAY can be provided by navigating to build directory and

```
./main ../input.txt 100 45
```

which will execute the program with ROW\_ACCESS\_DELAY as 100 and COL\_ACCESS\_DELAY as 45 Provide input in input.txt or give it as command line argument. Defaults used when make all is used are:

```
`ROW_ACCESS_DELAY`: 10
`COL_ACCESS_DELAY`: 2
input location : 'input.txt'
```

Unoptimised code can be run by:

```
make unopt
```

# Approach:

consider

```
lw $t1, 1000
add $t2, $t1, $t2
```

In this case we have 1w which enguages \$t1 in the COL\_ACCESS\_DELAY duration. In ROW\_ACCESS\_DELAY time we will have ROWBUFFER copying elements from DRAM. So in this duration we can use this register to perform instructions which involve access to that particular register only or any other register for both read and write operations. But as nothing was mentioned how many cycles are needed for accessing the data from register we assume it will be only during COL\_ACCESS\_DELAY only as mentioned in assignment statement Copy the data at the column offset from the row buffer to the REGISTER. Time for this operation: COL\_ACCESS\_DELAY. Also using the same register in access method does not change the sequential nature of the program. Hence Non-blocking access is possible.

### conside

```
lw $t1, 1000
add $t2, $t1, $t2
```

In this case we have loading the address value to the register. Hence we can not allow parallel execution of any instruction involving that register as its value is going to be changed. Hence only instructions with other registers can be safely allowed to execute.



# Reasoning For Approach:

1. We need to wait if 2 memory access commands come after each other:

## consider

```
lw $t0, 100
lw $t1, 200
```

Here after we start executing 1st line memory unit will be busy for next ROW\_ACCESS\_DELAY + COL\_ACCESS\_DELAY or 2\*ROW\_ACCESS\_DELAY + COL\_ACCESS\_DELAY according to past conditions and hence can not be accessed till then.

PowerPoint Presentation (utah.edu) slide 4

Hence 2nd line will be executed only after complete execution of line 1

2. We can not skip an instruction and execute next instruction

consider,

```
lw $t0, 100
lw $t1, 200
addi $t3, $t3, 10
```

There is scope for optimization by excuting line 3 after line 1 is started to execute. But as it was mentioned in this) piazza post, it can not skip an instruction (in this case line 2) and execute line 3 as it will violet sequential condition of execution

# Hence problem reduces to find next instruction with registers only with no conflict and execute it in parallel

3. Copying back buffer:

Row stored in the buffer needs to be copied back to the DRAM after last execution is over

## **Assumptions:**

- 1. Registers are accessed only during COL\_ACCESS\_DELAY duration
- 2. ROW\_ACCESS\_DELAY > COL\_ACCESS\_DELAY and both are non zero
- 3. Instructions dont consume cycle to be accessed from memory
- 4. Maximum instructions and data values are 2\*\*19 so that overall memory will not exceed 2 \*\*20

## Testing:

1. Parallel execution possible

```
sw $t1, 1024
add $t3, $t2
```

2. simlutaneous memory instructions

```
sw $t1, 1024
lw $t3, 9999
```

3. jump at 13th instruction due to bllocking by reading of register. Also consumes 25 cycles even though large number of instructions are present due to Non-blocking access to next instructions.

```
sw $t1, 1024
add $t3, $t1, $t2
add $t3, $t3, $t2
```

```
Printing cycles:
cycle 1: DRAM request issued
cycle 2-11: memory address 1024-1027 = 0 : Initial Copying row from DRAM to ROW BUFFER
cycle 12-13: memory address 1024-1027 = 0 : col access in ROW BUFFER
cycle 2: $t3 = $t1 + $t2
cycle 3: $t3 = $t1 + $t2
cycle 4: $t3 = $t1 + $t2
cycle 5: $t3 = $t1 + $t2
cycle 6: $t3 = $t1 + $t2
cycle 7: $t3 = $t1 + $t2
cycle 8: $t3 = $t1 + $t2
cycle 9: $t3 = $t1 + $t2
cycle 10: $t3 = $t1 + $t2
cycle 11: $t3 = $t1 + $t2
cycle 14: $t3 = $t1 + $t2
cycle 15: $t3 = $t3 + $t2
cycle 16-25: Copying buffer to DRAM
Printing Memory data:
1024-1027: 0
Total RowBuffer Updates: 1
```

#### 4. lw blocks access

```
lw $t1, 1024
add $t3, $t1, $t2
add $t3, $t1, $t2
```

## 5. No sw/lw command:

```
add $t3, $t1, $t2
```

## 6. Unoptimised vs optimised

```
main:
addi $t0, $zero, 1
addi $t1, $zero, 2
sw $t0, 1000
addi $t1, $zero, 2
addi $t1, $zero, 2
addi $t0, $zero, 2
sw $t1, 1024
lw $t2, 1000
lw $t3, 1024
add $t3, $t3, $t2
sw $t3, 1028
lw $t2, 1000
add $t3, $t3, $t2
exit:
```

We see that instruction 4 and 5 are executed in cycle 4,5 vs 16,17 in unoptimised code.