# Computer Organization and Architecture Laboratory Assignment - 7

**Problem 2 - Control Unit and Data Path Specifications** 

**Group 47** 

**Anit Mangal (21CS10005)** 

**Omair Alam (21CS10047)** 

# **INSTRUCTIONS**

## R TYPE

| OPCODE | rs     | rt     | rd     | Don't care | function |
|--------|--------|--------|--------|------------|----------|
| 4 bits | 5 bits | 5 bits | 5 bits | 8 bits     | 5 bits   |

| instruction | opcode | function |
|-------------|--------|----------|
|             |        |          |
| ADD         | 0000   | 00000    |
| SUB         | 0000   | 00001    |
| AND         | 0000   | 00010    |
| OR          | 0000   | 00011    |
| XOR         | 0000   | 00100    |
| NOT         | 0000   | 00101    |
| SLA         | 0000   | 00110    |
| SRA         | 0000   | 00111    |
| SRL         | 0000   | 01000    |
| MOVE        | 1101   | xxxxxx   |
| PUSH        | 1001   | xxxxxx   |
| POP         | 1010   | XXXXXX   |

#### <u>I TYPE - ALU</u>

| opcode | rs     | immediate | func   |
|--------|--------|-----------|--------|
| 4 bits | 5 bits | 18 bits   | 5 bits |

| instruction | opcode | function |
|-------------|--------|----------|
| ADDI        | 0000   | 01001    |
| SUBI        | 0000   | 01010    |
| ANDI        | 0000   | 01011    |
| ORI         | 0000   | 01100    |
| XORI        | 0000   | 01101    |
| NOTI        | 0000   | 01110    |
| SLAI        | 0000   | 01111    |
| SRAI        | 0000   | 10000    |
| SRLI        | 0000   | 10001    |

## <u>I TYPE – 18</u>

| opcode | rs     | immediate | rd     |
|--------|--------|-----------|--------|
| 4 bits | 5 bits | 18 bits   | 5 bits |

| instruction | opcode | function |
|-------------|--------|----------|
| BMI         | 0110   | xxxxx    |
| BPL         | 0111   | xxxxx    |
| BZ          | 1000   | xxxxx    |
| LD          | 0001   | xxxxx    |
| ST          | 0010   | xxxxx    |
| LDSP        | 0011   | xxxxx    |
| STSP        | 0100   | xxxxx    |

#### <u>J TYPE</u>

| opcode | immediate |
|--------|-----------|
| 4 bits | 28 bits   |

| instruction | opcode | function |
|-------------|--------|----------|
| BR          | 101    | xxxxx    |
| CALL        | 1011   | xxxxx    |

#### NO-FIELD TYPE

| opcode | Don't care |
|--------|------------|
| 4 bits | 28 bits    |

| instruction | opcode | function |
|-------------|--------|----------|
| RET         | 1100   | xxxxx    |
| HALT        | 1110   | xxxxx    |
| NOP         | 1111   | xxxxx    |



## **DATA DESIGN**



# **CONTROLS**

| S  |      |        |       |     |      |       |      |       |        |        | Reg | Reg  |     |       |       |     |      |      |       |      |
|----|------|--------|-------|-----|------|-------|------|-------|--------|--------|-----|------|-----|-------|-------|-----|------|------|-------|------|
| N  | орсо | functi | ACTIO | PC  |      | Instr | Read | Read2 | WriteR | Writel | Rea | Writ | Imm | ALUin | ALUO  | BrO | Data | Mem  | Mem   | HALT |
| 0  | de   | on     | N     | Sel | PCin | Read  | 1Sel | Sel   | egSel  | nfoSel | d   | е    | Sel | 2     | р     | р   | Sel  | Read | Write | Ctrl |
| 1  | 0000 | 00000  | ADD   | 0   | 1    | 1     | 0    | 1     | 2      | 0      | 1   | 1    | х   | 0     | 00000 | 0   | Х    | Х    | х     | х    |
| 2  | 0000 | 00001  | SUB   | 0   | 1    | 1     | 0    | 1     | 2      | 0      | 1   | 1    | х   | 0     | 00001 | 0   | х    | х    | х     | х    |
| 3  | 0000 | 00010  | AND   | 0   | 1    | 1     | 0    | 1     | 2      | 0      | 1   | 1    | х   | 0     | 00010 | 0   | х    | х    | х     | х    |
| 4  | 0000 | 00011  | OR    | 0   | 1    | 1     | 0    | 1     | 2      | 0      | 1   | 1    | х   | 0     | 00011 | 0   | х    | х    | х     | х    |
| 5  | 0000 | 00100  | XOR   | 0   | 1    | 1     | 0    | 1     | 2      | 0      | 1   | 1    | х   | 0     | 00100 | 0   | Х    | х    | х     | х    |
| 6  | 0000 | 00101  | NOT   | 0   | 1    | 1     | 0    | 1     | 2      | 0      | 1   | 1    | х   | 0     | 00101 | 0   | x    | х    | х     | х    |
| 7  | 0000 | 00110  | SLA   | 0   | 1    | 1     | 0    | 1     | 2      | 0      | 1   | 1    | х   | 0     | 00110 | 0   | x    | х    | х     | х    |
| 8  | 0000 | 00111  | SRA   | 0   | 1    | 1     | 0    | 1     | 2      | 0      | 1   | 1    | х   | 0     | 00111 | 0   | x    | х    | х     | х    |
| 9  | 0000 | 01000  | SRL   | 0   | 1    | 1     | 0    | 1     | 2      | 0      | 1   | 1    | х   | 0     | 01000 | 0   | x    | х    | х     | х    |
| 10 | 0000 | 01001  | ADDI  | 0   | 1    | 1     | 0    | х     | 1      | 0      | 1   | 1    | 1   | 1     | 00000 | 0   | х    | х    | х     | х    |
| 11 | 0000 | 01010  | SUBI  | 0   | 1    | 1     | 0    | х     | 1      | 0      | 1   | 1    | 1   | 1     | 00001 | 0   | х    | х    | х     | х    |
| 12 | 0000 | 01011  | ANDI  | 0   | 1    | 1     | 0    | х     | 1      | 0      | 1   | 1    | 1   | 1     | 00010 | 0   | Х    | х    | х     | х    |
| 13 | 0000 | 01100  | ORI   | 0   | 1    | 1     | 0    | х     | 1      | 0      | 1   | 1    | 1   | 1     | 00011 | 0   | х    | х    | х     | х    |
| 14 | 0000 | 01101  | XORI  | 0   | 1    | 1     | 0    | х     | 1      | 0      | 1   | 1    | 1   | 1     | 00100 | 0   | Х    | х    | х     | х    |
| 15 | 0000 | 01110  | NOTI  | 0   | 1    | 1     | 0    | х     | 1      | 0      | 1   | 1    | 1   | 1     | 00101 | 0   | х    | х    | х     | х    |
| 16 | 0000 | 01111  | SLAI  | 0   | 1    | 1     | 0    | х     | 1      | 0      | 1   | 1    | 1   | 1     | 00110 | 0   | х    | х    | х     | х    |
| 17 | 0000 | 10000  | SRAI  | 0   | 1    | 1     | 0    | х     | 1      | 0      | 1   | 1    | 1   | 1     | 00111 | 0   | х    | х    | х     | х    |
| 18 | 0000 | 10001  | SRLI  | 0   | 1    | 1     | 0    | х     | 1      | 0      | 1   | 1    | 1   | 1     | 01000 | 0   | х    | х    | х     | х    |
| 19 | 0001 | XXXXX  | LD    | 0   | 1    | 1     | 0    | х     | 1      | 1      | 1   | 1    | 1   | 1     | 00000 | 0   | х    | 1    | 0     | х    |
| 20 | 0010 | XXXXX  | ST    | 0   | 1    | 1     | 0    | 2     | х      | х      | 1   | 0    | 1   | 1     | 00000 | 0   | 0    | 0    | 1     | х    |
| 21 | 0011 | XXXXX  | LDSP  | 0   | 1    | 1     | 0    | х     | 1      | 1      | 1   | 1    | 1   | 1     | 00000 | 0   | х    | 1    | 0     | х    |
| 22 | 0100 | XXXXX  | STSP  | 0   | 1    | 1     | 1    | 2     | х      | х      | 1   | 0    | 1   | 1     | 00000 | 0   | 0    | 0    | 1     | х    |
| 23 | 0101 | XXXXX  | BR    | 0   | 1    | 1     | х    | х     | х      | х      | 0   | 0    | 0   | х     | 11111 | 1   | х    | 0    | 0     | х    |
| 24 | 0110 | XXXXX  | BMI   | 0   | 1    | 1     | 0    | 0     | х      | х      | 1   | 0    | 1   | 0     | 00001 | 1   | x    | 0    | 0     | х    |
| 25 | 0111 | XXXXX  | BPL   | 0   | 1    | 1     | 0    | 0     | х      | х      | 1   | 0    | 1   | 0     | 00000 | 1   | x    | 0    | 0     | х    |
| 26 | 1000 | XXXXX  | BZ    | 0   | 1    | 1     | 0    | 0     | х      | х      | 1   | 0    | 1   | 0     | 00100 | 1   | Х    | 0    | 0     | х    |
| 27 | 1001 | XXXXX  | PUSH  | 0   | 1    | 1     | 1    | 1     | х      | х      | 1   | 0    | х   | 2     | 00001 | 0   | 0    | 0    | 1     | х    |
| 28 | 1010 | XXXXX  | POP   | 0   | 1    | 1     | 1    | 0     | 2      | 1      | 1   | 1    | х   | 0/2   | 00000 | 0   | Х    | 1    | 0     | х    |
| 29 | 1011 | XXXXX  | CALL  | 0   | 0/1  | 1     | 1    | х     | 0      | 0      | 1   | 2    | 0   | 2     | 00000 | 0/1 | 1    | 0    | 1     | х    |
| 30 | 1100 | XXXXX  | RET   | 1/0 | 1    | 1     | 1    | 0     | 0      | 0      | 1   | 1    | Х   | 0/2   | 00000 | Х   | Х    | 1    | 0     | х    |

| 31 | 1101 | XXXXX | MOVE | 0 | 1 | 1 | 0 | 0 | 2 | 0 | 1 | 1 | х | 0 | 00000 | 0 | Х | х | х | х |
|----|------|-------|------|---|---|---|---|---|---|---|---|---|---|---|-------|---|---|---|---|---|
| 32 | 1110 | XXXXX | HALT | Х | 0 | 1 | х | х | х | х | 0 | 0 | х | х | xxxxx | Х | x | 0 | 0 | 1 |
| 33 | 1111 | XXXXX | NOP  | 0 | 1 | 1 | Х | Х | Х | Х | 0 | 0 | Х | Х | xxxxx | 0 | Х | 0 | 0 | х |

PCSel - Controls whether value to be passed as PC is taken from {0} incrementing/decrementing current PC value or {1}a value from memory

PCin- Controls whether adjusted PC value is {1} passed to PC register or {0} not (disabled during steps in CALL)

InstrRead - Controls whether {1} pointed instruction is read or {0} not

Read 1 Sel - Controls Read Register 1, can either be {0}0-15 from first register operand, or {1}16 (for SP)

Read2Sel - Controls Read Register 2, can either be {0} constant 0, or 0-15 from second register operand {1} in bits [22:18] or {2} in bits [4:0]

WriteRegSel - Controls Write Register, can either be {0}a copy of Read Register 1, {1}1-15 from second register operand, or {2}1-15 from third register operand

WriteInfoSel - Controls Write Register's value, chooses between {0}ALU operation result or {1}data read from memory

RegRead - Controls whether to {1}allow Reading of Registers or {0}not

RegWrite - Controls whether to {1}allow Writing of Registers or {0}not

ImmSel - Controls which immediate value is selected ({0}28-bit or {1}18-bit)

ALUin2 - Controls whether ALU Operand 2 is {1}Read Register 2's value, {1}immediate value, or {2}constant 4

ALUOp - Chooses among different ALU operations ({0000}Addition, {00001}Subtraction, {00010}AND, {00011}OR, {00100}XOR, {00101}NOT, {00110}Left Arithmetic Shift, {00111}Right Arithmetic Shift, {01000}Right Logical Shift or {11111}Nothing in order)

BrOp - Chooses between reading flags to {1}set PC Adder Operand 2 as a controlled value, or to {0}set PC Adder Operand 2 as a constant 4

DataSel - Chooses between {0}Read Register 2's value, or {1}adjusted PC value

MemRead - Controls whether to {1}allow Reading of Data Memory or {0}not

MemWrite - Controls whether to {1}allow Writing to Data Memory or {0}not

HALTCtrl - Controls whether to {1}halt execution or {0}let it resume

#### **ASSUMPTION**

|                      |    |            |            | ~    | _    |        |   |
|----------------------|----|------------|------------|------|------|--------|---|
| Instruction Memory i | İS | defined as | s senarate | from | Data | Memory | • |

Instruction Memory module output is a register which can pass sliced outputs to different modules and the control unit

SP is included in the register bank as register number 16 (b10000)

Jump Control acts as a separate control unit for PC increment/decrement to choose whether to increment PC normally or to increment/decrement on the basis of an instruction

ALU output is a register within the ALU toplevel

ALUop = b11111 signifies no ALU operation

SLOW-CLOCK MODULE generates slowclock from system clock

HALT results in slowclock getting paused, slowclock can be resumed with INTERRUPT