

# **Biricha Digital Power Ltd**

Chip Support Library DPWR for C2000 Version: v2.0 Date: 07/11/2012

All rights are reserved; reproduction in whole or in part is prohibited without written consent of the copyright owner.

Note: Company or product names mentioned in this document may be trademarks or registered trademarks of their respective companies.

© Biricha Digital Power Limited Parkway Drive Sonning Reading RG4 6XG UNITED KINGDOM

Issue: v2.0 Date:07/11/2012 Page 1 of 78



# **ISSUE HISTORY**

| Author           | Changes     | Version | Date       |
|------------------|-------------|---------|------------|
| Dr Chris Hossack | First draft | V2.0    | 07/11/2012 |
|                  |             |         |            |
|                  |             |         |            |
|                  |             |         |            |
|                  |             |         |            |
|                  |             |         |            |

# **REFERENCES**

| Id | Version | Title |
|----|---------|-------|
| 1  |         |       |
|    |         |       |
|    |         |       |
| 2  |         |       |
|    |         |       |
|    |         |       |
| 3  |         |       |
|    |         |       |
|    |         |       |
| 4  |         |       |
|    |         |       |
|    |         |       |

# **Contents**

| 1 Introduction.              | 5        |
|------------------------------|----------|
| 2 Installation               | 6        |
| 2.1 File Structure.          | 6        |
| 3 Revision Changes.          | <u>6</u> |
| 4 dpwr                       |          |
| 4.1.1 Description            | 7        |
| 5 dpwr cla t0                | •        |
| 5.1.1 Description            | 8        |
| 5.1.2 Examples               |          |
| 5.1.3 Notes                  |          |
| 5.2 Api                      |          |
| 5.2.1 CLA_softStartConfig    |          |
| 5.2.2 CLA softStartUpdate    | 12       |
| 5.2.3 CLA softStartDirection |          |
| 5.2.4 CLA setRef.            |          |
| 5.2.5 CLA 3p3zVMode          |          |
| 5.2.6 CLA getCtrlPtr         |          |
| 5.2.7 CLA 2p2zVMode          |          |
| 5.2.8 CLA slopeCode.         | 18       |
| 5.2.9 CLA 2p2zIMode          | 20       |



| 5.2.10 CLA 3p3zIMode                | 21        |
|-------------------------------------|-----------|
| 5.3 Types                           | 22        |
| 5.3.1 CLA 3p3zData                  |           |
| 5.3.2 CLA 2p2zData                  | 22        |
| 5.3.3 CLA Ctrl.                     | 22        |
| 6 dpwr cntrl                        |           |
| 6.1.1 Description.                  |           |
| 6.1.2 Examples.                     |           |
| 6.2 Api.                            |           |
| 6.2.1 CNTRL 2p2zFloatInline         |           |
| 6.2.2 CNTRL 3p3zInit                |           |
| 6.2.3 CNTRL 3p3z                    | 29        |
| 6.2.4 CNTRL softStartConfig         |           |
| 6.2.5 CNTRL softStartUpdate         | 31        |
| 6.2.6 CNTRL softStartDirection.     | 32        |
| 6.2.7 CNTRL 2p2zInit                |           |
| 6.2.8 CNTRL 2p2z.                   |           |
| 6.2.9 CNTRL 2p2zSoftStartConfig     |           |
| 6.2.10 CNTRL 2p2zSoftStartUpdate    | 37        |
| 6.2.11 CNTRL 2p2zSoftStartDirection | 38        |
| 6.2.12 CNTRL 3p3zFloatInit.         |           |
| 6.2.13 CNTRL 3p3zFloat              |           |
| 6.2.14 CNTRL 2p2zFloatInit          |           |
| 6.2.15 CNTRL 2p2zFloat.             |           |
| 6.2.16 CNTRL RampFloatConfig        |           |
| 6.2.17 CNTRL RampUpdate             | 45        |
| 6.2.18 CNTRL RampSetDirection       | 46        |
| 6.2.19 CNTRL RampSetMin             | 47        |
| 6.2.20 CNTRL RampSetMax             | 48        |
| 6.2.21 CNTRL 2p2zFloatAsm           | 49        |
| 6.3 Types.                          |           |
| 6.3.1 CNTRL ARG.                    | 50        |
| 6.3.2 CNTRL 3p3zData                | 50        |
| 6.3.3 CNTRL inlineContextSave.      |           |
| 6.3.4 CNTRL inlineContextRestore    |           |
| 6.3.5 CNTRL 3p3zInline              |           |
| 6.3.6 CNTRL 2p2zData                | 53        |
| 6.3.7 CNTRL 3p3zDataFloat           | 53        |
| 6.3.8 CNTRL 2p2zDataFloat           |           |
| 6.3.9 CNTRL_RampFloat.              |           |
| 6.3.10 CNTRL 2p2zInline             | 54        |
| 6.3.11 CNTRL 2p2zLimitInline        | 55        |
| 7 dpwr filt                         | 58        |
| 7.1.1 Description                   |           |
| 7.1.2 Examples.                     |           |
| 7.2 Api                             | <u>59</u> |
| 7.2.1 FILT 2p2zFloatInit            | <u>60</u> |
| 7.2.2 FILT 3p3zFloatInit            | 61        |
| 7.2.3 FILT 2p2zFloatInline          |           |
| 7.2.4 FILT 3p3zFloatInline          |           |



| 7.3 Types                            | 64         |
|--------------------------------------|------------|
| 7.3.1 FILT 3p3zDataFloat.            |            |
| 7.3.2 FILT_2p2zDataFloat             | 64         |
| 8 dpwr pfc                           |            |
| 8.1.1 Description.                   |            |
| 8.1.2 Examples                       |            |
| 8.1.3 Links                          |            |
| 8.2 Api                              |            |
| 8.2.1 PFC01 configFloat              | 67         |
| 8.2.2 PFC01 iLoopFloatInit           | 68         |
| 8.2.3 PFC01 vffFloatInit             |            |
| 8.2.4 PFC01 vLoopFloatInit           | <u>71</u>  |
| 8.2.5 PFC01_softStartDirectionFloat. | 73         |
| 8.2.6 PFC01 vLoopFloat               | <u></u> 74 |
| 8.2.7 PFC01 iLoopFloat               |            |
| 8.2.8 PFC01 getImoutFloat            | 76         |
| 8.2.9 PFC01 enablePhaseFloat         | <u></u> 77 |
| 8.3 Types                            | 78         |
| 8.3.1 MAX PHASES                     |            |
| 8.3.2 PFC DataFloat                  | 78         |



# 1 Introduction

This document covers the Digital Power Library (DPWR). All of the C2000 devices are supported.

The following modules are supported at the moment within the CSL.

| Module Name | Peripheral Description  |        |        |  |
|-------------|-------------------------|--------|--------|--|
| CLA         | Control Law Accelerator |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             |                         |        |        |  |
|             | ,                       |        |        |  |
| «File»      | «File»                  | «File» | «File» |  |

dpwr\_filt\_

dpwr\_pfc\_

dpwr

dpwr\_cla\_t0\_

dpwr\_cntrl\_

Issue: v2.0 Date:07/11/2012 Page 5 of 78 © Biricha Digital Power Ltd



## 2 Installation

You need to have installed <u>TI controlSUITE</u> before installing this library. Run the self-extracting zip file and the files will be extracted to C:\TI\...

There are two versions of the DPWR libraries.

- Fixed point dpwr\_ml.lib
- Floating point dpwr\_fpu.lib

#### 2.1 File Structure

When you install the DPWR library it creates a DPWR directory as shown below

C:\TI\controlSUITE\libs\csl\ latest

```
    include
        o dpwr.h
        o dpwr_cla_t0_Pub.h
        o dpwr_cntrl_Pub.h
        o dpwr_filt_Pub.h
        o dpwr_pfc_Pub.h
    lib
        o dpwr_ml.lib
        o dpwr_fpu.lib
    doc
        o DPWR_C2000.pdf
```

# 3 Revision Changes

None.

Issue: v2.0 Date:07/11/2012 Page 6 of 78



# 4 dpwr

## 4.1.1 Description

This is the main header file for the dpwr library. It pulls in all of the dpwr modules' header files.

dpwr\_ml.lib dpwr\_ml\_cla.lib dpwr\_ml\_cla.lib

Issue: v2.0 Date:07/11/2012 Page 7 of 78



# 5 dpwr\_cla\_t0\_

### 5.1.1 Description

Contains functions to execute a digital 3 pole 3 zero (3p3z) and 2 pole 2 zero (2p2z) algorithm for use in the control of switch mode power supplies (SMPS) using the CLA.

The CLA code must be declared using <u>CLA\_3p3zVMode()</u> or <u>CLA\_2p2zVMode()</u> and then initialized using CLA\_config().

The control functions have been optimized in Assembler for maximum speed.

```
type instructions us(60Mhz)

<u>CLA 3p3zVMode</u>() 46 .780us

<u>CLA 2p2zVMode</u>() 39 .650us
```

The controllers have sufficient information in the current time step to pre-calculate some of the result for the following time step. This pre-calculation is performed after the duty has been updated. Therefore,

due to the pre-calculation, the controller can calculate the current output and then update the duty within 290ns.

This means that, when using early ADC interrupts, the ADC can be sampled and duty updated within 940ns. However, if shadow registers are turned on then the duty will not take effect until the next PWM period.

The parameters for the 3p3z algorithm must be determined through control theory analysis of the system. The poles and zeros in the analogue frequency domain can be converted to the digital domain using the tool provided on the Biricha

Digital Power website <a href="http://www.biricha.com/resources/converter.php?type=4">http://www.biricha.com/resources/converter.php?type=4</a>

Arguments are passed to the <u>CLA\_3p3zVMode()</u> and <u>CLA\_2p2zVMode()</u> functions as float numbers. Macros, constants or variables cannot be used.

In the function <u>CLA setRef()</u>, the argument REF is compared to the feedback value from the system under control. The CLA code reads the feedback value from the ADC and stores it within

Issue: v2.0 Date:07/11/2012 Page 8 of 78



the structure during each cycle of the control loop. The CLA code is used to update the output value based on REF and this feedback value.

#### 5.1.2 Examples

Initializes the 3p3z structure with the correct coefficients. When ADC\_MOD\_7 has completed a conversion the CLA code begins execution. This reads the

value from the ADC result register. The duty is calculated and then PWM\_MOD\_3 duty is updated all within the CLA code.

```
CLA_3p3zVMode( ClaTask, 7, 3,
          +1.46818, -0.314933, -0.153248,
           1.784224053, -1.629063952, -1.780916725, 1.632371281,
           0.48, 0.0, 240.0 );
void main ( void )
{
  SYS_init();
  ADC_init();
  PWM_config( PWM_MOD_3, PWM_freqToTicks(200000), PWM_COUNT_DOWN );
  PWM_pin( PWM_MOD_3, PWM_CH_A, GPIO_NON_INVERT );
  PWM_setAdcSoc( PWM_MOD_3, PWM_CH_A, PWM_INT_ZERO );
  ADC_setEarlyInterrupt( 1 );
  ADC_config( ADC_MOD_1, ADC_SH_WIDTH_7, ADC_CH_A0, ADC_TRIG_EPWM3_SOCA );
  ADC_setCallback( ADC_MOD_1, 0, ADC_INT_7 );
  CLA_setRef( CLA_getCtrlPtr(ClaTask), 2048 );
  CLA_config( CLA_MOD_7, &ClaTask, CLA_INT_ADC );
  CLA_setCallback( CLA_MOD_7, IsrFunc );
  INT_enableGlobal( 1 );
  while(1)
  {}
```

#### **5.1.3 Notes**

At power up all of the CLA to CPU message RAM is set to zero and CLA task 8 is pre-configured for use with CLA\_memSet().

Issue: v2.0 Date:07/11/2012 Page 9 of 78



## 5.2 Api

```
CLA_softStartConfig()
CLA_softStartUpdate()
CLA_softStartDirection()
CLA_setRef()
CLA_3p3zVMode()
CLA_getCtrlPtr()
CLA_2p2zVMode()
CLA_slopeCode()
CLA_2p2zIMode()
CLA_3p3zIMode()
```

Issue: v2.0 Date:07/11/2012 Page 10 of 78



#### 5.2.1 CLA\_softStartConfig

void <u>CLA softStartConfig</u>( <u>CLA Ctrl</u>\* Ptr,uint32\_t RampMs,uint32\_t UpdatePeriodNs )

where:

Ptr -

RampMs -

UpdatePeriodNs -

## 5.2.1.1 Description

Configures and enables a soft start for the CLA control code.

The 'RampMs' argument is the time in milli-seconds for the reference to reach its steady state value. The period of execution for the update function, CLA\_SoftStartUpdate(), is specified by the argument 'UpdatePeriodNs'.

After configuring the soft start using this function the soft start is executed by calling the update function CLA\_SoftStartUpdate() at the

frequency determined by the period argument 'UpdatePeriodNs'. The update function should preferably be called from inside an idle loop.

#### **5.2.1.2 Examples**

This sets the soft start for 2 seconds with an update rate of 200kHz (T=5000ns).

```
CLA_SoftStartConfig( CLA_getCtrlPtr(Cntrl), 2000, 5000 );
```

#### **5.2.1.3 Notes**

Issue: v2.0 Date:07/11/2012 Page 11 of 78



#### 5.2.2 CLA\_softStartUpdate

void CLA softStartUpdate( CLA Ctrl\* Ptr )

where:

Ptr -

### 5.2.2.1 Description

Performs an update of the CLA reference value according to the soft start parameters set using CLA\_SoftStartConfig().

The reference value is updated with a value initially calculated within the function CLA\_SoftStartConfig().

This function must be called at the frequency determined by the UpdatePeriodNs argument of the CLA\_SoftStartConfig() function call. The update function should be called from within an idle loop.

#### **5.2.2.2 Examples**

Updates the current CLA reference with the soft ramp delta value from within the main idle loop. A delay is generated which lasts for the period specified in the configuration parameters.

```
while ( 1 )
{
    CLA softStartUpdate( CLA getCtrlPtr(Cntrl) );
    SYS_usDelay( 5 ); // Delay for 5000ns
}
```

Issue: v2.0 Date:07/11/2012 Page 12 of 78



#### 5.2.3 CLA\_softStartDirection

void CLA softStartDirection( CLA Ctrl\* Ptr,int PowerUp )

where:

Ptr -

PowerUp -

#### 5.2.3.1 Description

Converts the soft start to a soft stop or vice versa.

After a soft start has been configured the user may require a soft stop. This function will reverse the ramp value allowing for the

CLA\_SoftStartUpdate() function to generate a soft stop.

The ramp value may be reversed again to generate a soft start. The soft start or soft stop is determined by the 'PowerUp' argument. If this is true the update function will generate a soft start. If this is false the update function will generate a soft stop. This parameter could be read from an input pin allowing the end user to generate a soft start or soft stop.

### **5.2.3.2 Examples**

This configures the controller to perform a soft stop.

CLA\_SoftStartDirection( CLA\_getCtrlPtr(Cntrl), false );

#### 5.2.3.3 Notes

Issue: v2.0 Date:07/11/2012 Page 13 of 78



## 5.2.4 CLA\_setRef

void CLA setRef( CLA Ctrl\* Ptr,uint16\_t Ref )

where:

Ptr -

Ref -

# 5.2.4.1 Description

Sets the reference for the controller.

Issue: v2.0 Date:07/11/2012 Page 14 of 78



#### 5.2.5 CLA\_3p3zVMode

void <u>CLA 3p3zVMode</u>( void Name,void Adc,void Pwm,void A1,void A2,void A3,void B0,void B1,void B2,void B3,void K,void MiN,void MaX )

where:

Name -

Adc - ADC module number.

Pwm - PWM module number.

A1 -

A2 -

A3 -

B0 -

B1 -

B2 -

B3 -

K -

MiN - Minimum number of ticks that the duty can be set to.

MaX - Maximum number of ticks that the duty can be set to.

#### 5.2.5.1 Description

This macro must be called at the top of the C file, before the main function begins.

The values passed to the function call must be literals. Constants, variables or macros cannot be used.

The function creates the CLA code for a 3p3z controller.

## **5.2.5.2** Examples

Creates the CLA function called ClaTask. This reads the ADC value from ADC\_MOD\_7 and writes the duty to PWM\_MOD\_3.

Issue: v2.0 Date:07/11/2012 Page 15 of 78



## 5.2.6 CLA\_getCtrlPtr

void CLA getCtrlPtr( void Mod )

where:

Mod - Selects the CLA module.

## 5.2.6.1 Description

Returns a pointer to the CLA module controller structure that holds the reference value.

Issue: v2.0 Date:07/11/2012 Page 16 of 78



#### 5.2.7 CLA\_2p2zVMode

void <u>CLA 2p2zVMode</u>( void Name,void Adc,void Pwm,void A1,void A2,void B0,void B1,void B2,void K,void MiN,void MaX )

where:

Name -

Adc -

Pwm -

A1 -

A2 -

B0 -

B1 -

B2 -

K -

MiN - Minimum number of ticks that the duty can be set to.

MaX - Maximum number of ticks that the duty can be set to.

### 5.2.7.1 Description

This macro must be called at the top of the C file, before the main function begins.

The values passed to the function call must be literals. Constants, variables or macros cannot be used.

The function creates the CLA code for a 2p2z controller.

#### **5.2.7.2 Examples**

Creates the CLA function called ClaTask. This reads the ADC value from ADC\_MOD\_7 and writes the duty to PWM\_MOD\_3.

Issue: v2.0 Date:07/11/2012 Page 17 of 78



#### 5.2.8 CLA\_slopeCode

void <u>CLA slopeCode</u>( void Name,int Comp,int Pwm,float Delta,void Steps )

where:

Name - Name of CLA code.

Comp - CMP\_MOD number 1..3

Pwm - PWM MOD number 1..6

Delta - The delta added to the CMP\_MOD DAC value

Steps - The number of time Delta is added to the DAC value.

#### 5.2.8.1 Description

This macro must be called at the top of the C file, before the main function begins.

The values passed to the function call must be literals. Constants, variables or macros cannot be used.

This function creates the CLA code to adjust the CMP\_MOD DAC value.

The current DAC value is adjusted by Delta every 50ns. This means that the new DAC value must be set before the CLA slope code is executed.

The DAC is adjusted after 364ns from the PWM interrupt.

The DAC value must be valid before 280ns after the interrupt value where it is read by the CLA code.

The CLA code also clears the PWM interrupt.

Each instruction takes 16.666ns to execute assuming a 60MHz system clock.

Three instructions are used to decrement the DAC register by the value Delta.

Therefore each decrement by Delta will occur at fixed intervals of 50ns (16.666ns\*3).

The number of decrements that occur during each execution of the CLA task is determined by the argument Steps. The CLA task begins executing 280ns after the interrupt for the PWM module specified occurs.

Therefore the DAC value must be valid no greater than 280ns after the interrupt as it is read in to the CLA task code. Similarly, the CLA code must finish executing before the new DAC value is set by the control function.

Otherwise the DAC value will be overwritten by the CLA slope task value.

The designer must ensure that the <u>CLA\_slopeCode</u> function finishes before the new DAC value is written and that the Delta value is not too large such that the DAC value wraps around from zero by the end of the number of steps.



Issue: v2.0 Date:07/11/2012 Page 18 of 78 © Biricha Digital Power Ltd



```
----
---- 16.666ns*3
DAC ----
value ----
```

#### **5.2.8.2 Examples**

This creates the CLA function called SlopeTask. When PWM\_MOD\_3 generates an interrupt the CLA code is run where it decrements the CMP\_MOD\_1 DAC value by 1 every 50ns for 6 cycles.

```
CLA_slopeCode( SlopeTask, 1,3, -1.0, 6 );

//in the main code
//set up the comp and set the DAC value
CMP_config( CMP_MOD_1, CMP_SAMPLE_1, GPIO_NON_INVERT, CMP_DAC );
CMP_pin( CMP_MOD_1);
CMP_setDac( CMP_MOD_1, 100 );

//configure the CLA to run after a PWM interrupt occurs
CLA_config( CLA_MOD_3, &SlopeTask, CLA_INT_PWM );

//configure the PWM
PWM_config( PWM_MOD_3, PWM_freqToTicks(200000), PWM_COUNT_DOWN );
PWM_pin( PWM_MOD_3, PWM_CH_A, GPIO_NON_INVERT );
PWM_setCallback(PWM_MOD_3, 0, PWM_INT_ZERO, PWM_INT_PRD_1 );
```

Issue: v2.0 Date:07/11/2012 Page 19 of 78



#### 5.2.9 CLA\_2p2zIMode

void <u>CLA 2p2zIMode</u>( void Name,void Adc,void Cmp,void A1,void A2,void B0,void B1,void B2,void K,void MiN,void MaX )

where:

Name -

Adc -

Cmp -

A1 -

A2 -

B0 -

B1 -

B2 -

K -

MiN - Minimum number of ticks that the duty can be set to.

MaX - Maximum number of ticks that the duty can be set to.

### 5.2.9.1 Description

This macro must be called at the top of the C file, before the main function begins.

The values passed to the function call must be literals. Constants, variables or macros cannot be used.

The function creates the CLA code for a 2p2z current mode controller.

#### **5.2.9.2 Examples**

Creates the CLA function called ClaTask. This reads the ADC value from ADC\_MOD\_7 and writes the value to CMP\_MOD\_3.

Issue: v2.0 Date:07/11/2012 Page 20 of 78



#### 5.2.10 CLA\_3p3zIMode

void <u>CLA 3p3zIMode</u>( void Name,void Adc,void Cmp,void A1,void A2,void A3,void B0,void B1,void B2,void B3,void K,void MiN,void MaX )

where:

Name -

Adc - ADC module number.

Cmp - Comp module number.

A1 -

A2 -

A3 -

B0 -

B1 -

B2 -

B3 -

K -

MiN - Minimum number of ticks that the duty can be set to.

MaX - Maximum number of ticks that the duty can be set to.

### 5.2.10.1 Description

This macro must be called at the top of the C file, before the main function begins.

The values passed to the function call must be literals. Constants, variables or macros cannot be used.

The function creates the CLA code for a 3p3z current mode controller.

#### **5.2.10.2 Examples**

Creates the CLA function called ClaTask. This reads the ADC value from ADC\_MOD\_7 and writes the duty to CMP\_MOD\_3.

Issue: v2.0 Date:07/11/2012 Page 21 of 78



#### 5.3 Types

#### 5.3.1 CLA\_3p3zData

```
struct CLA_3p3zData
{
    float m_PreValue; /* +0 */
    float m_U[3]; /* +2 +4 +6 */
    float m_E[3]; /* +8 +10 +12 ram */
};
```

### 5.3.1.1 Description

This structure is used by the 3p3z controllers for internal values. This structure is only readable by the CPU.

#### 5.3.2 CLA\_2p2zData

```
struct CLA 2p2zData
{
    float m_PreValue; /* +0 */
    float m_U[2]; /* +2 +4 */
    float m_E[2]; /* +6 +8 ram */
};
```

#### 5.3.2.1 Description

This structure is used by the 2p2z controllers for internal values. This structure is only readable by the CPU.

#### 5.3.3 CLA\_Ctrl

```
struct CLA Ctrl
{
    long m_Ref;  /* +0 */
    long m_Delta;
    long m_Max;
};
```

## 5.3.3.1 Description

This structure is used by both controllers to set the reference and for soft start. This structure is readable and writeable by the CPU.

Issue: v2.0 Date:07/11/2012 Page 22 of 78



## 6 dpwr\_cntrl\_

### 6.1.1 Description

Contains functions to execute a digital 3 pole 3 zero (3p3z) and 2 pole 2 zero (2p2z) algorithm for use in the control of switch mode power supplies (SMPS).

The control structure must be declared and then initialized using <a href="Mailto:CNTRL 2p2zInit">CNTRL 2p2zInit</a>() before the control function is run.

The control function has been optimized in Assembler for maximum speed. In standard C a 3p3z algorithm can take circa 170 cycles (1.7us based on a 10ns system clock).

```
CNTRL_3p3z() 71 .71us
CNTRL_3p3zInline() 53 .53us
CNTRL 2p2z() 64 .64us
CNTRL 2p2zInline() 44 .44us
```

The C wrapper contains a small time penalty when compared to pure assembly but it has the advantage that no knowledge of assembly is required.

The values for the 3p3z algorithm must be determined through control theory analysis of the system. The poles and zeros in the analogue frequency domain can be converted to the digital domain using the tool provided on the Biricha Digital Power website <a href="http://www.biricha.com/resources/converter.php?type=4">http://www.biricha.com/resources/converter.php?type=4</a>

The arguments are passed as \_iq26 numbers. The limits of these arguments are,

```
Value Limit
A0-A2, B0-B3 -32 < value < 31.999999985
REF, MIN, MAX 0 < value < 1
```

The argument REF is the value that is compared to the feedback value from the system under control. The user code reads the feedback value from the system and stores it within the structure during each cycle of the control loop. The <a href="CNTRL 3p3z">CNTRL 3p3z</a>() function is used to update the output value based on REF and this feedback value.

#### 6.1.2 Examples

Initializes the 3p3z structure with the correct coefficients. It then sets the m\_IQ feedback value to the IQ value FDBK. The output value is then updated by running the control algorithm. Note that it is also possible to set the feedback value as an integer using the m\_Int property of the structure.

```
CNTRL_3p3zInit(&CNTL_3P3Z_1, // Structure

REF // Ref

A0,A1,A2 // a0,a1,a2

B0,B1,B2,B3 // b0,b1,b2,b3
```

Issue: v2.0 Date:07/11/2012 Page 23 of 78 © Biricha Digital Power Ltd



Issue: v2.0 Date:07/11/2012 Page 24 of 78



## 6.2 Api

```
CNTRL_2p2zFloatInline()
CNTRL 3p3zInit()
CNTRL_3p3z()
CNTRL_softStartConfig()
CNTRL_softStartUpdate()
CNTRL_softStartDirection()
CNTRL_2p2zInit()
CNTRL_2p2z()
CNTRL 2p2zSoftStartConfig()
CNTRL_2p2zSoftStartUpdate()
CNTRL_2p2zSoftStartDirection()
CNTRL_3p3zFloatInit()
CNTRL_3p3zFloat()
CNTRL_2p2zFloatInit()
CNTRL_2p2zFloat()
CNTRL_RampFloatConfig()
CNTRL_RampUpdate()
CNTRL_RampSetDirection()
CNTRL_RampSetMin()
CNTRL RampSetMax()
CNTRL_2p2zFloatAsm()
```

Issue: v2.0 Date:07/11/2012 Page 25 of 78



#### 6.2.1 CNTRL\_2p2zFloatInline

void CNTRL 2p2zFloatInline( CNTRL 2p2zDataFloat\* x )

where:

x -

#### **6.2.1.1 Description**

Performs the 2 pole 2 zero (2p2z) control algorithm.

This are the results of some simple tests runing at 60Mhz

```
opt=disabled opt=0
2440ns 1190ns inline "C" 2p2z function
1150ns 1130ns inline asm 2p2z function
1070ns 1050ns asm 2p2z function
```

## **6.2.1.2** Examples

Reads

```
// Control
CNTL_3P3Z_f.m_Ref = ADC_getValue(ADC_MOD_1,3); // Read feedback
```

Issue: v2.0 Date:07/11/2012 Page 26 of 78



#### 6.2.2 CNTRL\_3p3zInit

void <u>CNTRL 3p3zInit</u>( <u>CNTRL 3p3zData</u>\* Ptr,\_iq15 Ref,\_iq26 A1,\_iq26 A2,\_iq26 A3,\_iq26 B0,\_iq26 B1,\_iq26 B2,\_iq26 B3,\_iq23 K,\_iq15 Min,\_iq15 Max )

#### where:

Ptr -

Ref -

A1 -

A2 -

A3 -

D0

B0 -

B1 -

B2 -

В3 -

K -

Min -

Max -

## 6.2.2.1 Description

Initializes the 3 pole 3 zero (3p3z) structure with the required coefficients.

A structure, of type <u>CNTRL 3p3zData</u>, must be declared and passed as a reference to this function. This is the location where the function will store the parameters. It will be used later on by the <u>CNTRL 3p3z()</u> function within the control loop.

This structure, the <a href="mailto:CNTRL\_3p3zData">CNTRL\_3p3zData</a>\* Ptr, must be aligned to 64 words,

```
// Structure is aligned to 64 words
#pragma DATA_ALIGN ( Cntrl3p3z , 64 );
CNTRL_3p3zData Cntrl3p3z;
```

The coefficients A1-A3 and B0-B3 are passed as  $_iq26$  numbers. Therefore the coefficients must be within the range -32 < A < 31.999999985. Where A is the coefficient.

The argument REF is the value that is compared to the feedback value within the structure. This feedback value will most likely come from the ADC, which returns a value between 0 and 0.1249694824 (i.e. a 12 bit value 0xFFF stored as a \_iq15).

REF is also stored as a \_iq15 value. Therefore it is recommended that the REF argument is set with the desired return value of the ADC.

For example, if a 3.5V output value is required, then using an ADC that has a range of 0 (0V) to 4095 (3.3V) and a 1/2x prescaler (a potential divider) on the input to the ADC pin,

```
_IQ15val = ( (REFval * Prescaler) * (ADCmax / ADCmaxV)
_IQ15val = ( (3.5 * 0.5 ) * (4095 / 3.3 ) ) = 2172
```

Issue: v2.0 Date:07/11/2012 Page 27 of 78 © Biricha Digital Power Ltd



Therefore the argument REF can be passed as 2172 or \_IQ15(0.06628417969).

The control algorithm will attempt to keep the output of the ADC feedback value around 2172 (out of the 4095 range in this case).

Min and Max are also stored as \_IQ15 numbers in a 16 bit value. Therefore their range is also limited to >= 0.0 and < 1.0 and follow the same principle as above.

The parameter K is the scaling factor. It is determined using the following equation,

Where Prescaler is the potential divider scaling factor on the input to the ADC pin. PWMperiod is the period of the PWM signal as a number of PWM ticks. This can be obtained from the function PWM\_freqToTicks(). The value of K is an \_IQ23 number between 0 and 1.

#### **6.2.2.2 Examples**

Initializes the CNTL\_3P3Z\_1 structure with A1..A3, B0..B3, reference, min and max values.

Issue: v2.0 Date:07/11/2012 Page 28 of 78



#### 6.2.3 CNTRL\_3p3z

```
void CNTRL 3p3z(CNTRL 3p3zData* Ptr)
```

where:

Ptr - Pointer to a 3p3z control structure.

#### 6.2.3.1 Description

Performs the 3 pole 3 zero (3p3z) control algorithm using the information stored within the 3p3z control structure that is passed as a pointer to this function.

The structure should already have been declared and populated with coefficients using the function <a href="Mainto:CNTRL\_3p3zInit">CNTRL\_3p3zInit</a>().

The feedback value from the system being controlled must be read and stored within the 3p3z structure before this function is called.

The result of the control algorithm is also stored within the structure in the Out.m\_Int property.

This function is a "C" wrapper around an assembly function. This gives faster execution time without requiring any assembly knowledge.

#### **6.2.3.2 Examples**

Reads the feedback value from the ADC, which will be >=0.0 and < 1.0 and calls the 3p3z control algorithm. The ePWM module 1 duty for channel A is updated using the output of the control algorithm.

```
// Control
CNTL_3P3Z_1.Fdbk.m_Int = ADC_getValue(ADC_MOD_1,3); // Read feedback
CNTRL_3p3z(&CNTL_3P3Z_1 ); // Run algorithm
PWM_setDutyA(PWM_MOD_1, CNTL_3P3Z_1.Out.m_Int ); // Set new output
```

Issue: v2.0 Date:07/11/2012 Page 29 of 78



#### 6.2.4 CNTRL\_softStartConfig

void <u>CNTRL softStartConfig</u>( <u>CNTRL 3p3zData\* Ptr,uint32\_t RampMs,uint32\_t UpdatePeriodNs</u>)

where:

Ptr -

RampMs -

UpdatePeriodNs -

#### 6.2.4.1 Description

Configures and enables a soft start for the 3p3z control code.

The 'RampMs' argument is the time in milli-seconds for the reference to reach its steady state value. The period of execution for the update function, <a href="mailto:CNTRL">CNTRL</a> softStartUpdate(), is specified by the argument 'UpdatePeriodNs'.

After configuring the soft start using this function the soft start is executed by calling the update function <a href="CNTRL">CNTRL</a> softStartUpdate() at the frequency determined by the period argument 'UpdatePeriodNs'. The update function should preferably be called from inside an idle loop.

#### **6.2.4.2 Examples**

This sets the soft start for 2 seconds with an update rate of 200kHz (T=5000ns).

CNTRL\_softStartConfig( &Cntrl3p3z, 2000, 5000 );

Issue: v2.0 Date:07/11/2012 Page 30 of 78



#### 6.2.5 CNTRL\_softStartUpdate

void CNTRL softStartUpdate( CNTRL 3p3zData\* Ptr )

where:

Ptr -

### 6.2.5.1 Description

Performs an update of the 3p3z reference value according to the soft start parameters set using <a href="mailto:CNTRL">CNTRL</a> softStartConfig().

The reference value is updated with a value initially calculated within the function <a href="mailto:CNTRL">CNTRL</a> softStartConfig().

This function must be called at the frequency determined by the period argument of the <a href="CNTRL">CNTRL</a> softStartConfig() function call. The update function should be called from within an idle loop.

#### **6.2.5.2 Examples**

Updates the current 3p3z reference with the soft ramp delta value from within the main idle loop. A delay is generated which lasts for the period specified in the configuration parameters.

```
while ( 1 )
{
     CNTRL_softStartUpdate( &Cntrl3p3z );
     SYS_usDelay( 5 ); // Delay for 5000ns
}
```

Issue: v2.0 Date:07/11/2012 Page 31 of 78



#### 6.2.6 CNTRL\_softStartDirection

void <a href="mailto:cNTRL">CNTRL</a> softStartDirection(</a> <a href="mailto:cNTRL">CNTRL</a> 3p3zData\* Ptr,int PowerUp)

where:

Ptr -

PowerUp -

## 6.2.6.1 Description

Converts the soft start to a soft stop or vice versa.

After a soft start has been configured the user may require a soft stop. This function will reverse the ramp value allowing for the <a href="Maintain: CNTRL softStartUpdate">CNTRL softStartUpdate</a>() function to generate a soft stop.

The ramp value may be reversed again to generate a soft start. The soft start or soft stop is determined by the 'PowerUp' argument. If this is true the update function will generate a soft start. If this is false the update function will generate a soft stop. This parameter could be read from an input pin allowing the end user to generate a soft start or soft stop.

#### **6.2.6.2** Examples

This configures the controller to perform a soft stop.

```
CNTRL softStartDirection( &Cntrl3p3z, false );
```

#### 6.2.6.3 Notes

Issue: v2.0 Date:07/11/2012 Page 32 of 78



#### 6.2.7 CNTRL\_2p2zInit

void <u>CNTRL 2p2zInit</u>( <u>CNTRL 2p2zData</u>\* Ptr,\_iq15 Ref,\_iq26 A1,\_iq26 A2,\_iq26 B0,\_iq26 B1,\_iq26 B2,\_iq23 K,\_iq15 Min,\_iq15 Max )

where:

Ptr -

Ref -

A1 -

A2 -

B0 -

B1 -

B2 -

K -

Min -

Max -

#### 6.2.7.1 Description

Initializes the 2 pole 2 zero (2p2z) structure with the required coefficients.

A structure, of type <u>CNTRL 2p2zData</u>, must be declared and passed as a reference to this function. This is the location where the function will

store the parameters. It will be used later on by the <a href="CNTRL\_2p2z">CNTRL\_2p2z</a>() function within the control loop.

This structure, the <a href="CNTRL">CNTRL</a> 2p2zData\* Ptr, must be aligned to 64 words,

```
// Structure is aligned to 64 words
#pragma DATA_ALIGN ( Cntrl2p2z , 64 );
CNTRL_2p2zData Cntrl2p2z;
```

The coefficients A1-A2 and B0-B3 are passed as  $_{iq}$ 26 numbers. Therefore the coefficients must be within the range  $_{-32}$  < A <  $_{31.999999985}$ . Where A is the coefficient.

The argument REF is the value that is compared to the feedback value within the structure. This feedback value will most likely come from the ADC, which returns a value between 0 and 0.1249694824 (i.e. a 12 bit value 0xFFF stored as a \_iq15).

REF is also stored as a \_iq15 value. Therefore it is recommended that the REF argument is set with the desired return value of the ADC.

For example, if a 3.5V output value is required, then using an ADC that has a range of 0 (0V) to 4095 (3.3V) and a 1/2x prescaler (a potential divider) on the input to the ADC pin,

```
_IQ15val = ( (REFval * Prescaler) * (ADCmax / ADCmaxV)
_IQ15val = ( (3.5 * 0.5 ) * (4095 / 3.3 ) ) = 2172
```

Therefore the argument REF can be passed as 2172 or \_IQ15(0.06628417969).

Issue: v2.0 Date:07/11/2012 Page 33 of 78



The control algorithm will attempt to keep the output of the ADC feedback value around 2172 (out of the 4095 range in this case).

Min and Max are also stored as \_IQ15 numbers in a 16 bit value. Therefore their range is also limited to >= 0.0 and < 1.0 and follow the same principle as above.

The parameter K is the scaling factor. It is determined using the following equation,

Where Prescaler is the potential divider scaling factor on the input to the ADC pin. PWMperiod is the period of the PWM signal as a number of PWM ticks. This can be obtained from the function PWM\_freqToTicks(). The value of K is an \_IQ23 number between 0 and 1.

#### **6.2.7.2 Examples**

Initializes the CNTL\_2P2Z\_1 structure with A1..A3, B0..B3, reference, min and max values.

Issue: v2.0 Date:07/11/2012 Page 34 of 78



#### 6.2.8 CNTRL\_2p2z

```
void CNTRL 2p2z(CNTRL 2p2zData* Ptr)
```

where:

Ptr - Pointer to a 2p2z control structure.

#### 6.2.8.1 Description

Performs the 2 pole 2 zero (2p2z) control algorithm using the information stored within the 2p2z control structure that is passed as a pointer to this function.

The structure should already have been declared and populated with coefficients using the function <a href="Mailto:CNTRL\_2p2zInit">CNTRL\_2p2zInit</a>().

The feedback value from the system being controlled must be read and stored within the 2p2z structure before this function is called.

The result of the control algorithm is also stored within the structure in the Out.m\_Int property.

This function is a "C" wrapper around an assembly function. This gives faster execution time without requiring any assembly knowledge.

#### **6.2.8.2 Examples**

Reads the feedback value from the ADC, which will be >=0.0 and < 1.0 and calls the 2p2z control algorithm. The ePWM module 1 duty for channel A is updated using the output of the control algorithm.

```
// Control
CNTL_2P2Z_1.Fdbk.m_Int = ADC_getValue(ADC_MOD_1,3); // Read feedback
CNTRL_2p2Z(&CNTL_2P2Z_1); // Run algorithm
PWM_setDutyA(PWM_MOD_1, CNTL_2P2Z_1.Out.m_Int); // Set new output
```

Issue: v2.0 Date:07/11/2012 Page 35 of 78



#### 6.2.9 CNTRL\_2p2zSoftStartConfig

void <u>CNTRL 2p2zSoftStartConfig</u>( <u>CNTRL 2p2zData\* Ptr,uint32\_t RampMs,uint32\_t UpdatePeriodNs</u>)

where:

Ptr -

RampMs -

UpdatePeriodNs -

### 6.2.9.1 Description

Configures and enables a soft start for the 2p2z control code.

The 'RampMs' argument is the time in milli-seconds for the reference to reach its steady state value. The period of execution for the update function, <a href="Maintenance-englished-">CNTRL 2p2zSoftStartUpdate</a>(), is specified by the argument 'UpdatePeriodNs'.

After configuring the soft start using this function the soft start is executed by calling the update function <a href="CNTRL 2p2zSoftStartUpdate">CNTRL 2p2zSoftStartUpdate</a>() at the frequency determined by the period argument 'UpdatePeriodNs'. The update function should preferably be called from inside an idle loop.

#### **6.2.9.2 Examples**

This sets the soft start for 2 seconds with an update rate of 200kHz (T=5000ns).

CNTRL\_2p2zSoftStartConfig( &Cntrl2p2z, 2000, 5000 );

Issue: v2.0 Date:07/11/2012 Page 36 of 78 © Biricha Digital Power Ltd



#### 6.2.10 CNTRL\_2p2zSoftStartUpdate

void CNTRL 2p2zSoftStartUpdate( CNTRL 2p2zData\* Ptr )

where:

Ptr -

# 6.2.10.1 Description

The reference value is updated with a value initially calculated within the function <a href="https://example.com/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/

This function must be called at the frequency determined by the period argument of the <a href="CNTRL">CNTRL</a> 2p2zSoftStartConfig() function call. The update function should be called from within an idle loop.

# **6.2.10.2 Examples**

Updates the current 2p2z reference with the soft ramp delta value from within the main idle loop. A delay is generated which lasts for the period specified in the configuration parameters.

```
while ( 1 )
{
     CNTRL_2p2zSoftStartUpdate( &Cntrl2p2z );
     SYS_usDelay( 5 ); // Delay for 5000ns
}
```

Issue: v2.0 Date:07/11/2012 Page 37 of 78



#### 6.2.11 CNTRL\_2p2zSoftStartDirection

void CNTRL 2p2zSoftStartDirection( CNTRL 2p2zData\* Ptr,int PowerUp )

where:

Ptr -

PowerUp -

# 6.2.11.1 Description

Converts the soft start to a soft stop or vice versa.

After a soft start has been configured the user may require a soft stop. This function will reverse the ramp value allowing for the <a href="https://example.com/cnt/cnt/2p2zSoftStartUpdate">CNTRL 2p2zSoftStartUpdate</a>() function to generate a soft stop.

The ramp value may be reversed again to generate a soft start. The soft start or soft stop is determined by the 'PowerUp' argument. If this is true the update function will generate a soft start. If this is false the update function will generate a soft stop. This parameter could be read from an input pin allowing the end user to generate a soft start or soft stop.

### **6.2.11.2 Examples**

This configures the controller to perform a soft stop.

CNTRL\_2p2zSoftStartDirection( &Cntrl2p2z, false );

#### **6.2.11.3** Notes

Issue: v2.0 Date:07/11/2012 Page 38 of 78



#### 6.2.12 CNTRL\_3p3zFloatInit

void <u>CNTRL 3p3zFloatInit</u>( <u>CNTRL 3p3zData</u>Float\* Ptr,uint16\_t Ref,float a1,float a2,float a3,float b0,float b1,float b2,float b3,float k)

where:

Ptr -

Ref -

a1 -

a2 -

a3 -

as

b0 -

b1 -

b2 -

b3 -

k -

#### 6.2.12.1 Description

Initializes the 3 pole 3 zero (3p3z) structure with the required coefficients.

A structure, of type <u>CNTRL 3p3zData</u>Float, must be declared and passed as a reference to this function. This is the location where the function will store the parameters. It will be used later on by the <u>CNTRL 3p3zFloat()</u> function within the control loop.

The coefficients A1-A3 and B0-B3 are passed as floats numbers.

The argument REF is stored as a uint16\_t value that is compared to the feedback value within the structure. This feedback value will most likely come from the ADC, which returns a value between 0 and 0xFFF (i.e. a 12 bit value).

REF is also stored as a uint16\_t value. Therefore it is recommended that the REF argument is set with the desired return value of the ADC.

For example, if a 3.5V output value is required, then using an ADC that has a range of 0 (0V) to 4095 (3.3V) and a 1/2x prescaler (a potential divider) on the input to the ADC pin,

```
Ref = ( (REFval * Prescaler) * (ADCmax / ADCmaxV)
Ref = ( (3.5 * 0.5 ) * (4095 / 3.3 ) ) = 2172
```

Therefore the argument REF can be passed as 2172.

The control algorithm will attempt to keep the output of the ADC feedback value around 2172 (out of the 4095 range in this case).

Issue: v2.0 Date:07/11/2012 Page 39 of 78



The m\_Min and m\_Max elements of the 3p3z structure are set to -FLT\_MAX and +FLT\_MAX respectively. These limit the output of the controller and can be changed by manually overriding these values within the structure.

The parameter K is the scaling factor. It is determined using the following equation,

Where Prescaler is the potential divider scaling factor on the input to the ADC pin. PWMperiod is the period of the PWM signal as a number of PWM ticks. This can be obtained from the function PWM\_freqToTicks(). The value of K is float.

# **6.2.12.2 Examples**

Initializes the CNTL\_3P3Z\_f structure with A1..A3, B0..B3, reference, min and max values.

Issue: v2.0 Date:07/11/2012 Page 40 of 78



#### 6.2.13 CNTRL\_3p3zFloat

void CNTRL 3p3zFloat( CNTRL 3p3zDataFloat\* Ptr )

where:

Ptr -

# 6.2.13.1 Description

Performs the 3 pole 3 zero (3p3z) control algorithm using the information stored within the 3p3z control structure that is passed as a pointer to this function.

The structure should already have been declared and populated with coefficients using the function <a href="Mailto:CNTRL\_3p3zFloatInit">CNTRL\_3p3zFloatInit</a>().

The feedback value from the system being controlled must be read and stored within the 3p3z structure before this function is called.

The result of the control algorithm is also stored within the structure in the  $m_U[0]$  property.

# **6.2.13.2 Examples**

Reads the feedback value from the ADC, which will be 0 and 0xFFF and calls the 3p3z control algorithm. The ePWM module 1 duty for channel A is updated using the output of the control algorithm.

```
// Control
CNTL_3P3Z_f.m_Ref = ADC_getValue(ADC_MOD_1,3); // Read feedback
CNTRL 3p3z(&CNTL_3P3Z_f ); // Run algorithm
PWM_setDutyA(PWM_MOD_1, CNTL_3P3Z_f.Out ); // Set new output
```

Issue: v2.0 Date:07/11/2012 Page 41 of 78 © Biricha Digital Power Ltd



# 6.2.14 CNTRL\_2p2zFloatInit

void <u>CNTRL 2p2zFloatInit</u>( <u>CNTRL 2p2zData</u>Float\* Ptr,uint16\_t Ref,float a1,float a2,float b0,float b1,float b2,float k)

where:

Ptr -

Ref -

a1 -

a2 -

b0 -

b1 -

b2 -

k -

# 6.2.14.1 Description

Initializes the 2 pole 2 zero (2p2z) structure with the required coefficients.

# **6.2.14.2** Examples

Initializes the CNTL\_2P2Z\_f structure with A1..A3, B0.., reference, min and max values.

CNTRL\_2p2zFloatInit(&CNTL\_2P2Z);

Issue: v2.0 Date:07/11/2012 Page 42 of 78



#### 6.2.15 CNTRL\_2p2zFloat

void CNTRL 2p2zFloat( CNTRL 2p2zDataFloat\* Ptr )

where:

Ptr -

# 6.2.15.1 Description

Performs the 2 pole 2 zero (2p2z) control algorithm using the information stored within the 2p2z control structure that is passed as a pointer to this function.

The structure should already have been declared and populated with coefficients using the function <a href="Mailto:CNTRL">CNTRL</a> 2p2zFloatInit().

The feedback value from the system being controlled must be read and stored within the 2p2z structure before this function is called.

The result of the control algorithm is also stored within the structure in the  $m_U[0]$  property.

The m\_Min and m\_Max elements of the 2p2z structure are used as anti-integral windup limits. The controller output will be capped by these bounds and fed back in the form of the previous output state to prevent integral windup.

# **6.2.15.2 Examples**

Reads the feedback value from the ADC, which will be between 0 and 0xFFF and calls the 2p2z control algorithm. The ePWM module 1 duty for channel A is updated using the output of the control algorithm.

```
// Control
CNTL_2P2Z_f.m_Ref = ADC_getValue(ADC_MOD_1,3); // Read feedback
CNTRL_2p2z(&CNTL_2P2Z_f ); // Run algorithm
PWM_setDutyA(PWM_MOD_1, CNTL_2P2Z_f.Out ); // Set new output
```

Issue: v2.0 Date:07/11/2012 Page 43 of 78



#### 6.2.16 CNTRL\_RampFloatConfig

void <u>CNTRL RampFloatConfig</u>( <u>CNTRL RampFloat\* Ptr,float Min,float Max,uint32\_t RampMs,uint32\_t UpdateFreqHz )</u>

where:

Ptr -

Min -

Max -

RampMs -

UpdateFreqHz -

# 6.2.16.1 Description

Configures a ramp which can be used for soft start in other control code.

The 'RampMs' argument is the time in milli-seconds for the reference to reach its steady state value. The period of execution for the update function, <a href="Maintenangument">CNTRL RampUpdate</a>(), is specified by the argument 'UpdatePeriodNs'.

After configuring the ramp using this function the ramp is executed by calling the update function <a href="CNTRL">CNTRL</a> RampUpdate() at the frequency determined by the period argument 'UpdatePeriodNs'. The update function should preferably be called from inside an idle loop.

# **6.2.16.2 Examples**

This sets the ramp from 0 to 5.6 for 2 seconds with an update rate of 200kHz

CNTRL\_RampFloatConfig( &Ramp, 5.6, 2000, 200000 );

Issue: v2.0 Date:07/11/2012 Page 44 of 78



#### 6.2.17 CNTRL\_RampUpdate

void CNTRL RampUpdate( CNTRL RampFloat\* Ptr )

where:

Ptr -

# **6.2.17.1 Description**

Performs an update of the ramp value according to the ramp parameters set using <a href="mailto:CNTRL">CNTRL</a> RampFloatConfig().

The reference value is updated with a value initially calculated within the function <a href="mailto:CNTRL">CNTRL RampFloatConfig</a>().

This function must be called at the frequency determined by the period argument of the <a href="CNTRL RampFloatConfig">CNTRL RampFloatConfig</a>() function call. The update function should be called from within an idle loop.

# **6.2.17.2 Examples**

Updates the current 2p2z reference with the ramp delta value from within the main idle loop. A delay is generated which lasts for the period specified in the configuration parameters.

```
while ( 1 )
{
    CNTRL_RampUpdate( &Ramp );
    Cntrl2p2z.m_Ref = Ramp.m_Out;
    SYS_usDelay( 5 ); // Delay for 5000ns
}
```

Issue: v2.0 Date:07/11/2012 Page 45 of 78



#### 6.2.18 CNTRL\_RampSetDirection

void CNTRL RampSetDirection( CNTRL RampFloat\* Ptr,int PowerUp )

where:

Ptr -

PowerUp -

# 6.2.18.1 Description

Converts the ramp to ramp up or down.

After a ramp has been configured the user may require a ramp down for soft stop. This function will reverse the ramp value allowing for the <a href="CNTRL">CNTRL</a> RampUpdate() function to generate a soft stop.

The ramp value may be reversed again to generate a soft start. The soft start or soft stop is determined by the 'PowerUp' argument. If this is true the update function will generate a soft start. If this is false the update function will generate a soft stop. This parameter could be read from an input pin allowing the end user to generate a soft start or soft stop.

### **6.2.18.2 Examples**

This configures the controller to perform a soft stop.

```
CNTRL_RampSetDirection( &Ramp, false );
```

#### **6.2.18.3** Notes

Issue: v2.0 Date:07/11/2012 Page 46 of 78



# 6.2.19 CNTRL\_RampSetMin

void CNTRL RampSetMin( CNTRL RampFloat\* Ptr )

where:

Ptr -

# 6.2.19.1 Description

Issue: v2.0 Date:07/11/2012 Page 47 of 78



# 6.2.20 CNTRL\_RampSetMax

void CNTRL RampSetMax( CNTRL RampFloat\* Ptr )

where:

Ptr -

# 6.2.20.1 Description

Issue: v2.0 Date:07/11/2012 Page 48 of 78



# 6.2.21 CNTRL\_2p2zFloatAsm

void <a href="mailto:CNTRL">CNTRL</a> 2p2zPataFloat\* Ptr )

where:

Ptr -

# 6.2.21.1 Description

Issue: v2.0 Date:07/11/2012 Page 49 of 78



# 6.3 Types

#### 6.3.1 CNTRL ARG

```
union CNTRL_ARG
{
    _iq15 m_IQ;
    int m_Int;
};
```

### **6.3.1.1 Description**

Allows a int to be written directly in to a \_iq variable.

#### 6.3.2 CNTRL\_3p3zData

```
struct <a href="mailto:CNTRL_3p3zData">CNTRL_3p3zData</a>
                   Ref; /* +0 This is a range of +1 */
      CNTRL_ARG
                   Fdbk; /* +2 This is a range of +1 */
      CNTRL_ARG
                   Out; /* +4 This is a range of +1 */
      CNTRL_ARG
      long temp; /* +6 */
      _iq24 m_U1; /* +8 */
      _iq24 m_U2; /* +10 */
      _iq24 m_U3; /* +12 */
      _iq31 m_E0; /* +14 */
      _iq31 m_E1; /* +16 */
      _iq31 m_E2; /* +18 */
      _iq31 m_E3; /* +20 */
      _iq26 m_B3; /* +22 */
      _iq26 m_B2; /* +24 */
      _iq26 m_B1; /* +26 */
      _iq26 m_B0; /* +28 */
      _iq26 m_A3; /* +30 */
      _iq26 m_A2; /* +32 */
      _iq26 m_A1; /* +34 */
      _iq23 m_K; /* +36 */
      _iq15 m_max;
                         /* +38 */
                         /* +40 */
      _iq15 m_min;
      int m_PeriodCount;
      long m_SoftRamp;
      long m_SoftRef;
      long m_SoftMax;
};
```

# 6.3.2.1 Description

This is the 3 pole 3 zero control structure.

#### 6.3.3 CNTRL\_inlineContextSave

```
#if 1
#define CNTRL_inlineContextSave() \
asm(" PUSH XAR7"\
   "\t\n PUSH XT"\
   "\t\n PUSH ACC"\
   )
#endif
```

Issue: v2.0 Date:07/11/2012 Page 50 of 78



# 6.3.3.1 Description

Stores the registers used by the 3p2z/2p2z inline function.

#### 6.3.4 CNTRL\_inlineContextRestore

```
#if 1
#define CNTRL_inlineContextRestore() \
asm(" POP ACC"\
    "\t\n POP XT"\
    "\t\n POP XAR7"\
    )
#endif
```

# 6.3.4.1 Description

Restores the registers used by the 3p2z/2p2z inline function.

#### 6.3.5 CNTRL 3p3zInline

```
#if 1
#define <a href="mailto:CNTRL_3p3zInline">CNTRL_3p3zInline</a>(x) \
                       DP, #_"#x"+0
                                             ; CNTRL_3p3z"\
              MOVW
asm("
    "\t\n
              MOVL
                       XAR7, #_"#x"+22
                                             ;(COEFF) Local coefficient pointer
(XAR7)"\
    "\t\n
              SETC
                       SXM, OVM"\
    "\t\n
                                             ;(Ref)Q15"\
              MOV
                       ACC, @0
    "\t\n
                                             ;(Fdbk)Q15"\
              SUB
                       ACC, @2
                                             ;Q31"\
    '' \t \n
              LSL
                       ACC, #16
1
    "\t\n
              ; Diff equation"\
    "\t\n
              MOVL
                       @8+6, ACC
                                             ;(DBUFF+6)"\
    "\t\n
              MOVL
                       XT,@8+12
                                             ;(DBUFF+12) XT=e(n-3),Q31"\
    "\t\n
              QMPYL
                       ACC, XT, *XAR7++
                                             ; b3*e(n-3),Q26*Q31(64-bit result)"\
    "\t\n
              MOVDL
                                             ;(DBUFF+10) XT=e(n-2), e(n-3)=e(n-2)"\
                       XT, @8+10
    "\t\n
                       P, XT, *XAR7++
              OMPYL
                                             ; ACC=b3*e(n-3)+b2*e(n-2) P=b1*e(n-
1),Q26*Q31(64-bit result)"\
    "\t\n
              ADDL
                       ACC, P
                                             ; 64-bit result in Q57, So ACC is in
Q25"\
    "\t\n
              MOVDL
                       XT, @8+8
                                             ;(DBUFF+10) XT=e(n-1), e(n-2)=e(n-1)"\
    "\t\n
                       P, XT, *XAR7++
              QMPYL
                                             ; ACC=b2*e(n-2) P=b1*e(n-1), Q26*Q31(64-
bit result)"\
    "\t\n
                                             ; 64-bit result in Q57, So ACC is in
              ADDL
                       ACC, P
Q25"\
    '' \t \n
              MOVDL
                       XT, @8+6
                                             ;(DBUFF+6) XT=e(n), e(n-1)=e(n)"\
    "\t\n
              QMPYL
                       P, XT, *XAR7++
                                             ; ACC=b3*e(n-3)+b2*e(n-2)+b1*e(n-1),
P=b0*e(n), Q26*Q31(64-bit result)"\
    "\t\n
                                             ; 64-bit result in Q57, So ACC is in
Q25"\
    "\t\n
                       ACC, P
              ADDL
                                             ; ACC=b3*e(n-3)+b2*e(n-2)+b1*e(n-
1)+b0*e(n), Q25"\
    "\t\n
                       ACC, #1"\
              SFR
                                             ;(temp) Q24"\
    "\t\n
              MOVL
                       @6, ACC
    "\t\n
              MOVL
                                             ;(DBUFF+4) XT=u(n-3),Q24"\
                       XT, @8+4
    "\t\n
                       P, XT, *XAR7++
              QMPYL
                                             ; P=a3*u(n-3), Q26*Q24(64-bit result)"
```

Issue: v2.0 Date:07/11/2012 Page 51 of 78



```
"\t\n
              MOVDL
                      XT, @8+2
                                            ;(DBUFF+2) XT=u(n-2), u(n-3)=u(n-3)
2),Q24"\
    "\t\n
                      ACC, XT, *XAR7++
                                            ; ACC=a2*u(n-2)"\
              QMPYL
    "\t\n
                                            ; 64-bit result in Q50, So ACC is in
Q18"\
    "\t\n
              ADDL
                      ACC, P
                                            ; ACC=a1*u(n-1)+a2*u(n-2)+a3*u(n-3), ACC
in Q18"\
    "\t\n
              MOVDL
                      XT, @8+0
                                            ;(DBUFF+0) XT=u(n-1), u(n-2)=u(n-1)
1), Q24"\
                                            ; P=a2*u(n-2)"\
    "\t\n
              QMPYL
                      P, XT, *XAR7++
    "\t\n
                                            ; 64-bit result in Q50, So ACC is in
Q18"\
    "\t\n
              ADDL
                      ACC, P
                                            ; ACC=a1*u(n-1)+a2*u(n-2)+a3*u(n-3), ACC
in Q18"\
                                            ; Q23"\
    '' \t \n
              LSL
                      ACC, #5
    "\t\n
              ADDL
                      ACC, ACC
                                            ; Q24"\
    "\t\n
              ADDL
                      ACC,@6
                                            ;(temp) Q24, ACC=a1*u(n-1)+a2*u(n-1)
2)+b2*e(n-2)+b1*e(n-1)+b0*e(n)"\
    "\t\n
              MOVL
                      @8+0, ACC
                                            ; (DBUFF+0) ACC=u(n)(Q24)"\
/
    "\t\n
              MOVL
                                            ; XT = ACC iq24"
                      XT, ACC
    "\t\n
                      ACC, XT, *XAR7++
                                            ; ACC = XT * K(23) >> 32 => iq15"
              QMPYL
\
    "\t\n
              MINL
                      ACC, *XAR7++
                                            ; Saturate the result [0,1]"\
    '' \t \n
                      ACC, *XAR7++"\
              MAXL
    "\t\n
                      @4, AL ;(Out)")
              MOV
/*end of code macro*/
#endif
```

# 6.3.5.1 Description

Performs the 3 pole 3 zero (3p3z) control algorithm using the information stored within the 2p2z control structure that is passed as a structure to this function.

The structure should already have been declared and populated with coefficients using the function CNTRL 3p3zInit().

The feedback value from the system being controlled must be read and stored within the 3p3z structure before this function is called.

The result of the control algorithm is also stored within the structure in the Out.m\_Int property.

This function is inline assembly code and it is the responsibility of the user to make sure the "C" context is saved between calls.

There are <u>CNTRL inlineContextSave()</u> and <u>CNTRL inlineContextRestore()</u> which saves/restores the required context.



#### 6.3.6 CNTRL\_2p2zData

```
struct CNTRL_2p2zData
     CNTRL_ARG
CNTRL_ARG
                 Ref; /* +0 This is a range of +1 */
                 Fdbk; /* +2 This is a range of +1 */
                 Out; /* +4 This is a range of +1 */
     CNTRL_ARG
     long temp; /* +6 */
     _iq24 m_U1; /* +8 */
     _iq24 m_U2; /* +10 */
     _iq31 m_E0; /* +12 */
     _iq31 m_E1; /* +14 */
     _iq31 m_E2; /* +16 */
     _iq26 m_B2; /* +18 */
     _iq26 m_B1; /* +20 */
     _iq26 m_B0; /* +22 */
     _iq26 m_A2; /* +24 */
     _iq26 m_A1; /* +26 */
     _iq23 m_K; /* +28 */
     /* +32 */
     _iq15 m_min;
     int m_PeriodCount;
     long m_SoftRamp;
     long m_SoftRef;
     long m_SoftMax;
};
```

#### 6.3.6.1 Description

This is the 2 pole 2 zero control structure.

### 6.3.7 CNTRL\_3p3zDataFloat

```
struct <a href="mailto:CNTRL_3p3zData">CNTRL_3p3zData</a>Float
       uint16_t
                      m_Ref;
       uint16_t
                      m_Fdbk;
       float m_A1;
       float m_A2;
       float m_A3;
       float m_B0;
       float m_B1;
       float m_B2;
       float m_B3;
       float m_E[4];
       float m_U[4];
       float m_K;
       uint16_t
                      m_Out;
       float m_Min;
       float m_Max;
};
```

# 6.3.7.1 Description

#### 6.3.8 CNTRL\_2p2zDataFloat

```
struct <u>CNTRL_2p2zData</u>Float
{
    float m_Ref;    /* 0 */
    float m_Fdbk;    /* 2 */
```

Issue: v2.0 Date:07/11/2012 Page 53 of 78 © Biricha Digital Power Ltd



# 6.3.8.1 Description

#### 6.3.9 CNTRL\_RampFloat

# 6.3.9.1 Description

#### 6.3.10 CNTRL\_2p2zInline

```
#if 1
#define <a href="mailto:CNTRL_2p2zInline">CNTRL_2p2zInline</a>(x) \
                       DP, #_"#x"+0
              MOVW
                                              ; CNTRL_2p2z"\
asm(
    "\t\n
              MOVL
                       XAR7, #_"#x"+18
                                              ;(COEFF) Local coefficient pointer
(XAR7)"\
    '' \t \n
              SETC
                       SXM, OVM"\
                                              ;(Ref)Q15"\
    "\t\n
              MOV
                       ACC,@0
    '' \t \n
                                              ;(Fdbk)Q15"\
              SUB
                       ACC,@2
    '' \t \n
              LSL
                       ACC, #16
                                              ;Q31"\
1
    "\t\n
              ; Diff equation"\
    "\t\n
                       @8+4,ACC
              MOVL
                                              ;(DBUFF+4)"\
    "\t\n
              MOVL
                       XT,@8+8
                                              ;(DBUFF+8) XT=e(n-2),Q31"\
    ''\t \n
                       ACC, XT, *XAR7++
                                              ; b2*e(n-2),Q26*Q31(64-bit result)"\
              QMPYL
    "\t\n
              MOVDL
                       XT, @8+6
                                              ;(DBUFF+6) XT=e(n-1), e(n-2)=e(n-1)"\
    "\t\n
                                              ; ACC=b3*e(n-3)+b2*e(n-2) P=b1*e(n-
              QMPYL
                       P, XT, *XAR7++
1), Q26*Q31(64-bit result)"\
    "\t\n
              ADDL
                       ACC, P
                                              ; 64-bit result in Q57, So ACC is in
Q25"\
    "\t\n
                                              ;(DBUFF+10) XT=e(n-0), e(n-1)=e(n-0)"
              MOVDL
                       XT, @8+4
    "\t\n
              QMPYL
                       P, XT, *XAR7++
                                              ; ACC=b2*e(n-2) P=b1*e(n-1),Q26*Q31(64-
bit result)"\
    "\t\n
              ADDL
                       ACC, P
                                              ; ACC=b2*e(n-2)+b1*e(n-1)+b0*e(n-0),
Q25"\
    "\t\n
              SFR
                       ACC, #1"\
    "\t\n
              MOVL
                       @6, ACC
                                              ;(temp) Q24"\
```

Issue: v2.0 Date:07/11/2012 Page 54 of 78 © Biricha Digital Power Ltd



```
"\t\n
             MOVL
                      XT, @8+2
                                            ;(DBUFF+2) XT=u(n-2),Q24"\
    "\t\n
                      ACC, XT, *XAR7++
             QMPYL
                                            ; ACC=a2*u(n-2), Q26*Q24(64-bit
result)"\
    "\t\n
             MOVDL
                      XT, @8+0
                                            ;(DBUFF+0) XT=u(n-1), u(n-2)=u(n-1)
1), Q24"\
    "\t\n
             QMPYL
                      P, XT, *XAR7++
                                            ; P=a1*u(n-1)"\
    "\t\n
                                            ; 64-bit result in Q50, So ACC is in
Q18"\
    "\t\n
             ADDL
                      ACC, P
                                            ; ACC=a1*u(n-1)+a2*u(n-2), ACC in Q18"\
/
    "\t\n
                                            ; Q23"\
              LSL
                      ACC, #5
    "\t\n
                                            ; Q24"\
             ADDL
                      ACC, ACC
                                            ;(temp) Q24, ACC=a1*u(n-1)+a2*u(n-
    ''\t \n
             ADDL
                      ACC, @6
2)+b2*e(n-2)+b1*e(n-1)+b0*e(n)"\
    "\t\n
             MOVL
                      @8+0, ACC
                                            ; (DBUFF+0) ACC=u(n)(Q24)"\
1
    "\t\n
             MOVL
                      XT, ACC
                                            ; XT = ACC iq24"
                      ACC, XT, *XAR7++
    "\t\n
             OMPYL
                                            ; ACC = XT * K(23) >> 32 => iq15"
/
    "\t\n
             MINL
                      ACC, *XAR7++
                                            ; Saturate the result [0,1]"\
    "\t\n
                      ACC, *XAR7++"\
             MAXL
/
    "\t\n
             MOV
                      @4, AL ;(Out)")
/*end of code macro*/
#endif
```

# 6.3.10.1 Description

Performs the 2 pole 2 zero (2p2z) control algorithm using the information stored within the 2p2z control structure that is passed as a structure to this function.

The structure should already have been declared and populated with coefficients using the function <a href="Mailto:CNTRL\_2p2zInit">CNTRL\_2p2zInit</a>().

The feedback value from the system being controlled must be read and stored within the 2p2z structure before this function is called.

The result of the control algorithm is also stored within the structure in the Out.m Int property.

This function is inline assembly code and it is the responsibility of the user to make sure the "C" context is saved between calls.

There are <u>CNTRL inlineContextSave()</u> and <u>CNTRL inlineContextRestore()</u> which saves/restores the required context.

#### 6.3.11 CNTRL\_2p2zLimitInline

```
#if 1
#define CNTRL_2p2zLimitInline(x) \
asm(" MOVW DP, #_"#x"+0 ; CNTRL_2p2z"\
    "\t\n MOVL XAR7, #_"#x"+18 ; (COEFF) Local coefficient pointer
(XAR7)"\
```

Issue: v2.0 Date:07/11/2012 Page 55 of 78



```
/
    "\t\n
                       SXM, OVM"\
              SETC
    "\t\n
                                             ;(Ref)Q15"\
              MOV
                       ACC, @0
    "\t\n
                                             ;(Fdbk)Q15"\
              SUB
                       ACC, @2
    "\t\n
                                             ;Q21 <>"\
              LSL
                       ACC, #6
    "\t\n
              ; Diff equation"\
    "\t\n
                                             ;(DBUFF+4)"\
              MOVL
                       @8+4, ACC
    "\t\n
              MOVL
                       XT, @8+8
                                             ;(DBUFF+8) XT=e(n-2),Q21"\
    "\t\n
              QMPYL
                       ACC, XT, *XAR7++
                                             ; b2*e(n-2),Q26*Q21(64-bit result)"\
    "\t\n
              MOVDL
                       XT, @8+6
                                             ;(DBUFF+6) XT=e(n-1), e(n-2)=e(n-1)"\
    "\t\n
                       P, XT, *XAR7++
              QMPYL
                                             ; ACC=b3*e(n-3)+b2*e(n-2) P=b1*e(n-2)
1), Q26*Q21(64-bit result)"\
    ''\t \n
              ADDL
                       ACC, P
                                             ; 64-bit result in Q47, So ACC is in
Q15"\
    '' \t \n
              MOVDL
                       XT, @8+4
                                             ;(DBUFF+10) XT=e(n-0), e(n-1)=e(n-0)"
    "\t\n
              QMPYL
                       P, XT, *XAR7++
                                             ; ACC=b2*e(n-2) P=b1*e(n-1),Q26*Q21(64-
bit result)"\
    "\t\n
              ADDL
                       ACC, P
                                             ; ACC=b2*e(n-2)+b1*e(n-1)+b0*e(n-0),
Q15"\
    "\t\n
              NOP
    "\t\n
              MOVL
                       @6, ACC
                                             ;(temp) Q15"\
    "\t\n
              MOVL
                       XT, @8+2
                                             ;(DBUFF+2) XT=u(n-2),Q15"\
    "\t\n
                       ACC, XT, *XAR7++
              QMPYL
                                             ; ACC=a2*u(n-2), Q26*Q15(64-bit
result)"\
    "\t\n
              MOVDL
                      XT, @8+0
                                             ;(DBUFF+0) XT=u(n-1), u(n-2)=u(n-1)
1),Q15"\
    "\t\n
              QMPYL
                       P, XT, *XAR7++
                                             ; P=a1*u(n-1)"\
    "\t\n
                                             ; 64-bit result in Q41, So ACC is in
Q9"\
    "\t\n
                       ACC, P
              ADDL
                                             ; ACC=a1*u(n-1)+a2*u(n-2), ACC in Q9"
/
    "\t\n
                                             ; Q14"\
              LSL
                       ACC, #5
    "\t\n
                                             ; Q15"\
              ADDL
                       ACC, ACC
    "\t\n
              ADDL
                       ACC, @6
                                             ;(temp) Q15, ACC=a1*u(n-1)+a2*u(n-1)
2)+b2*e(n-2)+b1*e(n-1)+b0*e(n)"\
    '' \t \n
              MOVL
                                             ; (DBUFF+0) ACC=u(n)(Q15)"\
                       @8+0, ACC
/
    '' \t \n
              MINL
                       ACC, @30
                                             ; Saturate the result"\
    "\t\n
              MAXL
                       ACC, @32"\
    "\t\n
              MOVL
                                             ; XT = ACC iq15"\
                       XT, ACC
    "\t\n
                       ACC, XT, *XAR7++
                                             ; ACC = XT * K(30) >> 32 => iq13"
              QMPYL
    "\t\n
                                             ; Q15"\
              LSL
                       ACC, #2
    "\t\n
              MOV
                       @4, AL ;(Out)")
/*end of code macro*/
#endif
```

# 6.3.11.1 Description

Performs the 2 pole 2 zero (2p2z) control algorithm using the information stored within the 2p2z control structure that is passed as a structure to this function.



The structure should already have been declared and populated with coefficients using the function <a href="Mailto:CNTRL\_2p2zInit">CNTRL\_2p2zInit</a>().

The feedback value from the system being controlled must be read and stored within the 2p2z structure before this function is called.

The result of the control algorithm is also stored within the structure in the Out.m\_Int property.

This function is inline assembly code and it is the responsibility of the user to make sure the "C" context is saved between calls.

There are <u>CNTRL inlineContextSave()</u> and <u>CNTRL inlineContextRestore()</u> which saves/restores the required context.

Issue: v2.0 Date:07/11/2012 Page 57 of 78



# 7 dpwr\_filt\_

# 7.1.1 Description

Contains a description

# 7.1.2 Examples

Initializes.

Issue: v2.0 Date:07/11/2012 Page 58 of 78



# 7.2 Api

FILT\_2p2zFloatInit()
FILT\_3p3zFloatInit()
FILT\_2p2zFloatInline()
FILT\_3p3zFloatInline()

Issue: v2.0 Date:07/11/2012 Page 59 of 78



# 7.2.1 FILT\_2p2zFloatInit

void FILT 2p2zFloatInit( FILT 2p2zDataFloat\* Ptr,float a1,float a2,float b0,float b1,float b2)

where:

Ptr -

a1 -

a2 -

b0 -

b1 -

b2 -

7.2.1.1 Description

Issue: v2.0 Date:07/11/2012 Page 60 of 78



### 7.2.2 FILT\_3p3zFloatInit

void <u>FILT 3p3zFloatInit( FILT 3p3zDataFloat</u>\* Ptr,uint16\_t Ref,float a1,float a2,float a3,float b0,float b1,float b2,float b3)

#### where:

Ptr -

Ref -

a1 -

a2 -

a3 -

b0 -

b1 -

b2 -

b3 -

# 7.2.2.1 Description

Initializes the 3 pole 3 zero (3p3z) structure with the required coefficients.

# **7.2.2.2 Examples**

Initializes the CNTL\_3P3Z\_f structure with A1..A3, B0..B3, reference, min and max values.

Issue: v2.0 Date:07/11/2012 Page 61 of 78



### 7.2.3 FILT\_2p2zFloatInline

void FILT 2p2zFloatInline( FILT 2p2zDataFloat\* Ptr )

where:

Ptr -

#### 7.2.3.1 Description

Performs the 2 pole 2 zero (2p2z) control algorithm using the information stored within the 2p2z control structure that is passed as a structure to this function.

The structure should already have been declared and populated with coefficients using the function <a href="https://example.com/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/cntral/

The feedback value from the system being controlled must be read and stored within the 2p2z structure before this function is called.

The result of the control algorithm is also stored within the structure in the Out.m\_Int property.

This function is inline assembly code and it is the responsibility of the user to make sure the "C" context is saved between calls.

There are <u>CNTRL inlineContextSave()</u> and <u>CNTRL inlineContextRestore()</u> which saves/restores the required context.

# **7.2.3.2** Examples

Reads the feedback value from the ADC, which will be >=0.0 and < 1.0 and calls the 2p2z control algorithm. The ePWM module 1 duty for channel A is updated using the output of the control algorithm.

```
// Control
CNTL_2P2Z_1.Fdbk.m_Int = ADC_getValue(ADC_MOD_1,3); // Read feedback
CNTRL_inlineContextSave();
CNTRL_2P2Z_Inline(CNTL_2P2Z_1); // Run algorithm
CNTRL_inlineContextRestore();
PWM_setDutyA(PWM_MOD_1, CNTL_2P2Z_1.Out.m_Int); // Set new output
```

Issue: v2.0 Date:07/11/2012 Page 62 of 78



#### 7.2.4 FILT\_3p3zFloatInline

void FILT 3p3zFloatInline( FILT 3p3zDataFloat\* Ptr )

where:

Ptr -

### 7.2.4.1 Description

Performs the 3 pole 3 zero (3p3z) control algorithm using the information stored within the 3p3z control structure that is passed as a pointer to this function.

# **7.2.4.2 Examples**

Reads the feedback value from the ADC, which will be 0 and 0xFFF and calls the 3p3z control algorithm. The ePWM module 1 duty for channel A is updated using the output of the control algorithm.

```
// Control
CNTL_3P3Z_f.m_Ref = ADC_getValue(ADC_MOD_1,3); // Read feedback
FILT_3p3z(&CNTL_3P3Z_f); // Run algorithm
PWM_setDutyA(PWM_MOD_1, CNTL_3P3Z_f.Out ); // Set new output
```

Issue: v2.0 Date:07/11/2012 Page 63 of 78



# 7.3 Types

# 7.3.1 FILT\_3p3zDataFloat

```
fruct FILT_3p3zDataFloat
{
    float m_In;
    float m_A1;
    float m_A2;
    float m_B0;
    float m_B0;
    float m_B1;
    float m_B2;
    float m_B3;
    float m_E[4];
    float m_U[4];
    float m_Out;
};
```

# 7.3.1.1 Description

### 7.3.2 FILT\_2p2zDataFloat

```
struct FILT_2p2zDataFloat
{
    float m_In;
    float m_A1;
    float m_A2;
    float m_B0;
    float m_B1;
    float m_B1;
    float m_U[3];
    float m_U[3];
    float m_Out;
};
```

# 7.3.2.1 Description

Issue: v2.0 Date:07/11/2012 Page 64 of 78



# 8 dpwr\_pfc\_

# 8.1.1 Description

Contains functions to implement digital power factor correction.

This library contains PFC functions named PFCXX\_ where XX describes the type of PFC converter the function has been written for:

01 = CCM Boost

More will be added in later versions

### 8.1.2 Examples

See c2806x/PFCproject\_returnsense for a full example of a Digital CCM Boost project.

#### 8.1.3 Links

file:///C:/TI/controlSUITE/libs/csl/latest/doc/CSL\_C280x.pdf

Issue: v2.0 Date:07/11/2012 Page 65 of 78



# 8.2 Api

```
PFC01_configFloat()
PFC01_iLoopFloatInit()
PFC01_vffFloatInit()
PFC01_vLoopFloatInit()
PFC01_softStartDirectionFloat()
PFC01_vLoopFloat()
PFC01_iLoopFloat()
PFC01_getImoutFloat()
PFC01_enablePhaseFloat()
```

Issue: v2.0 Date:07/11/2012 Page 66 of 78



#### 8.2.1 PFC01\_configFloat

void <u>PFC01 configFloat( PFC DataFloat</u>\* Ptr,uint32\_t FastLoopHz,uint32\_t SlowLoopHz,uint32\_t RampMs )

#### where:

Ptr - A structure, of type <a href="PFC">PFC DataFloat</a>, must be declared and passed as a reference to this function. This is the location where the function will store the parameters. FastLoopHz - The frequency of the fast loop, current loop, in Hz. SlowLoopHz - The frequency of the slow loop, voltage loop, in Hz. RampMs -

# 8.2.1.1 Description

Configures the master PFC structure with the parameters passed as arguments

This function must be called before any of the loops are initialized. This function is responsible for setting the timing information for the fast and slow loops.

Stores the frequency of the current loop ISR, the execution frequency of the slow voltage loop and the desired soft start period.

# **8.2.1.2 Examples**

Issue: v2.0 Date:07/11/2012 Page 67 of 78



#### 8.2.2 PFC01\_iLoopFloatInit

void <u>PFC01 iLoopFloatInit( PFC DataFloat</u>\* Ptr,<u>CNTRL 2p2zData</u>Float\* loopData,float a1,float a2,float b0,float b1,float b2,float KIin,float MaxDuty )

#### where:

Ptr - A structure, of type <u>CNTRL 2p2zData</u>Float, must be declared and passed as a reference to this function along with the master PFC structure. The <u>CNTRL 2p2zData</u>Float structure will store the controller parameters.

loopData -

- a1 -
- a2 -
- b0 -
- b1 -
- b2 -

KIin - Gain term is used to scale the output of the controller.

MaxDuty - Sets the maximum duty as a floating point number between 0.0 and 1.0.

# 8.2.2.1 Description

Initializes the 2 pole 2 zero (2p2z) current loop structure with the required coefficients.

The structure, <u>CNTRL 2p2zData</u>Float, must be aligned to 64 words,

```
// Structure is aligned to 64 words
#pragma DATA_ALIGN ( iLoopPhase0 , 64 );
CNTRL_2p2zDataFloat Pfc;
```

a1, a2, b0, b1, b2 - Controller coefficients. These must be analytically calculated.

Each phase of the PFC converter must have its own structure declared and this function should be called for each phase. All current loops must be initialized before the voltage loop.

This function sets the coefficients for the 2p2z current loop controller.

The coefficients are passed as arguments to the function. These coefficients must be analytically calculated according to the converter specification as taught in the Biricha PFC workshop.

Each time this function is called a counter, the element m\_PhaseCount of the PFC structure, is incremented which counts the total number of phases in this PFC system. Therefore, this function should be called for each PFC phase within this system. This allows easy set up of multiple phases for an interleaved converter.

The floating point controller used with the current loop has anti-integral windup which prevents the controller from saturating. The lower limit is set to 0.0 and the upper limit is set such that, after scaling by KIin, the output will be equal to the maximum duty. Although not recommended, these can be manually overridden by adjusting the m\_Max and m\_Min properties of the <a href="CNTRL\_2p2zData">CNTRL\_2p2zData</a>Float structure.

Issue: v2.0 Date:07/11/2012 Page 68 of 78 © Biricha Digital Power Ltd



# **8.2.2.2 Examples**

Example 1 - Automatic interleaved set up using two controllers. Initializing the current loops of a two phase CCM Boost converter:

Example 2 - Manual interleaved set up using only one controller. The output of which sets the duty for both phases of this two phase CCM Boost converter.

Issue: v2.0 Date:07/11/2012 Page 69 of 78 © Biricha Digital Power Ltd



#### 8.2.3 PFC01\_vffFloatInit

void <a href="PFC01">PFC01</a> vffFloatInit( PFC DataFloat\* Ptr,float a1,float a2,float b0,float b1,float b2)

#### where:

Ptr - The controller coefficients are stored within the master PFC structure first initialized using <a href="PFC01">PFC01</a> configFloat(). This master structure must be passed to this function as a reference.

- a1 -
- a2 -
- b0 -
- b1 -
- b2 -

# 8.2.3.1 Description

Initializes the 2 pole 2 zero (2p2z) filter structure with the required coefficients.

a1, a2, b0, b1, b2 - The filter coefficients which must be analytically calculated.

The correct calculation method for these coefficients is discussed in the Biricha PFC workshop.

# **8.2.3.2 Examples**

The VFF filter is initialized:

Issue: v2.0 Date:07/11/2012 Page 70 of 78



#### 8.2.4 PFC01\_vLoopFloatInit

void <u>PFC01 vLoopFloatInit( PFC DataFloat</u>\* Ptr,uint16\_t Ref,uint16\_t UnderRef,uint16\_t OverRef,float a1,float a2,float b0,float b1,float b2,float K,float Min,float Max )

#### where:

Ptr - The controller coefficients are stored within the master PFC structure first initialized using <a href="PFC01">PFC01</a> configFloat(). This master structure must be passed to this function as a reference.

Ref - Output voltage reference. The output voltage after conversion by the ADC is subtracted from this reference to find the error value. Therefore this reference must be scaled accordingly to be within the same range as the ADC outputs.

UnderRef - Output voltage under voltage reference. This sets the level at which the under voltage protection occurs. This reference must be scaled to be within the same range as the ADC outputs. OverRef - Output voltage over voltage reference. This sets the level at which the over voltage protection occurs. This reference must be scaled to be within the same range as the ADC outputs.

- a1 -
- a2 -
- b0 -
- b1 -
- b2 -
- K This gain is used to scale the output of the voltage loop.

Min - This sets the minimum output of the controller. This anti-windup limit prevents the controller from saturating.

Max - This sets the maximum output of the controller. This anti-windup limit prevents the controller from saturating.

# 8.2.4.1 Description

Initializes the 2 pole 2 zero (2p2z) voltage loop controller structure with the required coefficients and scaling factor, KVaout.

a1, a2, b0, b1, b2 - The controller coefficients which must be analytically calculated.

This voltage loop initialization function requires the ADC reference values for nominal output voltage (Vout), under voltage (UVP) and over voltage (OVP) conditions. These should be passed as a number within the range of the ADC output. Thus, the function VoutToAdcValue() can be used to convert from Volts to an ADC value.

If Vout > OVP then the controller stops PWM but does not reset soft start (SS). This means that as soon as Vout falls below OVP, the PWM are restarted without soft starting.

If Vout < UVP then the controller turns off the PWM and resets SS. This means that as soon as Vout goes above the UVP level, the PWM is restarted by means of a soft start. This functionality is almost identical to the analog UCC3817 part.

The floating point controller used with the voltage loop has anti-integral windup which prevents the controller from saturating. The lower limit is set by m\_Min and the upper limit is by m\_Max. These limits are applied after the controller output has been scaled by K.

Issue: v2.0 Date:07/11/2012 Page 71 of 78



# **8.2.4.2** Examples

Initialize the voltage loop:

Issue: v2.0 Date:07/11/2012 Page 72 of 78



#### 8.2.5 PFC01\_softStartDirectionFloat

void PFC01 softStartDirectionFloat( PFC DataFloat\* Ptr,uint16\_t PowerUp )

where:

Ptr - The master PFC structure.

PowerUp - An integer which determines the soft-start state.

# 8.2.5.1 Description

Sets the direction of the soft-start or soft-stop.

If the PowerUp argument is non-zero the converter will soft-start. If PowerUp is zero the converter will soft-start.

The duration of the soft-start/stop is set with <a href="PFC01">PFC01</a> configFloat().

This function should be called within the voltage/slow loop.

#### **8.2.5.2 Examples**

Reads the value of a switch to determine soft-start or soft-stop.

```
PFC01_softStartDirectionFloat( &Pfc, GPI0_get( GPI_SWITCH ) );
```

#### 8.2.5.3 Notes

Issue: v2.0 Date:07/11/2012 Page 73 of 78



#### 8.2.6 PFC01\_vLoopFloat

void PFC01 vLoopFloat( PFC DataFloat\* Pfc )

where:

Pfc - The master PFC structure.

# 8.2.6.1 Description

Executes the voltage loop. Therefore this function should only be called within the voltage/slow loop.

This function executes the voltage feed-forward filter, executes the 2p2z controller of the voltage loop (which is scaled by KVaout and the number of phases enabled), calculates VAOUT/VRMS^2, updates the soft start and finally calculates the current reference scaling factor, ImoutScale, for use within the current loop.

The output of this functions is later used in the ISR by the current controller to calculate the demand value of current and hence the new duty.

Note that the scaling factor takes in to account the number of phases, if there are any, for interleaved converters. This allows easy set up for interleaved operation.

The number of interleaved phases is automatically detected from the number of user defined current controllers and thus, the user does not need to calculate any additional scaling factors.

Phases are enabled and disabled using <u>PFC01 enablePhaseFloat()</u>. Calling <u>PFC01 enablePhaseFloat()</u> to enable/disable phases will automatically update the scaling factor accordingly to share the current between the phases.

# **8.2.6.2** Examples

Executes the voltage loop filter and controller:

PFC01 vLoopFloat(&Pfc);

#### 8.2.6.3 Notes

Issue: v2.0 Date:07/11/2012 Page 74 of 78



#### 8.2.7 PFC01\_iLoopFloat

void PFC01 iLoopFloat( void Pfc,void PhaseIndex )

where:

Pfc - The master PFC structure.

PhaseIndex - The index of the phase whose controller is to be executed.

### 8.2.7.1 Description

Executes the current loop.

This function calculates and sets the current reference value of the 2p2z controller and then executes the controller.

This function calls <u>PFC01</u> <u>getImoutFloat()</u> to calculate the current reference for this phase. The value of VAOUT/VRMS^2 which was calculated in the slow idle loop is multiplied by the sampled rectified mains voltage; this is the demand value of the current.

The current controller is then executed with the demand value of the current and the sampled (i.e actual) value current as inputs; the output is the new value of duty.

The PhaseIndex argument is the phase number of the current loop being executed. Note that 0 means the first phase, 1 would mean the 2nd phase of an interleaved converter, 2 would mean the 3rd phase and so on.

This function is normally called within the ADC interrupt service routine.

# **8.2.7.2** Examples

Executes the current loop for the first phase:

```
PFC01_iLoopFloat( &Pfc, 0 );
```

#### 8.2.7.3 Notes

Issue: v2.0 Date:07/11/2012 Page 75 of 78



#### 8.2.8 PFC01\_getImoutFloat

float <a href="PFC01">PFC01</a> <a href="getImoutFloat">getImoutFloat</a>( void Pfc )

where:

Pfc - The master PFC structure.

### 8.2.8.1 Description

Calculates the current reference for use with the current loop controller.

The value of VAOUT/VRMS^2 which was calculated in the slow idle loop is multiplied by the sampled rectified mains voltage; this is the demand value of the current.

This function would not normally need to be called separately as it is already used within the current loop controller.

# **8.2.8.2 Examples**

Calculates the current reference:

float ref = PFC01\_getImoutFloat(Pfc);

#### 8.2.8.3 Notes

Issue: v2.0 Date:07/11/2012 Page 76 of 78



#### 8.2.9 PFC01\_enablePhaseFloat

void PFC01 enablePhaseFloat( PFC DataFloat\* Pfc,uint16\_t Index,bool Enabled )

where:

Pfc - The master PFC structure.

Index - The phase to be enabled/disabled.

Enabled - A Boolean value, true to enable or false to disable.

### 8.2.9.1 Description

Enables and disables current loop phases.

This function sets the enable mask for the specified phase, x. The mask "m\_DutyMask[x]" should be bitwise AND'd with the PWM duty to enable or

disable the PWM output according to this function and the OVP/UVP overrides.

See the example below.

If the phase is enabled and there are no OVP/UVP overrides then: .m\_DutyMask[x] = 0xfff

If the phase is enabled and there is an OVP/UVP condition then:

```
.m_DutyMask[x] = 0x0;
```

If the phase is disabled then:

```
.m_DutyMask[x] = 0x0
```

A scaling factor is calculated in this function which is used in the voltage loop to share the demand current equally between the number of phases enabled.

The number of enabled phases must be counted and thus this function should be executed in slow loop idle time.

#### **8.2.9.2 Examples**

Enables phase 1:

#### 8.2.9.3 Notes

Issue: v2.0 Date:07/11/2012 Page 77 of 78



# 8.3 Types

#### 8.3.1 MAX PHASES

```
#define MAX_PHASES 8
```

### 8.3.1.1 Description

### 8.3.2 PFC\_DataFloat

```
struct <a href="PFC_DataFloat">PFC_DataFloat</a>
{
                  m_PhaseCount; /* The number of phases initialised */
      uint16_t
                  m_PhaseMaskEnabled;  /* a bit mask of phases enabled */
      uint16_t
      float m_PhaseScale;
                             /* This changes depending on the number of phases
enabled */
      uint16_t
                  m_FastPeriodTicks;
      uint32_t
                  m_SlowLoopHz;
                              Vloop2p2z;
      CNTRL_2p2zDataFloat
      CNTRL_RampFloat VloopVref;
      FILT_2p2zDataFloat
                              VffFilter;
      float m_ImoutScale;
      bool m_SoftStartReset; /* When true the softstart is reset to zero */
      uint32_t
                  m_RampMs;
      uint16_t
                  m_VloopUnderRef;
               m_VloopOverRef;
      uint16_t
                             /* this is set when Vloop is overvoltage or
      bool m_VloopIsFault;
undervoltage */
      uint16_t
                  m_DutyMask[MAX_PHASES];
      CNTRL_2p2zDataFloat*
                               iLoop2p2z[MAX_PHASES];
};
```

# 8.3.2.1 Description

Issue: v2.0 Date:07/11/2012 Page 78 of 78