# CS 382 Fall 2023 Computer Architecture and Organization Homework 4

# Anna Hauk

I pledge my honor that I have abided by the Stevens Honor System.

#### Requirement (READ FIRST!)

You have to **type** the solutions. **Handwritten homework will not be graded and will receive zero credit.** You can annotate on this document directly (you might need to know how to insert a picture into a PDF file); or you can submit a separate PDF, but with solutions clearly marked with question numbers.

# 1 (15 points)

Consider three different processors P1, P2, and P3 executing the same instruction set. P1 has a 3.2 GHz clock rate and a CPI of 1.5. P2 has a 2.0 GHz clock rate and a CPI of 1.0. P3 has a 4.0 GHz clock rate and has a CPI of 2.3.

$$CR = clock \ cycles/sec = \frac{1}{clock \ period}$$
  $C = Clock \ period = time \ spent \ on \ each \ cycle = \frac{1}{CR}$   $CPU \ time = \frac{I \times CPI}{CR} = I \times CPI \times C$   $CPI = Clock \ cycles \ per \ instruction$   $CPU \ performace = \frac{1}{CPU \ time}$ 

$$\frac{Instruct}{sec} = \frac{1}{CPI}$$

#### **Units**

$$CR = \frac{cycle}{sec}$$
  $C = \frac{sec}{cycle}$   $CPI = \frac{cycle}{instruction}$   $CPU time = \frac{I \times cycle \times sec}{I \times cycle}$ 

#### 1.1 (6 points)

Calculate the performance of each processor expressed in instructions per second.  $giga = 10^9$ 

$$P_1IPS = CR \times \frac{1}{CPI} = \frac{1}{CPU \ time} = \frac{cycle \times instruct}{sec \times cycle} \ P_1perf = 3.2 \times \frac{1}{1.5} \times 10^9 = 2.13 \times 10^9 \frac{instructions}{sec}$$

$$P_2IPS = 2 \times 1 \times 10^9 = 2 \times 10^9 \frac{instructions}{sec}$$

$$P_3IPS = 4 \times \frac{1}{2.3} = 1.739 \times 10^9 \frac{instructions}{sec}$$

#### 1.2 (6 points)

If each of these processors executes a program in 10 seconds, calculate the number of cycles and the number of instructions.

# of instructions (from 1) multiply by cpi

$$I_{p1} = 2.13 \times 10^{9} \times 10 = 2.13 \times 10^{10}$$
 instructions

$$Cycles_{P1} = CPI \times instructions = 1.5 \times 2.13 \times 10^{10} = 3.195 \times 10^{10} cycles$$

$$I_{p2} = 2 \times 10^9 \times 10 = 2 \times 10^{10}$$
 instructions

$$Cycles_{P2} = CPI \times instructions = 1 \times 2 \times 10^{10} = 2 \times 10^{10} cycles$$

$$I_{P3} = 1.739 \times 10^{9} \times 10^{} = 1.739 \times 10^{10}$$
 instructions

$$Cycles_{P3} = CPI \times instructions = 2.3 \times 1.739 \times 10^{10} = 4 \times 10^{10} cycles$$

# 1.3 (3 points)

We are trying to reduce the execution time of P2 by 30%, but this leads to an increase of 20% in the CPI. What should the clock rate be to obtain this reduction in execution time?

$$CR_{new} = I_{P2} \times CPI_{p2} \times 1.2 \times (\frac{1}{0.7CPU_{p2}}) = \frac{(2 \times 10^{10} \times 1 \times 1.2)}{(0.7 \times 10)} = 3.43 \, GHz$$

# 2 (10 points)

Consider two different implementations of the same instruction set architecture. The instructions can be divided into four classes according to their CPI (classes A, B, C, and D). P1 with a clock rate of 2.5 GHz and CPIs of 1, 2, 3, and 3 for the corresponding classes, and P2 with a clock rate of 3 GHz and CPIs of 2, 2, 2, and 2. Given a program with a dynamic instruction count of 1.0e6 instructions divided into classes as follows: 30% class A, 20% class B, 30% class C, and 20% class D:

#### 2.1 (4 points)

What is the total CPI for each implementation?

$$CPI_{P1}(\frac{clocks}{instruct}) = \frac{\Sigma(CPI*instructions)}{1 \times 10^6 instructions} = \frac{(1 \times 0.3 \times 10^6) + (2 \times 0.2 \times 10^6) + (3 \times 0.3 \times 10^6) + (3 \times 0.2 \times 10^6)}{1 \times 10^6} = 2.2CPI$$

$$CPI_{P1}(\frac{clocks}{instruct}) = \frac{\Sigma(CPI*instructions)}{(2 \times 0.3 \times 10^6) + (2 \times 0.2 \times 10^6) + (2 \times 0.3 \times 10^6) + (2 \times 0$$

$$CPI_{P2}(\frac{clocks}{instruct}) = \frac{\sum (CPI*instructions)}{1 \times 10^6 instructions} = \frac{(2 \times 0.3 \times 10^6) + (2 \times 0.2 \times 10^6) + (2 \times 0.3 \times 10^6) + (2 \times 0.2 \times 10^6)}{1 \times 10^6} = 2CPI$$

#### 2.2 (4 points)

Calculate the clock cycles required in both cases.

CPU time<sub>P1</sub> = 
$$I \times CPI \times \frac{1}{Clock \ Rate} = 10^6 \times 2.2 = 2.2 \times 10^6 clock \ cycles$$

CPU time<sub>P2</sub> = 
$$I \times CPI \times \frac{1}{Clock \, Rate} = 10^6 \times 2 = 2 \times 10^6 clock \, cycles$$

#### 2.3 (2 points)

Which is faster: P1 or P2?

CPU time<sub>P1</sub> = 
$$I \times CPI \times \frac{1}{Clock \, Rate} = 10^6 \times 2.2 \times (\frac{1}{2.5 \times 10^9}) = 0.00088 \, sec = 880 \, microsec$$

CPU time<sub>P2</sub> = 
$$I \times CPI \times \frac{1}{Clock \, Rate} = 10^6 \times 2 \times (\frac{1}{3 \times 10^9}) = 0.000667 \, sec = 667 \, microsec$$

Processor 2 takes less time to execute the 1 million instruction program therefore it is faster.

# 3 (15 points)

In this exercise we look at memory locality properties of matrix computation. The following code is written in C, where *elements within the same row of a matrix are stored contiguously.* You can assume that undefined symbols are primitive types, *i.e.*, int, double *etc*.

```
for( int j = 1; j < n-1; j++) {
    for(int i = 1; i < m-1; i++) {
        Anew[j][i] = 0.25 * (A[j][i+1] + A[j][i-1] + A[j-1][i] + A[j+1][i]);
        err = max(err, fabs(Anew[j][i] - A[j][i]);
    }
}

A[j][i+1] + A[j][i-1] + A[j-1][i] + A[j+1][i] makes a cross
[- X -]
[X - X]
[- X -]</pre>
```

#### 3.1 (5 points)

Which variables exhibit temporal locality?

Variables i, j and err and Anew[j][i] exhibit temporal locality. Anew[j][i] because it is referenced twice in succession during one loop iteration.

#### 3.2 (5 points)

Which variables exhibit spatial locality? Locality is affected by both the reference order and data layout.

Variables Anew, A exhibit spatial locality.

**3.3 (5 points)** Would the program be slower or faster if the outer loop iterated over i and the inner loop iterated over j? Why?

The program would be slower if the outer loop iterated over I and the inner loop iterated over j because by having the inner loop iterate over j, both the Anew array and the A array would be accessing different rows firstly and a fixed column. In the C language, columns in the same row of a 2 dimensional array are stored contiguously whereas entries at the same column make a jump of M locations in address space. So, by iterating over the rows first, you would be making many jumps around in memory locations to read the source array locations in the arithmetic expression as well as jumping around in the  $A_{new}$  array locations to store the result.

2 d array is a long list with columns stored next to each other in the C programming language

# 4 (30 points)

Below is a list of 8-bit memory address references, given as **word** addresses. Answer the following questions based on **Section 4.2.3.1** of the textbook.

```
0 \times 43, 0 \times c4, 0 \times 2b, 0 \times 42, 0 \times c5, 0 \times 28, 0 \times be, 0 \times 05, 0 \times 92, 0 \times 2a, 0 \times ba, 0 \times bd

C = cache \ capaticity \ (bytes), \ S = sets, \ B = Bytes, \ E = lines \qquad s,t,b = bits \ for \ set, tag, of f set
C = S \times B \times E \qquad E = 1 = direct - mapped \ cache \qquad m = address
s = log_2 S \qquad b = log_2 B \qquad t = m - s - b
```

 $x - bit addresses -> can store 2^x bytes of data$ 

#### 4.1 (15 points)

For each of these references, identify the binary word address, the tag, and the index given a direct-mapped cache with 16 one-word blocks. Also list whether each reference is a hit or a miss, assuming the cache is initially empty.

$$word = 32 \ bits \ S = 16, B = 1, E = 1 \ S = log_2 16 = 4, b = log_2 1 = 0, t = 8 - 4 - 0 = 4$$

Word address → every 4 bytes has unique address. Each set holds 32 bits.

Which leaves 4 bits for t.

| Address (hex) | Address (binary)          | Tag    | Index  | Cache |
|---------------|---------------------------|--------|--------|-------|
| 0x43          | 0b <mark>0100</mark> 0011 | 0b0100 | 0b0011 | miss  |
| 0xc4          | 0b <mark>1100</mark> 0100 | 0b1100 | 0b0100 | miss  |
| 0x2b          | 0b <mark>0010</mark> 1011 | 0b0010 | 0b1011 | miss  |
| 0x42          | 0b <mark>0100</mark> 0010 | 0b0100 | 0b0010 | miss  |
| 0xc5          | 0b <mark>1100</mark> 0101 | 0b1100 | 0b0101 | miss  |
| 0x28          | 0b <mark>0010</mark> 1000 | 0b0010 | 0b1000 | miss  |
| 0xbe          | 0b <mark>1011</mark> 1110 | 0b1011 | 0b1110 | miss  |
| 0x05          | 0b <mark>0000</mark> 0101 | 0b0000 | 0b0101 | miss  |
| 0x92          | 0b <mark>1001</mark> 0010 | 0b1001 | 0b0010 | miss  |
| 0x2a          | 0b <mark>0010</mark> 1010 | 0b0010 | 0b1010 | miss  |
| 0xba          | 0b <mark>1011</mark> 1010 | 0b1011 | 0b1010 | miss  |
| 0xbd          | 0b <mark>1011</mark> 1101 | 0b1011 | 0b1101 | miss  |

### 4.2 (15 points)

For each of these references, identify the binary word address, the tag, the index, and the offset given a direct mapped cache with two-word blocks and a total size of eight blocks. Also list if each reference is a hit or a miss, assuming the cache is initially empty.

$$m = 8 \text{ bits, } S = 8, s = log_2 8 = 3, B = 2, b = log_2 2 = 1, t = 8 - 3 - 1 = 4$$

Hit when TAGS ARE EQUAL, INDICIES ARE EQUAL, OFFSETS 0 VS 1

| Address (hex) | Address (binary) | Tag                 | Index              | Offset           | Cache |
|---------------|------------------|---------------------|--------------------|------------------|-------|
| 0x43          | 0b01000011       | 0b0100              | 0b001              | <mark>0b1</mark> | miss  |
| 0xc4          | 0b11000100       | <mark>0b1100</mark> | <mark>0b010</mark> | <mark>0b0</mark> | miss  |
| 0x2b          | 0b00101011       | <mark>0b0010</mark> | 0b101              | <mark>0b1</mark> | miss  |
| 0x42          | 0b01000010       | 0b0100              | 0b001              | <mark>0b0</mark> | hit   |
| 0xc5          | 0b11000101       | <mark>0b1100</mark> | <mark>0b010</mark> | <mark>0b1</mark> | hit   |
| 0x28          | 0b00101000       | 0b0010              | 0b100              | 0b0              | miss  |
| 0xbe          | 0b10111110       | 0b1011              | 0b111              | 0b0              | miss  |
| 0x05          | 0b00000101       | 0b0000              | 0b010              | 0b1              | miss  |
| 0x92          | 0b10010010       | 0b1001              | 0b001              | 0b0              | miss  |
| 0x2a          | 0b00101010       | 0b0010              | 0b101              | <mark>0b0</mark> | hit   |
| 0xba          | 0b10111010       | 0b1011              | 0b101              | 0b0              | miss  |
| 0xbd          | 0b10111101       | 0b1011              | 0b110              | 0b1              | miss  |

| word[0]   | Set index[1] | set |
|-----------|--------------|-----|
| 0x42/0x92 | 0x43         | 1   |
| 0xc4      | 0xc5/0x05    | 2   |
|           |              | 3   |
| 0x28      |              | 4   |
| 0x2a/0xba | 0x2b         | 5   |
|           | 0xbd         | 6   |
| 0xbe      |              | 7   |
|           |              | 8   |

# 5 (20 points)

Consider a **byte addressing** architecture with 64-bit memory addresses. (different here because word addresses before so offset not used but now we're byte addressing, need offset)

#### 5.1 (5 points)

Which bits of the address would be used in the tag, index and offset in a direct-mapped cache with 512 1-word blocks?

$$direct \ mapped = E = 1$$
  $word = 4 \ bytes, \ m = 64$   $B = 4, \ b = log_2 4 = 2$   
 $S = 512, \ s = log_2 512 = 9$   $t = 64 - 2 - 9 = 53 \ bits$ 

| T-Bits (Tag) | S-Bits (Index) | B-Bits (Offset) |  |  |  |  |
|--------------|----------------|-----------------|--|--|--|--|
| Bits 63-11   | Bits 10-2      | Bits 1-0        |  |  |  |  |

$$C = 512 \times 1 \times 4 = 2028 = 2^{11}$$

#### 5.2 (5 points)

Which bits of the address would be used in the tag, index and offset in a direct-mapped cache with 64 8-word blocks?

$$8 \times 4 = B = 32 \text{ bytes, } b = log_2 32 = 5$$
  $S = 64, s = log_2 64 = 6$   $t = 64 - 5 - 6 = 53 \text{ bits}$ 

| T-Bits (Tag) | S-Bits (Index) | B-Bits (Offset) |
|--------------|----------------|-----------------|
| Bits 63-11   | Bits 10-5      | Bits 4-0        |

$$C = 64 \times 32 \times 1 = 2048 = 2^{10}$$

#### 5.3 (5 points)

What is the ratio of bits used for storing data to total bits stored in the cache in each of the above cases?

bits for storing total bits stored

In 5.1:

$$valid\ bit\ =\ 1,\ t\ =\ 53\ bits,\ 1\ word\ blocks\ =\ 4bytes\ =\ 32bits$$

$$S = 512$$
 #sets(valid bit + tag bit + data stored in blocks): #sets(data stored in blocks)

$$\frac{512(1+53+32)}{512(32)} = \frac{44032}{16384} = 2.6875$$

In 5.2:

valid bit = 1, 
$$t = 53$$
 bits, 8 word blocks =  $8 \times 4 \times 8 = 256$ ,  $S = 64$ 

$$\frac{64(1+53+256)}{64(256)} = 1.209$$

#### 5.4 (5 points)

Which bits of the address would be used in the tag, index and offset in a two-way set associative cache with 1-word blocks and a total capacity of 512 words.

$$E = 2$$
,  $B = 4$ ,  $b = log_2 4 = 2$ ,  $C = 512 * 4 = 2048$  bytes  
 $C = E \times B \times S = 2 \times 4 \times S$   $S = 64$ ,  $S = log_2 64 = 8$ 

So, the least two significant bits would be used for the offset. The next significant 8 bits would be used for the index. That leaves the 54 most significant bits of the address for the tag bits.

# 6 (10 points)

Given a byte-addressed memory wit-bit addresses, and an attached four-way set associative cache with a total of 16 one-word blocks, make a table showing the final state of the cache after accessing the following memory addresses. The table should include the tags and data that will be stored in cache at the end of all insertions. Data should be shown using the corresponding addresses in main memory. Use the least-recently-used rule to evict from cache as needed.

The sequence of addresses accessed is:

$$m = 12$$
,  $word = 4$  bytes,  $E = 4$ ,  $C = 16 \times 4 = 64$ ,  $B = 4$ ,  $b = log_2 4 = 2$ ,  $S = \frac{C}{B \times E} = 4$ ,  $s = log_2 4 = 2$   
 $t = 12 - 2 - 2 = 8$  bits

| Address (hex)    | Address (binary) | Tag  | Index | Offset |
|------------------|------------------|------|-------|--------|
| <del>0x143</del> | 0b000101000011   | 0x14 | 0b00  | 0b11   |
| <del>0xc4a</del> | 0b110001001010   | 0xc4 | 0b10  | 0b10   |
| <del>0x22b</del> | 0b001000101011   | 0x22 | 0b10  | 0b11   |
| <del>0x42f</del> | 0b010000101111   | 0x42 | 0b11  | 0b11   |
| <del>0x492</del> | 0b010010010010   | 0x49 | 0b00  | 0b10   |
| <del>0x2a2</del> | 0b001010100010   | 0x2a | 0b00  | 0b10   |
| <del>0x3ba</del> | 0b001110111010   | 0x3b | 0b10  | 0b10   |
| 0xb2d            | 0b101100101101   | 0xb2 | 0b11  | 0b01   |

|   |           | Bytes                             |              |        |   |            | В         | ytes        |                                         |      |   | Bytes    |          |            |             | Bytes |   |   |          |         |   |  |
|---|-----------|-----------------------------------|--------------|--------|---|------------|-----------|-------------|-----------------------------------------|------|---|----------|----------|------------|-------------|-------|---|---|----------|---------|---|--|
| V | 0         | 1 2                               | 3            | Tag    | V | 0          | 1         | 2           | 3                                       | Tag  | ٧ | 0        | 1        | 2          | 3           | Tag   | ٧ | 0 | 1        | 2       | 3 |  |
| 1 | M[0x140]  | M[0x141] M[0x14                   | 12] M[0x143  |        |   |            |           |             |                                         |      |   |          |          |            |             |       |   |   |          |         |   |  |
| 1 |           |                                   |              |        |   |            |           |             |                                         |      |   |          |          |            |             |       |   |   |          |         |   |  |
| 1 |           |                                   |              |        |   |            |           |             |                                         |      |   |          |          |            |             |       |   |   |          |         |   |  |
|   |           | Bytes                             |              |        |   |            | В         | ytes        |                                         |      |   |          | By       | rtes       |             |       |   |   | Byt      | es      |   |  |
| ٧ | 0         | 1 2                               | 3            | Tag    | ٧ | 0          | 1         | 2           | 3                                       | Tag  | ٧ | 0        | 1        | 2          | 3           | Tag   | v | 0 | 1        | 2       | 3 |  |
| 1 | M[0x140]  | M[0x141] M[0x14                   | 12] M[0x143  | ]      |   |            |           |             |                                         |      |   |          |          |            |             |       |   |   |          |         |   |  |
| 1 | M[0xc48]  | M[0xc49] M[0xc4                   | a] M[0xc4b   | ]      |   |            |           |             |                                         |      |   |          |          |            |             |       |   |   |          |         |   |  |
|   |           |                                   |              |        |   |            |           |             |                                         |      |   |          |          |            |             |       |   |   |          |         |   |  |
|   |           | Bytes                             |              |        |   |            | В         | ytes        |                                         |      |   |          | By       | rtes       |             |       |   |   | Byt      | es      |   |  |
| V | 0         | 1 2                               | 3            | Tag    | V | 0          | 1         | 2           | 3                                       | Tag  | ٧ | 0        | 1        | 2          | 3           | Tag   | ٧ | 0 | 1        | 2       | 3 |  |
| 1 | M[0x140]  | M[0x141] M[0x14                   | 12] M[0x143  | ]      |   |            |           |             |                                         |      |   |          |          |            |             |       |   |   |          |         |   |  |
| 1 | M[0xc48]  | M[0xc49] M[0xc4                   | a] M[0xc4b   | ] 0x22 | 1 | M[0x228]   | M[0x229   | ] M[0x22a]  | M[0x22b]                                |      |   |          |          |            |             |       |   |   |          |         |   |  |
|   |           |                                   |              |        |   |            |           |             |                                         |      |   |          |          |            |             |       |   |   |          |         |   |  |
|   |           | Bytes                             |              |        |   |            | R         | ytes        |                                         |      |   |          | By       | rtes       |             |       |   |   | Byt      | 200     |   |  |
| ٧ | 0         | 1 2                               | 3            | Tag    | V | 0          | 1         | 2           | 3                                       | Tag  | v | 0        | 1        | 2          | 3           | Tag   | V | 0 | 1        | 2       | 3 |  |
| 1 |           | M[0x141] M[0x1                    |              |        |   |            |           |             |                                         |      | · | _        |          |            |             |       |   |   |          |         |   |  |
| 1 | M[0xc48]  | M[0xc49] M[0xc4                   | al Mi0xc4h   | ] 0x22 | 1 | M[0x228]   | M[0x229   | 1 M[0x22a]  | M[0x22b]                                |      |   |          |          |            |             |       |   |   |          |         |   |  |
| 1 |           | M[0x42d] M[0x4                    |              | -      |   |            |           | ,           | , , , , , , , , , , , , , , , , , , , , |      |   |          |          |            |             |       |   |   |          |         |   |  |
|   |           | Bytes                             |              |        |   |            |           | ytes        |                                         |      |   |          | D.       | rtes       |             |       |   |   | Byt      |         |   |  |
| ٧ | 0         | 1 2                               | 3            | Tag    | v | 0          | 1         | 2           | 3                                       | Tag  | ٧ | 0        | 1        | 2          | 3           | Tag   | v | 0 | 1        | 2       | 3 |  |
| 1 |           | M[0x141] M[0x14                   |              |        | 1 |            |           |             | M[0x493]                                |      |   |          |          |            |             |       |   |   |          |         |   |  |
| 1 | MIOveA91  | M[0xc49] M[0xc4                   | al Minyedh   | ] 0x22 | 1 | MIOASS     | MIOVSSO   | 1 M(0v22a)  | M[0x22b]                                |      |   |          |          |            |             |       |   |   |          |         |   |  |
| 1 |           | M[0x42d] M[0x4                    |              |        | 1 | IVI[UX228] | IVI[UXZZ3 | j Wiloxzzaj | I MI[OXZZD]                             |      |   |          |          |            |             |       |   |   |          |         |   |  |
|   |           |                                   |              |        |   |            |           |             |                                         |      |   |          |          |            |             |       |   |   |          |         |   |  |
| ٧ | 0         | Bytes 2                           | 3            | Tag    | v | 0          | 1 B       | ytes<br>2   | 3                                       | Tag  | v | 0        | By       | rtes<br>2  | 3           | Tag   | V | 0 | Byt<br>1 | es<br>2 | 3 |  |
| 1 |           | M[0x141] M[0x14                   |              |        | 1 |            |           |             | M[0x493]                                | 0x2a | 1 |          |          |            | M[0x2a3]    | iag   |   | - | •        |         |   |  |
|   |           |                                   |              |        |   |            |           |             |                                         |      |   |          |          |            |             |       |   |   |          |         |   |  |
| 1 |           | M[0xc49] M[0xc4<br>M[0x42d] M[0x4 |              |        | 1 | M[0x228]   | M[0x229   | ] M[0x22a]  | M[0x22b]                                |      |   |          |          |            |             |       |   |   |          |         |   |  |
|   | Milox42cj | Milox42aj Milox4                  | icj Wilox421 | ,      |   |            |           |             |                                         |      |   |          |          |            |             |       |   |   |          |         |   |  |
|   |           | Bytes                             |              |        |   |            | В         | ytes        |                                         |      |   |          | Ву       | rtes       |             |       |   |   | Byt      | es      |   |  |
| ٧ | 0         | 1 2                               | 3            | Tag    | V | 0          | 1         | 2           | 3                                       | Tag  | V | 0        | 1        | 2          | 3           | Tag   | V | 0 | 1        | 2       | 3 |  |
| 1 | M[0x140]  | M[0x141] M[0x14                   | 12] M[0x143  | 0x49   | 1 | M[0x490]   | M[0x491   | ] M[0x492]  | M[0x493]                                | 0x2a | 1 | M[0x2a0] | M[0x2a1] | M[0x2a2]   | M[0x2a3]    |       |   |   |          |         |   |  |
| 1 | M[0xc48]  | M[0xc49] M[0xc4                   | a] M[0xc4b   | ] 0x22 | 1 | M[0x228]   | M[0x229   | ] M[0x22a]  | M[0x22b]                                | 0x3b | 1 | M[0x3b8] | M[0x3b9] | M[0x3ba]   | M[0x3bb]    |       |   |   |          |         |   |  |
| 1 | M[0x42c]  | M[0x42d] M[0x4                    | 2e] M[0x42f  | ]      |   |            |           |             |                                         |      |   | -        |          |            |             |       |   |   |          |         |   |  |
|   |           | Bytes                             |              |        |   |            | В         | ytes        |                                         |      |   |          | Bv       | rtes       |             |       |   |   | Byt      | es      |   |  |
| ٧ | 0         | 1 2                               | 3            | Tag    | ٧ | 0          | 1         | 2           | 3                                       | Tag  | ٧ | 0        | 1        | 2          | 3           | Tag   | v | 0 | 1        | 2       | 3 |  |
| 1 | M[0x140]  | M[0x141] M[0x14                   | 12] M[0x143  | 0x49   | 1 | M[0x490]   | M[0x491   | M[0x492]    | M[0x493]                                | 0x2a | 1 | M[0x2a0] | M[0x2a1] | M[0x2a2]   | M[0x2a3]    |       |   |   |          |         |   |  |
| 1 | M[0xc48]  | M[0xc49] M[0xc4                   | al Mioxc4b   | ] 0x22 | 1 | M[0x228]   | M[0x229   | 1 M[0v22a]  | M[0v22h]                                | 0x3b | 1 | MINVShol | M[0x3b9] | MIOu2hal   | MIOUSHAI    |       |   |   |          |         |   |  |
|   |           |                                   |              |        |   |            |           |             |                                         |      |   |          |          | IVILUXSDAI | IVILUXSDDII |       |   |   |          |         |   |  |