

# **Comparison Sheet**

Between W5100S and W5100 Version 1.1.0





## Contents

| 1 | HOST Interface4           |                    |    |  |
|---|---------------------------|--------------------|----|--|
| 2 | Ethernet PHY Interface    |                    |    |  |
| 3 | Register                  |                    | 5  |  |
|   |                           | Change & Expansion |    |  |
|   |                           | Addition           |    |  |
|   | 3.3                       | Removal            | .7 |  |
| 4 | Package                   |                    | 7  |  |
|   | Document Revision History |                    |    |  |



## List of Figures

| Figure 1 W5100S SPI Frame | •••• |
|---------------------------|------|
| Figure 2 W5100 SPI Frame  | 4    |



#### W5100S vs W5100

W5100S 는 W5100 를 기반으로 개발되었으나, W5100 과의 Hardware PIN-to-PIN Compatibility 를 지원하지 않고 Firmware Compatibility 만을 지원한다.

W5100S 는 W5100 과의 Firmware Compatibility 를 위해 W5100 Register Map 과 동일하게 구성되고, 기능 개선을 위해 Register 가 개선되거나 추가된다.

개선된 기능에 관해서는 W5100S Datasheet 를 참고 바란다.

W5100 은 PPPoE 연결 Process 들이 Fully Hardwired Logic 으로 구현된 반면, W5100S 는 다양한 PPPoE 연결 Option 처리를 위해, PPP LCP echo Replay 를 제외한 PPPoE 연결 Process 들은 Software 로 처리한다.

W5100S 는 그 외 ARP-Request, PING-Request 와 같은 SOCKET-less command 를 지원하고, Ethernet PHY register Access 를 지원하고, Power Save 를 위해 Ethernet PHY Power Down Mode 와 System Clock Switch 을 지원한다.

#### 1 HOST Interface

|          | HOST Interface                                                                                      | W5100S                                                                                                                           | W5100               |
|----------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------|
| SPI      | SCLK Period <sup>(1)</sup>                                                                          | 20ns                                                                                                                             | 70ns                |
|          | MISO value on Write Data Phase <sup>(2)</sup>                                                       | 0x00                                                                                                                             | 0x03                |
| Parallel | ADDR                                                                                                | ADDR[1:0]                                                                                                                        | ADDR[14:0]          |
| Bus      | Direct                                                                                              | Х                                                                                                                                | 0                   |
|          | Indirect                                                                                            | 0                                                                                                                                | 0                   |
| Notice   | <ul><li>(1) Refer to SPI Timing in each datasheet.</li><li>(2) SPI Frame  SPI Frame Start</li></ul> |                                                                                                                                  | SPI Frame End       |
|          | SCSn    SCSn should be remained low  SCLK    MODE 3                                                 | until SPI Frame Transmission done  15 16 17 18 19 20 21 22 23 24 25 26 27 3  ffset Address Sbits Da  AAAAAAAAAAAAADDDDDDDD  OX02 | 28 29 30 31<br>ta 1 |
|          | SPI Frame Start                                                                                     | 5100S SPI Frame until SPI Frame Transmission done——                                                                              | SPI Frame End       |
|          | SCLK MODE 01                                                                                        |                                                                                                                                  |                     |
|          | MOSI - (1X1X1X1X0X0X0X0X0X0XAXAXAXAXAXAXAXAXAXAX                                                    |                                                                                                                                  | <u>X°X°X°</u>       |
|          | Figure 2 W                                                                                          | /5100 SPI Frame                                                                                                                  |                     |



#### 2 Ethernet PHY Interface

| Function       | W5100S                        | W5100                |
|----------------|-------------------------------|----------------------|
| Link LED       | LNKn, No Blink (Hold Low)     | LINKLED, Blink       |
| RX/TX LED      | -                             | RXLED, TXLED         |
| Activity LED   | ACTn                          | -                    |
| PHY Operation  | Py Degister DUVCD0[2:0]       | By Pins OPMODE[2:0]  |
| Mode           | By Register PHYCR0[2:0]       | by Pilis OPMODE[2.0] |
| Ethernet PHY's | Accessible with PHYAR, PHYRR, | Inaccessible         |
| Register       | PHYDIR, PHYDOR and PHYACR.    | maccessible          |

#### 3 Register

#### 3.1 Change & Expansion

| REG                                               | W5100S                            | W5100                |
|---------------------------------------------------|-----------------------------------|----------------------|
| MR                                                | AI : Always '1'                   | AI : Configurable    |
|                                                   | IND : Always '1'                  | IND : Configurable   |
| Sn_MR                                             | Removed PPPoE Mode                |                      |
| Sn_SR                                             | Removed the PPPoE SOCKET Status   |                      |
|                                                   | - SOCK_PPPOE, SOCK_CLOSING,       | -                    |
|                                                   | SOCK_ARP                          |                      |
| SO_CR Removed the PPPoE Commands                  |                                   |                      |
|                                                   | - PCON, PDISCON, PCR, PCN, PCJ    | •                    |
| SO_IR Removed the PPPoE Interrupts                |                                   |                      |
|                                                   | - PRECV, PFAIL, PNEXT             |                      |
| Sn_TX_RR Renamed Sn_TX_RD                         |                                   | -                    |
| Sn_RX_WR                                          | Usable                            | Reserved             |
| PHAR                                              | Additional Dedicated Register     | Shared with SO_DHAR  |
|                                                   | for PPPoE Server Hardware Address |                      |
| PSIDR Additional Dedicated Register Shared with S |                                   | Shared with SO_DPORT |
|                                                   | for PPPoE Session ID Register     |                      |

#### 3.2 Addition

| REG     | Description                                         | Remark |
|---------|-----------------------------------------------------|--------|
| INTPTMR | INTPTMR Interrupt Pending Time Register             |        |
| IR2     | Interrupt Register 2, For Wake On LAN(WOL) over UDP |        |
| IMR2    | Interrupt Register 2 Mask, For Mask IR2[WOL]        |        |



| MR2           | Mode Register 2                                       | Mode         |
|---------------|-------------------------------------------------------|--------------|
|               | cf> System clock can be selectable at 100MHz or 10MHz |              |
|               | by MR2[CLKSEL]                                        |              |
| PMRUR         | Maximum Receive Unit Register on PPPoE                | PPPoE        |
| PHAR          | PPPoE Server Hardware Address                         |              |
| PSIDR         | PPPoE Session ID                                      |              |
| PHYSR         | PHY Status Register                                   | Ethernet PHY |
| PHYAR         | PHY Address Value Register ('01010')                  |              |
| PHYRR         | PHY Register Address Register                         |              |
| PHYDIR        | PHY Data Input Register                               |              |
| PHYDOR        | PHY Data Output Register                              |              |
| PHYACR        | PHY Action Register                                   |              |
| PHYDIVR       | PHY Division Register                                 |              |
| PHYCR         | PHY Control Register                                  |              |
| SLCR          | SOCKET-less Command Register                          | SOCKET-less  |
| SLRTR         | SOCKET-less Retransmission Time Register              |              |
| SLRCR         | SOCKET-less Retransmission Count Register             |              |
| SLPIPR        | SOCKET-less Peer IP Address Register                  |              |
| SLPHAR        | SOCKET-less Peer Hardware Address Register            |              |
| PINGSEQR      | PING Sequence-number Register                         |              |
| PINGIDR       | PING ID Register                                      |              |
| SLIMR         | SOCKET-less Interrupt Mask Register                   |              |
| SLIR          | SOCKET-less Interrupt Register                        |              |
| CLKLCKR       | Clock Lock Register                                   | Lock         |
| NETLCKR       | Network Lock Register                                 |              |
| PHYLCKR       | PHY Lock Register                                     |              |
| VERR          | Chip Version Register                                 | Version      |
| TCNTR         | Ticker Count Register                                 | Ticker       |
| TCNTCLR       | TCNTR Clear Register                                  |              |
| Sn_RXBUF_SIZE | SOCKET n Receive Buffer Size Register                 | SOCKET       |
|               | cf) W5100 과 같이 RMSR 을 통해서도 설정 가능하다.                   |              |
| Sn_TXBUF_SIZE | SOCKET n Transmit Buffer Size Register                |              |
|               | cf) W5100 과 같이 TMSR을 통해서도 설정 가능하다.                    |              |
| Sn_IMR        | SOCKET n Interrupt Mask Register                      |              |
| Sn_FRAGR      | SOCKET n Fragment Offset in IP Header                 |              |
| Sn_MR2        | SOCKET n Mode Register 2                              |              |
| Sn_KPALVTR    | SOCKET n Keep-alive Timer Register                    |              |



| Sn_RTR | SOCKET n Retransmission Time Register |
|--------|---------------------------------------|
| Sn_RCR | SOCKET n Retry Count Register         |

#### 3.3 Removal

| REG  | Description                                                  |
|------|--------------------------------------------------------------|
| PATR | Because some PPPoE Hardwired Logic is replaced with Software |

## 4 Package

|         | W5100S           | W5100    |
|---------|------------------|----------|
| Dackago | W5100S-L 48 LQFP | 90 I OED |
| Package | W5100S-Q 48 QFN  | 80 LQFP  |



#### 5 Document Revision History

| Version    | Date     | Descriptions                                                                                                                      |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------|
| Ver. 1.0.0 | 1APR2018 | Initial Release                                                                                                                   |
| Ver. 1.1.0 | 6ARP2018 | <ol> <li>Changed PHYRR to PHYRAR (in 3.2 Addition)</li> <li>Changed Retry to Retransmission in SLRCR (in 3.2 Addition)</li> </ol> |

## **Copyright Notice**

Copyright 2018 WIZnet Co., Ltd. All Rights Reserved.

Technical Support: <a href="https://forum.wiznet.io/">https://forum.wiznet.io/</a> Sales & Distribution: <a href="mailto:sales@wiznet.io">mailto:sales@wiznet.io</a>

For more information, visit our website at http://www.wiznet.io/