## CMPT 379 Compilers

Anoop Sarkar http://www.cs.sfu.ca/~anoop

#### Code Generation

- Instruction selection
- Register allocation
- Stack frame allocation √
- Static or global allocation √
- Basic blocks and Flow graphs
- Transformations on Basic blocks

#### Code Generation

- Produce code that is correct
- Produce code that is of high quality (size and speed)
- The problem of generating optimal code is *undecidable*
- In practice, we need heuristics that generate good, but perhaps not optimal, code

3

#### **Instruction Costs**

- Since optimal code generation is not possible a useful way to think about the problem is as an *optimization* problem
- Each instruction can be assigned a cost
  - For complex instruction sets some instructions can be more preferable than others
- Using registers have zero cost, while using memory locations is costlier
- If each instruction is equally expensive, this will minimize the number of instructions as well

2

#### Register Allocation

- Code generation either directly to assembly or from 3-address code (TAC)
- For each location, we have to find a register to store values or temporary values
  - Problem: limited number of registers
- Compiler has to find optimal assignment of locations to registers
  - Register use can involve stacked temporaries or other ways to reuse registers
- If no more registers available, we *spill* a location into memory

## Register Allocation

- Bind locations to registers for all or part of a function
- Dynamic Optimization Problem
  - Not compile-time, but run-time frequency is what counts
- Heuristics
  - Allocate registers for variables likely to be used frequently
  - Keep temporaries in registers  $\rightarrow$  minimize their number
- Register Allocation using Liveness Analysis

#### **Basic Blocks**

- Functions transfer control from one place (the caller) to another (the called function)
- Other examples include any place where there are branch instructions
- A *basic block* is a sequence of statements that enters at the start and ends with a branch at the end
- Remaining task of code generation is to create code for basic blocks and branch them together

7

#### **Blocks**

```
 \begin{array}{l} main() \\ \{ \\ & int \ a=0; \ int \ b=0; \\ \{ \\ & int \ b=1; \\ \{ \\ & int \ a=2; \ printf(``\%d \ \%d\ ``, \ a, \ b); \\ \} \\ & \{ \\ & int \ b=3; \ printf(``\%d \ \%d\ ``, \ a, \ b); \\ \} \\ & printf(``\%d \ \%d\ ``, \ a, \ b); \\ \} \\ & printf(``\%d \ \%d\ ``, \ a, \ b); \\ \} \\ \end{aligned}
```

#### Partition into Basic Blocks

- Input: sequence of TAC instructions
  - 1. Determine set of leaders, the 1st statement of each basic block
    - a) The 1st statement is a leader
    - b) Any statement that is the target of a conditional jump or goto is a leader
    - c) Any statement immediately following a conditional jump or goto is a leader
  - 2. For each leader, the basic block contains all statements upto the next leader

9

## Control Flow Graph (CFG)

```
int main() {
                                         Entry
extern int f(int);
int i;
int *a;
                                          i = 0
for (i = 0;
                                         i < 10
                                                                 Basic
     i < 10:
                                                                Blocks
        i = i + 1
   \{ a[i] = f(i); \}
                                      a[i] = f(i);
                                        i = i + 1:
                                          Exit
                                                                          10
```

## Control Flow Graph in TAC



### **Dataflow Analysis**

- Compute Dataflow Equations over Control Flow Graph
- Liveness Analysis:

```
in[BB] := use[BB] \cup (out[BB] - def[BB])

out[BB] := \cup in[s] : forall s \in succ[BB]
```

• Computation by fixed-point analysis

### Liveness Analysis



## Liveness Analysis

13

• Liveness Analysis:

```
\begin{array}{l} in[BB] := use[BB] \cup (out[BB] - def[BB]) \\ out[BB] := \cup in[s] : forall \ s \in succ[BB] \end{array}
```

• Fixed point computation:

```
for each n: \mathbf{in}[n] := \{\}; \mathbf{out}[n] := \{\}
repeat
for each n:
\mathbf{in'}[n] := \mathbf{in}[n]; \mathbf{out'}[n] := \mathbf{out}[n]
\mathbf{in}[n] := \mathbf{use}[n] \cup (\mathbf{out}[n] - \mathbf{def}[n])
\mathbf{out}[n] := \cup \mathbf{in}[s] : \mathbf{forall} \ s \in \mathbf{succ}[n]
until \mathbf{in'}[n] == \mathbf{in}[n] && \mathbf{out'}[n] == \mathbf{out}[n] \ \mathbf{for all} \ n
```

### Liveness Analysis

| 1, a := 0       | _ |         | T .    |        | I      | I      | I      |        |        |
|-----------------|---|---------|--------|--------|--------|--------|--------|--------|--------|
|                 |   |         | 1st    | 2nd    | 3rd    | 4th    | 5th    | 6th    | 7th    |
| 2, b := a + 1   |   | use/def | in/out |
| 3, c := c + b   | 1 | a       |        | a      | a      | ac     | c ac   | c ac   | c ac   |
| 4               | 2 | a b     | a      | a bc   | ac bc  | ac bc  | ac bc  | ac bc  | ac bc  |
| [4, a := b * 2] | 3 | bc c    | bc     | bc b   | bc b   | bc b   | bc b   | bc bc  | bc bc  |
| 5, a < N        | 4 | b a     | b      | b a    | b a    | b ac   | bc ac  | bc ac  | bc ac  |
|                 | 5 | a       | a a    | a ac   | ac ac  | ac ac  | ac ac  | ac ac  | ac ac  |
| 6, return c     | 6 | c       | С      | С      | с      | с      | С      | с      | c      |

can we do this faster? try going from 6 downto 1 instead

## Liveness Analysis



### Register Allocation

- Do liveness analysis on Control Flow Graph
  - Straightforward (iteration-less) computation within basic block
  - Compute live ranges for each location
- Build interference graph
  - Two locations are connected if their live ranges overlap

17

#### Colored Interference Graph



- 1

#### Interference Graph



#### Register Allocation as Graph Coloring

- First pass: use as many symbolic registers as needed including registers for stack pointers, frame pointers, etc.
- Register Interference Graph
  - Two nodes in the graph are connected if their live ranges overlap
- Color interference graph
  - Result is register assignment -- k colors for k registers

# Register Allocation as Graph Coloring

- Second pass: assign physical registers to symbolic ones
  - Construct a register interference graph (nodes are symbolic registers and edge denotes that they cannot be assigned to the same physical register)
  - Attempt to k-color the interference graph,
     where k is the number of available registers
  - k-coloring a graph is NP-complete

21

#### Register Allocation as Graph Coloring

- Algorithm for solving whether a graph G is *k*-colorable:
- Pick any node *n* with fewer than *k* neighbours
- Remove *n* and adjacent edges to create a new graph G'
- *k*-coloring of G' can be extended to *k*-coloring to G by assigning to *n* a color that is not assigned to any of *n*'s neighbours
- If we cannot extend G' to G, then *k*-coloring of G is not possible

# Register Allocation as Graph Coloring

- If every node in G has more than *k* neighbours, *k*-coloring of G is not possible
- Take some node *n* and spill into memory, remove it from the graph and continue *k*-coloring
- Spilling = generating code to store contents of register to memory and when location is used generate code to load from memory into an available register (by spilling another location)

# Register Allocation as Graph Coloring

- Many different heuristics for picking a node *n* to spill
- E.g. avoid introducing spilling symbolic registers that are inside loops or heavily visited regions of code
- C allows a *register* and a *volatile* keyword to direct the compiler whether a variable contains a value that is heavily used.
- Special case: Register Allocation for Expression Trees (Maximal Munch suffices for this task)

## Summary

- Code generation: from Intermediate Representation (IR) to Assembly
- Three Address Code (TAC) can be easily converted to a *control flow graph*
- The control flow graph allows sophisticated dataflow analysis
- The liveness of each location can be used for register allocation
- Register Allocation as heuristic graph coloring.