# Functional Safety Methodologies for Automotive Applications

Alessandra Nardi, Software Engineering Group Director, Automotive Solutions, Cadence Antonino Armato, Principal Product Engineer, Automotive Solutions, Cadence

Safety-critical automotive applications have stringent demands for functional safety and reliability. Traditionally, functional safety requirements have been managed by car manufacturers and system providers. However, with the increasing complexity of electronics involved, the responsibility of addressing functional safety is now propagating through the supply chain to semiconductor companies and design tool providers. This paper introduces some basic concepts of functional safety analysis and optimization and shows the bridge with the tradition design flow. Considerations are presented on how design methodologies are capturing and addressing the new safety metrics.

#### Contents

| Introduction1                                  |   |
|------------------------------------------------|---|
| Basics of Functional Safety                    | ) |
| Functional Safety Analysis                     | ļ |
| Functional Safety Requirements and Design Flow | 7 |
| Conclusions10                                  | ) |
| References 10                                  | ) |

#### Introduction

The race to self-driving cars is making the news almost daily. This new market has been an incredibly fast driver for the evolution of SoC development for automotive applications. Advanced driver assistance systems (ADAS), the precursor of fully autonomous vehicles, have led to an exponential increase in the amount and complexity of electronics in cars (Leen). Modern luxury cars are reported to have up to 90 electronic control units (ECUs) (Munir) implementing several of the advanced features, such as adaptive cruise control, collision avoidance system, automatic parking. ADAS applications require environment recognition based on processing of data from radar, lidar, and camera and sensor fusion, which is very computationally intensive and requires the support of advanced process nodes to meet the performance/watt demands. Consequently, the automotive industry is also witnessing a migration to advanced technologies, which can present a bigger challenge for reliability (for example, process variation, electrostatic discharge, electromigration).

Safety becomes a fundamental requirement in the automotive systems to guarantee a tolerable level of risk. Safety can be defined by referring to two existing safety standards: IEC 61508 (International Electrotechnical Commission (IEC), which is a functional safety standard for the general electronics market developed by the IEC, and ISO 26262 (IEC), which is a functional safety standard for automobiles developed by ISO. Introduced in 2007, ISO 26262 has rapidly been affirmed as the guideline for the automotive engineer (Munir).

Compliance to these requirements has been traditionally addressed by car manufacturers and system suppliers. However, with the increasing complexity, the industry is taking a divide-and-conquer approach, and all participants of the supply chain are now called to support and enable functional safety and reliability standards. These metrics are becoming an integral part of the semiconductor design flow.

# **Basics of Functional Safety**

In this section, we review the basic concepts of functional safety, its lifecycle and the analysis techniques.

## **Definition of Functional Safety**

ISO 26262: Road Vehicles—Functional Safety is the automotive industry standard, derivative of the more general IEC 61508 functional safety standard (IEC), designed for safety-related systems for series production passenger vehicles with a maximum gross vehicle mass up to 3,500 kg and that are equipped with one or more E/E subsystems (Beckers).

According to ISO 26262, functional safety is defined as the "absence of unreasonable risk due to hazards caused by malfunctioning behavior of electrical/electronic systems".

This definition can be represented as a chain of implications, as shown in Figure 1.



Figure 1: ISO 26262 chain of implications

## Failure Classification and Hardware Random Failure Metrics

Per ISO 26262, malfunction of the electrical/electronic (E/E) component is classified into two types of failures:

- Systematic failures: These represent the failures in an item/function that are induced in a deterministic way during development, manufacturing, or maintenance (process issues). These failures—typically due to process causes—can be addressed by a change of the design or of the manufacturing process, operational procedures, documentation, or other relevant factors. Typical requirements are tracking and traceability. All these methods and expectation are captured by the functional safety management activities as reported in ISO 26262-2:2011.
- Random failures: Hardware random failures appear during the lifetime of a hardware element and emanate from random defects innate to the process or usage conditions. Hardware random failures can be further classified in permanent faults (e.g., stuck-at faults) and transient faults (e.g., single-event-upsets or soft errors).

Handling random failures is addressed during the design and verification of the hardware/software system by introducing safety mechanisms to make the architecture able to detect and correct the malfunctions.

From the vocabulary in ISO 26262:1-2011, a safety mechanism is a technical solution implemented by E/E functions or elements, or by other technologies, to detect faults or control failures to achieve or maintain a safe state. Examples of safety mechanisms include:

- Error correction code (ECC)
- Cyclic redundancy check (CRC)
- Hardware redundancy
- Built-in-self-test (BIST)

The effectiveness of the solution to detect these random failures is measured by three metrics to detect fault and failure in time (FIT), as well as the overall likelihood of risk:

- Single-point fault metric (SPFM)
- Latent fault metric (LFM)
- Probabilistic metrics for hardware failures (PMHF)

These three metrics are essentially the measurement of functional safety for hardware components per ISO 26262 and the rest of this paper mainly focuses on how to analyze them and meet their target value.

The description and formulas that define the hardware architectural metrics are reported in ISO 26262-5:2011, Annex D, C.2 and C.3 and 9.2:

- Single-point fault metric: This metric reflects the robustness of an item/function to the single-point faults either by design or by coverage from safety procedures.
- Latent fault metric: This metric reflects the robustness of an item/function against latent faults either by design (primarily safe faults), fault coverage via safety procedures, or by the driver's recognition of a fault's existence before the infraction of a safety objective.
- **Probabilistic metric of hardware failures:** This metric provides rationale that the residual risk of a safety goal violation due to random hardware failures is sufficiently low (Chang).

In an intuitive way, a single-point fault can lead directly to the violation of a safety goal, while a latent fault is an undetected fault that allows another fault to cause a hazard.

#### **ASIL**

Given a malfunction of a defined function at the vehicle level (e.g., an anti-lock braking system), a hazard and risk analysis follows to determine the risk of harm/injury to people and of damage to property. This analysis is based on the exposure, severity, and controllability of the hazard and the resulting risk, and determines the automotive safety integrity level (ASIL), i.e., the level of risk reduction needed to achieve a tolerable risk. Figure 2 shows an example of the steps that leads to the ASIL determination based on the malfunction and its potential impact. ASIL A is the least stringent level of safety reduction, while ASIL D is the most severe.



Figure 2: ABS example of ASIL determination based on hazard and risk analysis at the concept phase

For hardware components, the ASIL requirements determines the values to achieve for the failure metrics as shown in Table 1. For addressing systematic failures, the ASIL will also set the strictness of process compliance (e.g., traceability, process quality, documentation).

| ASIL | Failure Rate | SPFM         | LFM          |  |
|------|--------------|--------------|--------------|--|
| А    | < 1000 FIT   | Not relevant | Not relevant |  |
| В    | < 100 FIT    | ≥ 90%        | ≥ 60%        |  |
| С    | < 100 FIT    | ≥ 97%        | ≥ 80%        |  |
| D    | < 10 FIT     | ≥ 99%        | ≥ 90%        |  |

Table 1: Failure metrics for each ASIL level

## Functional Safety Lifecycle and Development Phases



Figure 3: Phases of the functional safety development process, corresponding requirements and examples

All the phases of the functional safety lifecycles are defined and documented in the ISO 26262 standard. Figure 3a illustrates the sequence of the concept and the development phases, while Figure 3b and Figure 3c report the corresponding functional safety activities with examples. The concept phase is owned by car manufacturers and defines the systems to implement a function at the vehicle level (called the item in ISO 26262 terminology, e.g., the automatic emergency braking (AEB) system). The ASIL is determined at this level, and the safety goals and the functional safety requirements are defined from it. For each functional safety requirement, when the system-level product development phase begins, the technical safety requirements are derived with respect to the hardware and software components of the safety-related function.

Essentially, the safety goals start at the vehicle level and are mapped and refined during the development chain until the hardware failure metrics are defined and allocated to the various hardware subsystems.

# **Functional Safety Analysis**

Functional safety analysis is used to evaluate the safety level achieved by the product (e.g., an IP, an SoC). It comprises quantitative evaluations (such as failure mode effect and diagnostic analysis (FMEDA), timing analysis, and qualitative assessments (such as dependent failure analysis (DFA).

## **FMEDA**

FMEDA is a structured approach to define failure modes, failure rate, and diagnostic capabilities of a hardware component.

Based on the component functionality, the FMEDA hierarchy is structured in parts/subparts/elementary subparts (depending on the detail level)/failure modes (ISO 26262: Road vehicles — Functional safety). Each failure mode is categorized as to whether it affects the safety goal or not.

For each failure mode defined and affecting safety goals, basic needed inputs include:

- Failure rate (FR): that is, the rate at which the component experiences faults, i.e., the reliability
- Safety mechanism (SM): that is, whether there is a safety mechanism to detect the failure mode
- Diagnostic coverage (DC): that is, the effectiveness of the safety mechanism at detecting faults

The outputs to assess the level of functional safety readiness are the hardware architectural metrics SPFM, LFM, and PHFM.

Intuitively, these metrics capture how reliable the component is (in other words, how likely it is to fail), and how reliable the safety mechanism is at detecting that failure and bringing the system to a safe state.

The failure rate is the measure of the reliability of a component, which is expressed in FIT. The FIT rate of a component is the number of failures expected in one billion hours of operation. In other words, if a device has a FIT rate equal to 1, the device has a mean time to failure (MTTF) of 1 billion hours (ISO 26262: Road vehicles — Functional safety).

Per ISO 26262, the estimated failure rates for hardware parts shall be determined in one of three ways:

- Estimated by application of industry reliability data books (e.g., IEC 61709, IEC TR 62380)
- Derived from observation of field incidents, such as analysis of material returned as field failures
- Derived from experimental testing

Table 2 shows a simplified FMEDA table. As shown in the table, for each failure mode, the FR, SM, and DC are combined to calculate the SPFM, the LFM, and the FIT rate. The total metrics are obtained by summation of all the rows. By analyzing the overall metrics and the row-by-row contribution, the FMEDA directs the designer to which parts of the design need to be enhanced for safety readiness.

|       |                          |                                                                                                          |             |             | SPFM                 | 99.9% |
|-------|--------------------------|----------------------------------------------------------------------------------------------------------|-------------|-------------|----------------------|-------|
| Parts | Sub-Parts                | Failure Mode                                                                                             | Safety Goal | λperm [FIT] | Safety<br>Mechanisms | DC    |
| CPU   | АНВ                      | Wrong transaction caused by a fault in the AHB interface                                                 | SG1         | 1.01E-02    | SM1: DCLS            | 99.9% |
| CPU   | Decoder                  | Incorrect instruction flow caused by a fault in the decode logic                                         | SG1         | 3.92E-03    | SM1: DCLS            | 99.9% |
| CPU   | VIC                      | Unintended or missing interrupt request                                                                  | SG1         | 1.70E-03    | SM1: DCLS            | 99.9% |
| CPU   | Register_<br>bank_shadow | Wrong data caused by a fault in the register bank shadow                                                 | SG1         | 1.80E-02    | SM1: DCLS            | 99.9% |
| CPU   | Multiplier               | Incorrect instruction execution caused by a fault in the multiplier                                      | SG1         | 9.09E-03    | SM1: DCLS            | 99.9% |
| CPU   | Adder                    | Incorrect instruction execution caused by a fault in the adder                                           | SG1         | 2.25E-03    | SM1: DCLS            | 99.9% |
| CPU   | Divider                  | Incorrect instruction execution caused by a fault in the divider                                         | SG1         | 1.60E-03    | SM1: DCLS            | 99.9% |
| CPU   | Register_bank            | Wrong data caused by a fault caused by a fault in the register bank                                      | SG1         | 2.96E-02    | SM1: DCLS            | 99.9% |
| CPU   | Pipeline_ctrl            | Incorrect instruction timing (too late) due to a fault in the pipeline control                           | SG1         | 2.93-E02    | SM1: DCLS            | 99.9% |
| CPU   | Branch_unit              | Incorrect instruction flow caused by a fault in the branch logic (Wrong branch prediction affect timing) | SG1         | 1.04E-03    | SM1: DCLS            | 99.9% |
| CPU   | Fetch                    | Incorrect instruction flow caused by a fault in the fetch logic                                          | SG1         | 1.83E-02    | SM1: DCLS            | 99.9% |
| CPU   | Cache                    | Wrong data cell caused by a cache fault                                                                  | SG1         | 3.98E-01    | SM1: DCLS            | 99.9% |

Table 2: Simplified FMEDA table example referred to safety goal SG1 covered by dual-core-lockstep (DCLS)

In the specific example of Table 2, the FMEDA has been performed for permanent faults. In a similar way, it is possible to build the analysis for transient faults.

# **Timing Analysis**

Though the hardware architectural metrics described so far do not include timing constraints, it is easy to understand that the complete evaluation of the safety mechanisms shall involve timing performance. In fact, the system must be able to detect faults and transition to a safe state within a specific time, or fault tolerant time interval (FTTI); otherwise, the fault can become a system-level hazard. This is captured in Figure 4, which also illustrates the diagnostic test interval (DTI), the part of FTTI allotted to detect the fault (ISO 26262: Road vehicles — Functional safety). Just as a reference example, the DTI for fault detection in a CPU can be around 10ms, while around 100ms would be allocated for FTTI of the whole system.



Figure 4: FTTI and DTI

#### DFA

Together with the analysis of hardware random failures, another aspect to evaluate, especially when the system has shared resources, is the dependent failure analysis (DFA).

The analysis of dependent failures—also known as analysis of possible common cause and cascading failures between given elements—aims to identify the single causes that could bypass a required independence or freedom from interference between given elements and violate a safety requirement or a safety goal (ISO 26262: Road vehicles — Functional safety).

Two most intuitive scenarios associated with architectural features are:

- Similar and dissimilar redundant elements
- Different functions implemented with identical software or hardware elements

ISO 26262 provides a list of dependent failure initiators to evaluate and guidelines on safety measures to control or mitigate this kind of faults.

Examples of dependent failure initiators due to random hardware faults of shared resources are failures in clock elements, power supply elements or common reset logic. Dependent failure initiators associated with random physical root causes include, for example, short circuits, latch up and crosstalk.

Per ISO 26262, typical countermeasures for random physical root causes include:

- Dedicated independent monitoring of shared resources (e.g., clock monitoring)
- Self-tests at start-up (e.g,. safety mechanism enabling check)
- Diversification of impact (e.g., clock delay between master and checker core)
- Indirect monitoring using special sensors (e.g,. delay lines used as common-cause failure sensors)
- Fault avoidance measures (e.g., physical separation/isolation)

# Functional Safety Requirements and Design Flow

Functional safety refers to taking active measures for achieving the required risk reduction in two spheres: reliability and active safety.

This paper focuses only on how functional safety is deployed in the traditional RTL-to-GDS flow. In this section, we will review how functional safety analysis is used in the hardware design and verification flow to achieve the required risk reduction, *i.e.*, the required hardware safety metrics.

FMEDA drives design exploration to meet the functional safety targets. In fact, by looking at failure modes and their metrics, it tells where to focus the design effort for meeting the constraints. It also directs the fault injection campaigns to get a direct, more accurate evaluation of the safety mechanism diagnostic coverage. DFA is performed instead, to ensure that proper measures are taken during the RTL-to-GDS flow to guarantee independence and avoid common-cause failures.

The selection of the best safety mechanism for a specific building block needs careful analysis of the tradeoffs between effectiveness and cost as power consumption, area, safety metrics, and timing performance all must be evaluated.

Safety mechanisms can be software tests implemented in the software stack, or hardware tests that are manually crafted into the RTL, or automatically inserted through the design flow. This paper only focuses on the latter.

## Design and Implementation

The most notable example of safety mechanism already automated in the design flow is the BIST, used for automotive in-system/field testing for lifetime reliability to achieve the desired ASIL.

There are two general categories of BIST techniques for testing random logic (Wang). They have different impacts on the safety metrics and require different timing performance:

- Online BIST: This test is performed when the functional circuitry is in normal operational mode (mission mode). It contributes to the SPFM metric and has more stringent timing requirements because it must complete within the DTI.
- Offline BIST: This test is performed when the functional circuitry is not in normal mode, e.g., during power-on reset at the engine startup. It contributes to the LFM and timing requirements are more relaxed.

Challenges to be addressed during BIST integration are speed testing capabilities, power consumption, area, routing minimization, and ASIL target (Wang). The integration of compression techniques provides quality and efficient sharing of resources (Pateras).

Although correlated, the test coverage estimated during BIST insertion is not exactly the DC required by the ISO 26262 metrics; functional safety verification might be needed to accurately measure the DC. Referring to the AEB system example in Figure 5, BIST can be used to avoid accumulation faults in the cache of a CPU (a typical issue in complex microprocessors).



Figure 5: Example of BIST architecture

Another example of a safety mechanism is the triple modular redundancy (TMR) technique. In this case, the logic (memory cell) sensitive to single-event-upsets is tripled and voters are placed at the outputs to identify the correct value (Ruano). Figure 6 shows a TMR architecture applied at the flip-flop level: this technique covers both SPFM and LFM for the sequential elements that are triplicated.

Whenever the safety architecture is based on hardware redundancy, DFA needs to be performed to address common-cause failure due to random physical root causes: essentially, logical independence needs to translate into physical independence.



Figure 6: TRM architecture applied to flip-flops

Another safety mechanism based on redundancy is the dual-core lockstep (DCLS), also mentioned in Table 2. Both shared resources (e.g., power supply, clock, reset signal) and single physical root cause must be considered as potential common cause failures and require special design techniques to keep a high achievable DC.

Figure 7 reports examples of countermeasures to address the common cause failure at the functional level, such as timing diversity and outputs inversion. It also shows layout techniques to avoid cross-talk or guarantee strong isolation between redundant blocks (e.g., ring barrier). Several place and route constraints are implemented to guarantee physical independence, e.g., same value register spacing and safety coloring for power-domain routing.



Figure 7: DCLS architecture with countermeasures for common cause failures

Figure 8 shows an example of a design implemented with and without functional safety routing constraints using the Cadence® Innovus™ Implementation System: the bottom-left region is the main copy of a block, while the top-right region is the replica inserted for redundancy. By guaranteeing that wires belonging to the main block can never go into the top-right region, the redundant blocks are physically independent by construction and meet requirements of the DFA.

## Verification

When an initial FMEDA is setup to assess the safety readiness of a IP/SoC, the DC for the safety mechanisms can be estimated based on the achievable values (low, medium, high) defined in ISO 26262:2011-5, Annex D, Tables D.3 through D.9.

For some standard safety mechanisms (e.g., ECC), the DC value can be calculated analytically. This computation is exact only on some parts of the logic; for example, for ECC, the DC is accurate on the data cell but not for the decoder in front of the memory. In that case, there is a range of variability that might not be acceptable for high-level ASIL targets (ASIL-D) and requires a more accurate investigation of the DC value by fault injection.

In the case of custom hardware or software safety mechanisms (standard test libraries, or STL), fault injection simulation is a technique that can be used for a more accurate verification of the DC value. It can also be used to evaluate the DTI and the fault reaction time (see Table 2), or to confirm a fault effect.

Functional safety verification is performed starting from the standard functional verification setup. A fault injection campaign to evaluate the safety mechanism DC mainly requires a description of the workload to execute the observation points—that is, where to observe the effect of faults—and the detection points—that is, where to observe the reaction of a safety mechanism.

Referring to Figure 7, the observation points are placed on the primary outputs of the CPU Master, while the detection points are placed on the alarms of the comparator. The measured delay between when the fault is observed and when the fault is detected determines the DTI.



Figure 8: Place and route functional safety constraints to guarantee physical independence

The faults can be classified per the effects on the observation and diagnostic points:

- Dangerous detected: The effect of the fault is seen on both observation and diagnostic points. It means the
  functional output is affected by the injected fault, but the safety mechanism has detected it.
- Dangerous undetected: The effect on the fault is seen on the observation points, but not on the detection points. In other words, the fault affects the functional output and the safety mechanism has not detected it.
- Safe: The fault does not affect the observation point. It is important to note that the fault can be classified as safe only if the workload provides good coverage for functional verification.

When setting up a fault injection campaign, deciding where to inject the faults is critical. In fact, the safety mechanism under evaluation is targeted to a specific failure mode of the circuit; faults should be injected only in the logic belonging to the related failure mode.

#### Software Tool Confidence Level

As part of the functional safety management to address the systematic errors, the tools used for the development of a safety-critical application needs to be assessed for their confidence level. The tool confidence level (TCL) quantifies the assurance that failures in the software tools can be detected, very much along the same principles that apply to hardware components. The tool confidence level spans TCL1, TCL2, and TCL3, with TCL1 being the highest; tools classified as such do not require additional qualification and can be used in the development of applications with any ASIL. The TCL determination is based on the criteria summarized in ISO 26262-8:2011, Table 3: it consists of evaluating the tool potential impact on safety applications and the tool error detection capabilities. The information about the software tool compliance is part of the safety package developed for products to satisfy the ISO 26262 requirements for functional safety.

### Conclusions

The race to achieve self-driving cars and the corresponding growth of electronics content and complexity has stretched the need for sharing the responsibility of guaranteeing functional safety through the supply chain, bridging the gap from car manufacturers/system providers to semiconductor companies and tool providers. This paper introduced the basics of functional safety and presented considerations on how design methodologies are capturing and addressing the new safety metrics through design/implementation and verification. One could envision that design methodologies will further extend to enhance support for safety requirements.

#### References

- Beckers, Kristian, et al. "Systematic derivation of functional safety requirements for automotive systems." *International Conference on Computer Safety, Reliability, and Security.* Springer, Cham, 2014.
- Benso, Alfredo, et al. "A high-level EDA environment for the automatic insertion of HD-BIST structures."
   *Journal of Electronic Testing 16.3* (2000): 179-184.
- Chang, Yung-Chang, et al. "Assessing automotive functional safety microprocessor with ISO 26262 hardware requirements." 2014 International Symposium on VLSI Design, Automation and Test (VLSI-DAT). IEEE, 2014.
- IEC. "Functional Safety Standards, ed. 1.0." 2007.
- International Electrotechnical Commission (IEC). "Functional safety of electrical / electronic / programmable electronic safety-related systems." Basic Safety Publication. 2010.
- Ismail, Azianti and Won Jung. "Research trends in automotive functional safety." International Conference on Quality, Reliability, Risk, Maintenance, and Safety Engineering (QR2MSE). IEEE, 2013.
- "ISO 26262: Road vehicles Functional safety." International Standard. 2011.
- Leen, G. and , D. Heffernan. "Expanding automotive electronic systems." *IEEE Computer, vol. 35 (1)* (2002): 88-93.
- Maurer, Markus, et al. Autonomous driving: technical legal and social aspects. Springer Publishing Company Incorporated, 2016.
- Munir, Arslan. "Safety Assessment and Design of Dependable Cybercars: For today and the future." *IEEE Consumer Electronics Magazine* 6.2 (2017): 69-77.
- Pateras, Steve, and Ting-Pu Tai. "Automotive semiconductor test." 2017 International Symposium on VLSI Design, Automation and Test (VLSI-DAT). IEEE, 2017.
- Ruano, O., A. Maestro, and P. Reviriego. "A methodology for automatic insertion of selective TMR in digital circuits affected by SEUs." IEEE Transactions on Nuclear Science 56.4 (2009): 2091-2102.
- Wang, Laung-Terng, Cheng-Wen Wo, and Xiaoqing Wen. "VLSI test principles and architectures: design for testability." (2006).

