

# **Antmicro**

**Topwrap** 

# **DOCUMENTATION**

| 1 | Introduction to Topwrap                                                                                                                                                                                                | 1                       |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| 2 | <ul> <li>2.1 1. Install required system packages</li></ul>                                                                                                                                                             | 2<br>2<br>2<br>3        |
| 3 | 3.1 Design overview                                                                                                                                                                                                    | <b>4</b><br>4<br>5<br>8 |
| 4 | Advanced options14.1 Creating block designs in the GUI4.2 Command Line Interface (CLI)                                                                                                                                 | 1                       |
| 5 | Sample projects       1         5.1 Embedded GUI       1         5.2 Constant       1         5.3 Inout       1         5.4 Hierarchy       1         5.5 PWM       1         5.6 HDMI       1         5.7 SoC       2 | 5<br>6<br>8<br>9        |
| 6 | Creating a design26.1 Design description26.2 IP description files26.3 Interface description files26.4 Resource path syntax2                                                                                            | 2<br>5<br>8             |
| 7 | Configuration37.1 Configuration file location37.2 Configuration precedence37.3 Available config options3                                                                                                               | 1                       |
| 8 | Constructing, configuring and loading repositories  8.1 Using the open source IP cores library with Topwrap                                                                                                            |                         |

| 9         | Interconnect generation                                                                                                        | 35        |
|-----------|--------------------------------------------------------------------------------------------------------------------------------|-----------|
|           | 9.1 Format                                                                                                                     |           |
| 10        | Using FuseSoC for automation                                                                                                   | 39        |
|           |                                                                                                                                | 39        |
|           | 10.2 Additional build options                                                                                                  |           |
|           | 10.4 Synthesis                                                                                                                 |           |
| 11        | Setup                                                                                                                          | 41        |
| 12        | Code style                                                                                                                     | 42        |
|           | 12.1 Lint with nox                                                                                                             | 42        |
|           | 12.2 Lint with pre-commit                                                                                                      |           |
|           | 12.3 Tools                                                                                                                     | 43        |
| 13        | Tests                                                                                                                          | 44        |
|           | 13.1 Test execution                                                                                                            |           |
|           | 13.2 Test coverage                                                                                                             |           |
| 14        | Wrapper                                                                                                                        | 46        |
| 15        | IPWrapper class                                                                                                                | 47        |
|           |                                                                                                                                |           |
| 16        | IPConnect class                                                                                                                | 49        |
| 17        | ElaboratableWrapper class                                                                                                      | 54        |
| 18        | Wrapper Port                                                                                                                   | 55        |
| 19        | FuseSocBuilder                                                                                                                 | 57        |
| 20        | Interface Definition                                                                                                           | 59        |
| <b>21</b> | Config                                                                                                                         | 60        |
| <b>22</b> | Deducing interfaces                                                                                                            | 61        |
|           | 22.1 Step 1 - splitting ports into subsets                                                                                     |           |
|           | <ul><li>22.2 Step 2 - matching ports with interface signal names</li><li>22.3 Step 3 - inferring interface direction</li></ul> |           |
|           | 22.4 Step 4 - computing interface matching score                                                                               |           |
| 00        |                                                                                                                                |           |
| 23        | Validation of design 23.1 Tests for validation checks                                                                          | <b>64</b> |
| 24        | Examples                                                                                                                       | 70        |
| 25        | Future planned enhancements in Topwrap                                                                                         | 71        |
|           | 25.1 Library of open-source cores                                                                                              |           |
|           | 25.2 Support for hierarchical block designs in Topwrap's GUI                                                                   | 71        |
|           | 25.3 Support for parsing SystemVerilog sources                                                                                 | 71        |

| 26 Other possible improvements |                                                     |  |    |  |
|--------------------------------|-----------------------------------------------------|--|----|--|
|                                | 26.1 Ability to produce top-level wrappers in VHDI  |  | 72 |  |
|                                | 26.2 Bus management                                 |  |    |  |
|                                | 26.3 Improve the process of recreating a design fro |  |    |  |
|                                | 26.4 Deeper integration with other tools            |  |    |  |
|                                | 26.5 Provide a way to parse HDL sources from the    |  |    |  |
| <b>27</b>                      | 27 Using KPM iframes inside docs                    |  | 74 |  |
|                                | 27.1 Usage                                          |  | 74 |  |
|                                | 27.2 Tests                                          |  |    |  |
| 28                             | 28 Examples for Internal Representation             |  | 76 |  |
|                                | 28.1 Simple                                         |  | 76 |  |
|                                | 28.2 Interface                                      |  | 76 |  |
|                                | 28.3 Hierarchical                                   |  | 77 |  |
|                                | 28.4 Interconnect                                   |  |    |  |
|                                | 28.5 Other                                          |  |    |  |
| 29 IP-XACT format              |                                                     |  | 78 |  |
|                                | 29.1 General observations                           |  | 78 |  |
|                                | 29.2 Simple example                                 |  | 82 |  |
|                                | 29.3 Interface example                              |  |    |  |
|                                | 29.4 Hierarchical example                           |  |    |  |
|                                | 29.5 Interconnect example                           |  | 88 |  |
|                                | 29.6 Other features                                 |  | 90 |  |
|                                | 29.7 Conclusion                                     |  |    |  |
| In                             | Index                                               |  | 91 |  |

# INTRODUCTION TO TOPWRAP



Topwrap leverages modularity to enable the reuse of design blocks across different projects, facilitating the transition to automated logic design. It provides a standardized approach for organizing blocks into various configurations, making top-level designs easier to parse and process automatically.

As a tool, Topwrap makes it *straightforward to build* complex and *synthesizable designs* by generating a design file. The combination of *GUI and CLI-based* configuration options provides for fine-tuning possibilities. Packaging multiple files is accomplished by including them in a *custom user repository*, and an internal API enables repository creation using Python.



**CHAPTER** 

**TWO** 

## **INSTALLING TOPWRAP**

# 2.1 1. Install required system packages

**Warning:** The script below requires root privileges as it directly interfaces with your filesystem and package manager.

Running scripts and executables as root without first verifying their contents can pose significant security risks. Always ensure their integrity and source before execution.

# 2.2 2. Install the Topwrap user package

**Recommended**: Use pipx to directly install Topwrap as a user package:

```
pipx install "topwrap[parse]@git+https://github.com/antmicro/topwrap"
```

If you can't use pipx, you can use regular pip instead. It may be necessary to do it in a Python virtual environment, such as venv:

```
python3 -m venv venv
source venv/bin/activate
pip install "topwrap[parse]@git+https://github.com/antmicro/topwrap"
```



# 2.3 3. Verify the installation

Make sure that Topwrap was installed correctly and is available in your shell:

This should print out the help string with Topwrap subcommands listed out.

## See also:

If you want to contribute to the project, check the *Developer's setup guide* for more information.

**CHAPTER** 

**THREE** 

## **GETTING STARTED**

The purpose of this chapter is to provide a step by step guide on how to create a simple design with Topwrap. All the necessary files needed to follow this guide are in the examples/getting\_started\_demo directory.

#### **Important**

If you haven't installed Topwrap yet, go to the *Installation chapter* and make sure to install the additional dependencies for topwrap parse.

# 3.1 Design overview

We are going to create a design that will be visually represented in an interactive GUI, as seen below.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

It consists of two cores: simple\_core\_1 and simple\_core\_2 that connect to each other and to an external input/output.

**Note:** Metanodes are always utilized in designs to represent external input/output ports, module hierarchy ports or constant values. They can be found in the "Metanode" section.

# 3.2 Parsing Verilog files

The first step when creating designs is to parse Verilog files into IP core description YAMLs that are understood by Topwrap.

The verilogs directory contains two Verilog files, simple\_core\_1.v and simple\_core\_2.v.

To generate the IP core descriptions from these Verilog files run:

topwrap parse verilogs/{simple\_core\_1.v,simple\_core\_2.v}



Topwrap will generate two files simple\_core\_1.yaml and simple\_core\_2.yaml that represent the corresponding Verilog files.

# 3.3 Building designs with Topwrap

# 3.3.1 Creating the design

The generated IP core YAMLs can be loaded into the GUI, using:

topwrap gui simple\_core\_1.yaml simple\_core\_2.yaml

The loaded IP cores can be found in the IPcore section:





With these IP cores and default metanodes, you can easily create designs by dragging and connecting cores.

Let's make the design from the demo in the *introduction*.





**Note:** You can change the name of an individual node by right clicking on it and selecting rename. This is useful when creating multiple instances of the same IP core.

You can save the project in the *Design Description* format, which is used by Topwrap to represent the created design.

To do this, select the graph button and select Save file.





**Note:** The difference between Save file and Save graph file lies in which format is used for saving.

Save file will save the design description in the YAML format which Topwrap uses.

Save graph file will save the design in the graph JSON format which the GUI uses. You should only choose this one if you have a specific custom layout of the nodes in the design and you want to save it.

## 3.3.2 Generating Verilog in the GUI

You can generate Verilog from the design created in the previous section if you have the example running as described in the previous section. On the top bar, these four buttons are visible:



- 1. Save/Load designs.
- 2. Toggle the node browser.
- 3. Validate the design.
- 4. Build the design. If it does not contain errors, a top module will be created in the directory where topwrap gui was run.

## 3.4 Command-line flow

## 3.4.1 Creating designs

The manual creation of designs requires familiarity with the *Design Description* format.

First, include all the IP core files needed in the ips section.

```
ips:
    simple_core_1:
        file: file:simple_core_1.yaml
        simple_core_2:
        file: file:simple_core_2.yaml
```

Here, the name of the node is declared, and the IP core simple\_core\_1.yaml is named simple\_core\_1 in the GUI.

Now we can start creating the design under the design section. The design doesn't have any parameters set, so we can skip this part and go straight into the ports section. In there, the connections between IP cores are defined. In the demo example, there is only one connection - between simple\_core\_1 and simple\_core\_2.

In our design, it is represented like this:



```
design:
   ports:
     simple_core_2:
     a:
     - simple_core_1
     - z
```

Notice that input is connected to output. All that is left to do is to declare the external connections to metanodes, like this:

Now connect them to IP cores.

```
design:
    ports:
        simple_core_1:
        clk: clk
        rst: rst
        simple_core_2:
        a:
        - simple_core_1
        - z
        c: Output_c
        y: Output_y
```

The final design:

```
ips:
    simple_core_1:
        file: file:simple_core_1.yaml
    simple_core_2:
        file: file:simple_core_2.yaml

design:
    ports:
        simple_core_1:
        clk: clk
        rst: rst
        simple_core_2:
        a:
        - simple_core_1
        - z
        c: Output_c
        y: Output_y
```

(continues on next page)



(continued from previous page)

```
external:
  ports:
  in:
  - rst
  - clk
  out:
  - Output_y
  - Output_c
```

## 3.4.2 Generating Verilog top files

#### Info

Topwrap uses Amaranth for generating Verilog top files.

To generate the top file, use topwrap build and provide the design. To do this, ensure you are in the examples/getting\_started\_demo directory and run:

```
topwrap build --design {design_name.yaml}
```

Where {design\_name.yaml} is the design saved at the end of the previous section. This will generate a top.v Verilog top wrapper in the specified build directory (./build by default).

## 3.4.3 Synthesis & FuseSoC

You can additionally generate a *FuseSoC core* file during topwrap build to automate further synthesis and implementation by simply adding the -f (--fuse) option.

**CHAPTER** 

**FOUR** 

## **ADVANCED OPTIONS**

This chapter builds upon the content covered in the *Getting started* chapter. If you have not yet reviewed it, we recommend doing so before proceeding.

# 4.1 Creating block designs in the GUI

Upon successfully connecting to the server, Topwrap will generate and transmit a specification describing the structure of the selected IP cores. If the -d option is specified, the design will be displayed in the GUI. The following content is based on the PWM example located in examples/pwm. From this point, you can create or modify designs by:

• adjusting the parameter values of IP cores. Each node includes input fields where you can specify parameter values (default values are automatically assigned when an IP core is added to the block design):





Parameter values can be specified as integers in various bases (e.g., 0x28, 40, or 0b101000) or as arithmetic expressions, which will be evaluated later (e.g., (AXI\_DATA\_WIDTH + 1) / 4 is a valid expression, provided a parameter named AXI\_DATA\_WIDTH exists in the same IP core). Additionally, parameter values can be written in Verilog format (e.g., 8'b00011111 or 8'h1F), in which case they will be interpreted as fixed-width bit vectors

• connecting the ports and interfaces of IP cores. Only connections between ports or interfaces of matching types are allowed. This is automatically validated by the GUI, which uses the type information from the loaded specification. As a result, the GUI will prevent users from making invalid connections (e.g., connecting AXI4 with AXI4Lite, or connecting a port to an interface). A green line will indicate a valid connection, while a red line will indicate an invalid one:





• specifying external ports or interfaces in the top module. To do this, add the appropriate External Input, External Output, or External Inout metanodes, and establish connections between these metanodes and the desired ports or interfaces. Ensure that the name of the external port or interface is updated in the textbox within the selected metanode. For example, in the case where the output pwm port of the litex\_pwm\_top IP core is external to the generated top module, the external port name should be set to ext\_pwm, as shown below:



An example block design in the Topwrap GUI for the PWM project may look like this:



**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

**Important:** With each graph change, Topwrap will save the current dataflow to ensure it's not lost, e.g. during an accidental page refresh. The file is located at \$XDG\_DATA\_HOME/topwrap/dataflow\_latest\_save.json.

More information about this example can be found here

# 4.2 Command Line Interface (CLI)

Topwrap has a couple of CLI only functions that expand on the functionality offered by the GUI.

## 4.2.1 Generating IP core description YAMLs

You can use Topwrap to generate IP core description YAMLs from HDL sources for use in your own project.yaml. To learn more about project and core YAMLs, check the *Design description* and *IP description files*.

```
python -m topwrap parse HDL_FILES
```

In HDL source files, ports that belong to the same interface (e.g. wishbone or AXI) often have a common prefix, which corresponds to the interface name. If the naming convention is followed in the HDL sources, Topwrap can also divide ports into user-specified interfaces, or automatically deduce interface names when generating YAML files:

```
python -m topwrap parse --iface wishbone --iface s_axi HDL_FILES
python -m topwrap parse --iface-deduce HDL_FILES
```

For help, use:

```
python -m topwrap [build|gui|parse] --help
```

**FIVE** 

## SAMPLE PROJECTS

These projects demonstrate how to use Topwrap on a practical level, with examples based on a variety of useful designs.

## 5.1 Embedded GUI

This section extensively uses an embedded version of Topwrap's GUI to visualize the design of all the examples.

You can use it to explore designs, while adding new blocks, connections, nodes and hierarchies.

The features that require direct connection with Topwrap's backend are not implemented in this demo version, including:

- saving and loading data in .yaml files
- · building designs
- verifying designs

**Tip:** Don't forget to use the "Enable fullscreen" button if the viewport is too small.



## 5.2 Constant

#### Link to source

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

This example shows how to assign a constant value to a port in an IP core. You can see it in the GUI by using the interactive preview functionality. It is also visible in the description file (project.yaml).



**Tip:** You can find the constant node blueprint in the nodes browser within the Metanode section.

## 5.2.1 Usage

Switch to the subdirectory with the example:

cd examples/constant

Generate the HDL source:

make generate

## 5.3 Inout

#### Link to source

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

This example showcases the usage of an inout port and its representation in the GUI.

**Tip:** An inout port is marked in the GUI by a green circle without a directional arrow inside.

The design consists of 3 modules: input buffer ibuf, output buffer obuf, and bidirectional buffer ibuf. Their operation can be described as:

- the input buffer is a synchronous D-type flip flop with an asynchronous reset
- the output buffer is a synchronous D-type flip flop with an asynchronous reset and an output enable, which sets the output to a high impedance state (Hi-Z)
- the inout buffer instantiates 1 input and 1 output buffer. The input of the ibuf and output of the obuf are connected with an inout wire (port).

## 5.3.1 Usage

Switch to the subdirectory with the example:

cd examples/inout

Install the required dependencies:

pip install -r requirements.txt

To generate the bitstream for Zynq, use:



make

To generate only the HDL sources use:

make generate

#### **User repository**

#### Link to source

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

This example presents the structure of a user repository containing prepackaged IP cores with sources and custom interface definitions.

Elements of the repo directory can be easily reused in different designs by linking to them from the config file or in the CLI.

#### See also:

For more information about user repositories see *this chapter*.

**Tip:** As other components of the design are automatically imported from the repository, it's possible to load the entire example by specifying the design file:

topwrap gui -d project.yml

## 5.3.2 Usage

Navigate to the /examples/user\_repository/ directory and run:

topwrap gui -d project.yml

#### **Expected result**

Topwrap will load two cores from the cores directory, using the interface from the interfaces directory.

In the Nodes browser under IPcore, two loaded cores: core1 and core2, should be visible.



## 5.4 Hierarchy

#### Link to source

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

This example shows how to create a hierarchical design in Topwrap, including a hierarchy that contains IP cores as well as other nested hierarchies.

Check out project.yaml to learn how the above design translates to a design description file

#### See also:

For more information, see the section on *Hierarchies*.

**Tip:** Hierarchies are represented in the GUI by nodes with a green header. To display inner designs, click the Edit subgraph option from the context menu.

To exit from the hierarchy subgraph, use the back arrow button on the top left. To add a new hierarchy node, use the New Graph Node option in the node browser.

## 5.4.1 Usage

This example contains the user repository (repo directory) and a configuration file for Topwrap (topwrap.yaml). It can be loaded by entering the examples directory, and running:

topwrap gui -d project.yaml

#### **5.5 PWM**

#### Link to source

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

**Tip:** The IP core in the center of the design (axi\_axil\_adapter) showcases how IP cores with overridable parameters are represented in the GUI.

This is an example of an AXI-mapped PWM IP core that can be generated with LiteX, connected to the ZYNQ Processing System. The core uses the AXILite interface, so a AXI -> AXILite converter is needed. You can access its registers starting from address 0x4000000 (the base address of AXI\_GP0 on ZYNQ). The generated signal can be used in a FPGA or connected to a physical port on a board.



**Note:** To connect I/O signals to specific FPGA pins, you must use mappings in a constraints file. See zynq.xdc used in the setup and modify it accordingly.

## 5.5.1 Usage

Switch to the subdirectory with the example:

cd examples/pwm

Install the required dependencies:

pip install -r requirements.txt

**Note:** In order to generate a bitstream, install Vivado and add it to the PATH.

To generate bitstream for Zynq, use:

make

To generate HDL sources without running Vivado, use:

make generate

## **5.6 HDMI**

## Link to source

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

This is an example of how to use Topwrap to build a complex and synthesizable design.

## 5.6.1 Usage

Switch to the subdirectory with the example:

cd examples/hdmi

Install the required dependencies:

pip install -r requirements.txt

Note: In order to generate a bitstream, install Vivado and add it to the PATH.



## Generate bitstream for desired target

Snickerdoodle Black:

make snickerdoodle

Zyng Video Board:

make zvb

To generate HDL sources without running Vivado, use:

make generate

## 5.7 SoC

#### Link to source

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

This is an example of how to use Topwrap to build a synthesizable SoC design. The SoC contains a VexRiscv core, data and instruction memory, UART and an interconnect that ties all the components together.

## 5.7.1 Usage

Switch to the subdirectory with the example:

cd examples/soc

Install the required dependencies:

sudo apt install git make g++ ninja-build gcc-riscv64-unknown-elf bsdextrautils

**Note:** To run the simulation, you need:

verilator

To create and load the bitstream, use:

- Vivado (preferably version 2020.2).
- openFPGALoader (branch)

Generate HDL sources:

make generate

Build and run the simulation:



make sim

The expected waveform generated by the simulation is shown in expected-waveform.svg. Generate the bitstream:

make bitstream

## **CREATING A DESIGN**

This chapter explains how to create a design in Topwrap, including a detailed overview of how Topwrap design files are structured.

# 6.1 Design description

To create a complete and fully synthesizable design, a design file is needed. It is used for:

- specifying interconnects and IP cores
- setting parameter values and describing hierarchies for the project
- connecting the IPs and hierarchies
- picking external ports (those which will be connected to the physical I/O).

You can see example design files in the examples directory. The structure of the design file is shown below:

```
ips:
  # specify relations between IPs instance names in the
 # design yaml and IP cores description YAMLs
 {ip1_instance_name}:
    file: {resource_path} # see "Resource path syntax" section for more_
→information
  . . .
design:
 name: {design_name} # optional name of the toplevel
 hierarchies:
      # see "Hierarchies" below for a detailed description of the format
 parameters: # specify IP parameter values to be overridden
    {ip_instance_name}:
      {parameters_name} : {parameters_value}
 ports:
    # specify the incoming ports connections of an IP named `ip1_name`
    {ip1_name}:
      {port1_name} : [{ip2_name}, {port2_name}]
```

(continues on next page)



(continued from previous page)

```
# specify the incoming ports connections of a hierarchy named `hier_name`
    {hier_name}:
      {port1_name} : [{ip_name}, {port2_name}]
    # specify the external port connections
    {ip_instance_name}:
      {port_name} : ext_port_name
  interfaces:
    # specify the incoming interface connections of the `ip1_name` IP
    {ip1_name}:
      {interface1_name} : [{ip2_name}, {interface2_name}]
    # specify the incoming interface connections of the `hier_name` hierarchy
    {hier_name}:
      {interface1_name} : [{ip_name}, {interface2_name}]
    # specify the external interface connections
    {ip_instance_name}:
      {interface_name} : ext_interface_name
  interconnects:
    # see the "Interconnect generation" page for a detailed description of the_
→format
external: # specify the names of external ports and interfaces of the top module
 ports:
    out:
      - {ext_port_name}
    inout:
      - [{ip_name/hierarchy_name, port_name}]
  interfaces:
    in:
      - {ext_interface_name}
    # note that `inout: ` is invalid in the interfaces section
```

inout ports are handled differently than the in and out ports. When an IP has an inout port or when a hierarchy has an inout port specified in its external.ports.inout section, it must be included in the external.ports.inout section of the parent design. It is required to specify the name of the IP/hierarchy and the port name that contains it. The name of the external port is identical to the one in the IP core. In case of duplicate names, a suffix \$n is added (where n is a natural number) to the name of the second and subsequent duplicate names. inout ports cannot be connected to each other.

The design description YAML format allows for creating hierarchical designs. In order to create a hierarchy, add its name as a key in the design section and describe the hierarchy design "recursively" by using the same keys and values (ports, parameters etc.) as in the top-level design (see above). Hierarchies can be nested recursively, which means that you can create a



hierarchy inside another one.

Note that IPs and hierarchies names cannot be duplicated on the same hierarchy level. For example, the design section cannot contain two identical keys, but it is possible to have ip\_name key in this section and ip\_name in the design section of a separate hierarchy.

#### 6.1.1 Hierarchies

Hierarchies allow for creating designs with subgraphs in them. The subgraphs can contain multiple IP cores and other subgraphs, allowing for the creation of nested designs in Topwrap.

#### 6.1.2 Format

Hierarchies are specified in the *design description*. The hierarchies key must be a direct descendant of the design key.

The format is as follows:

```
hierarchies:
    {hierarchy_name_1}:
      ips: # ips that are used on this hierarchy level
        {ip_name}:
          . . .
      design:
        parameters:
        ports: # ports connections internal to this hierarchy.
          # note that also you have to connect port to it's external port,
→equivalent (if exists).
          {ip1_name}:
              {port1_name} : [{ip2_name}, {port2_name}]
              {port2_name} : {port2_external_equivalent} # connection to external_
→port equivalent. Note that it has to be the parent port.
        hierarchies:
          {nested_hierarchy_name}:
            # structure here will be the same as for {hierarchy_name_1}
      external:
        # external ports and/or interfaces of this hierarchy; these can be
        # referenced in the upper-level `ports`, `interfaces` or `external`_
⇔section
        ports:
              - {port2_external_equivalent}
    {hierarchy_name_2}:
```

A more complex example of a hierarchy can be found in the examples/hierarchy directory.



# 6.2 IP description files

Every IP wrapped by Topwrap needs a description file in the YAML format.

The ports of an IP should be placed in the global signals key, followed by the direction - in, out or inout. The module name of an IP should be placed in the global name key, and it should be consistent with the definition in the HDL file.

As an example, this is the description of ports in the Clock Crossing IP:

The previous example can be used with any IP. However, in order to benefit from connecting entire interfaces simultaneously, the ports must belong to a named interface as in this example:

```
#file: axis_width_converter.yaml
name: axis_width_converter
interfaces:
    s_axis:
        type: AXIStream
        mode: subordinate
        signals:
            in:
                TDATA: [s_axis_tdata, 63, 0]
                TKEEP: [s_axis_tkeep, 7, 0]
                TVALID: s_axis_tvalid
                TLAST: s_axis_tlast
                TID: [s_axis_tid, 7, 0]
                TDEST: [s_axis_tdest, 7, 0]
                TUSER: s_axis_tuser
            out:
                TREADY: s_axis_tready
    m_axis:
        type: AXIStream
        mode: manager
        signals:
                TREADY: m_axis_tready
            out:
                TDATA: [m_axis_tdata, 31, 0]
                TKEEP: [m_axis_tkeep, 3, 0]
                TVALID: m_axis_tvalid
                TLAST: m_axis_tlast
                TID: [m_axis_tid, 7, 0]
```

(continues on next page)



(continued from previous page)

The names s\_axis and m\_axis will be used to group the selected ports. Each signal in an interface has a name which must match with the signal that it is connected to, for example TDATA: port\_name must connect to TDATA: other\_port\_name.

To speed up the generation of YAMLs, Topwrap's parse command (see *Generating IP core description YAMLs*) can be used to generate YAMLs from HDL source files.

#### 6.2.1 Port widths

You can specify the port width in the following format:

```
signals:
    in:
        - [port_name, upper_limit, lower_limit]
```

- port\_name name of the port.
- upper\_limit and lower\_limit define the bit range, where [upper\_limit, lower\_limit] determines the number of bits for the port (e.g. [63, 0] for 64 bits).

As an example:

```
signals:
    in:
        - [gpio_io_i, 31, 0] # 32 bits
```

If the bit range is omitted, as in the example below, then the default width of port\_name is 1 bit.

```
signals:
    in:
        port_name
```

You can also specify the signal width within interfaces.

• TDATA is assigned to s\_axis\_tdata and is 64 bits wide, defined by [63, 0].



• TVALID is assigned to s\_axis\_tvalid and, without a specified range, defaults to 1 bit.

#### 6.2.2 Parameterization

Port widths don't have to be hardcoded, as parameters can describe an IP core in a generic way, and values specified in IP core YAMLs can be overridden in a design description file (see *Design description*).

```
parameters:
    DATA_WIDTH: 8
    KEEP_WIDTH: (DATA_WIDTH+7)/8
    ID_WIDTH: 8
    DEST_WIDTH: 8
    USER_WIDTH: 1
interfaces:
    s_axis:
        type: AXI4Stream
        mode: subordinate
        signals:
            in:
                TDATA: [s_axis_tdata, DATA_WIDTH-1, 0]
                TKEEP: [s_axis_tkeep, KEEP_WIDTH-1, 0]
                TID: [s_axis_tid, ID_WIDTH-1, 0]
                TDEST: [s_axis_tdest, DEST_WIDTH-1, 0]
                TUSER: [s_axis_tuser, USER_WIDTH-1, 0]
```

The parameter values can be integers or math expressions.

## 6.2.3 Port slicing

Ports can be sliced for using some parts of the port as a signal that belongs to a defined interface.

As an example: Port m\_axi\_bid of the IP core is 36 bits wide. Use bits 23..12 as the BID signal of the m\_axi\_1 AXI manager

```
m_axi_1:
    type: AXI
    mode: manager
    signals:
        in:
        BID: [m_axi_bid, 35, 0, 23, 12]
```



## **6.3** Interface description files

Topwrap can use predefined interfaces, as illustrated in YAML files that come packaged with the tool. The currently supported interfaces are AXI3, AXI4, AXI Lite, AXI Stream and Wishbone.

An example file looks as follows:

```
name: AXI4Stream
port_prefix: AXIS
signals:
    # The convention assumes the AXI Stream transmitter (manager) perspective
    required:
        out:
            TVALID: tvalid
            TDATA: tdata
            TLAST: tlast
        in:
            TREADY: tready
    optional:
        out:
            TID: tid
            TDEST: tdest
            TKEEP: tkeep
            TSTRB: tstrb
            TUSER: tuser
            TWAKEUP: twakeup
```

The name of an interface must be unique.

Signals are either required or optional, and their direction is described from the perspective of the manager (i.e. the direction of signals in the subordinate are flipped). Note that clock and reset are not included as these are usually inputs to both the manager and subordinate, so they are not supported in the interface specification. Every signal is a key-value pair, where the key is a generic signal name (normally taken from the interface specification) and used to identify it in other parts of Topwrap (i.e. IP core description files), and the value is a regex used to deduce which port defined in the HDL sources represents this signal.

#### 6.3.1 Interface deduction

During *IP core parsing*, you can use the --iface-deduce flag to enable automatic pairing of raw ports from HDL sources to interface signals.

This feature matches signal regexes from all available interface descriptions with raw port names of the IP core in order to discover possible interface instances. The pairing is performed on port names that are transformed to lowercase and have the common port\_prefix removed, which means that the regexes must also be written in lowercase.



## 6.3.2 Interface compliance

During the *build process*, an optional verification of whether the interface instances used in IP cores are compliant with their respective descriptions can be enabled. The verification consists of checking in the instance if:

- all signals designated as required in the description are included.
- no additional signals beyond those defined in the description are included.

This feature is controlled by the --iface-compliance CLI flag or the force\_interface\_compliance key in the *configuration file* and is turned off by default.

## 6.4 Resource path syntax

Fields specified in the YAML file as a "resource path" support extended functionality and have their own specific syntax.

This field type is used for example in the *Design Description* for specifying an IP Core description location:

```
ips:
   ip_inst_name:
    file: {resource path}
...
```

The syntax is as follows:

```
SCHEME[ARG1 | ARG2...]:SCHEME_PATH
```

- SCHEME is the scheme of this path (e.g. get for remote resources)
- ARGS are |-separated positional arguments for the specific scheme (e.g. the user repo name for the repo scheme)
  - If there are no arguments to supply you can omit the square brackets entirely
- SCHEME\_PATH is the path to the resource interpreted by the specific scheme (e.g. the URL for the get scheme)

#### 6.4.1 Available schemes

- file
  - SCHEME\_ARGS: None
  - SCHEME\_PATH: A filesystem path relative from the currently edited YAML file to the resource
- repo
  - SCHEME\_ARGS: Repository name
  - SCHEME\_PATH: A path from the root of the user repository given by the name

• get



- SCHEME\_ARGS: None
- SCHEME\_PATH: The URL address of the remote resource. Only http(s):// URLs are currently supported.

## 6.4.2 Examples

```
file:./my_directory/file.txt
```

A path to the file on the filesystem.

```
repo[builtin]:cores/axi_protocol_converter/core.yaml
```

This loads the axi\_protocol\_converter core located in the builtin user repository.

```
repo[my_repo]:res.txt
```

This loads the res.txt file inside the my\_repo loaded user repository.

```
\verb|get:https://raw.githubusercontent.com/antmicro/topwrap/refs/heads/main/pyproject.| \\ \rightarrow toml \\
```

This loads the remote resource. When necessary, it's automatically downloaded into a temporary directory.

**SEVEN** 

## CONFIGURATION

# 7.1 Configuration file location

The configuration file must be located in one of the following locations:

```
topwrap.yaml
~/.config/topwrap/topwrap.yaml
~/.config/topwrap/config.yaml
```

## 7.2 Configuration precedence

When multiple configuration files are present, the options are evaluated and overridden based on the location of the configuration file. The precedence, from highest to lowest, is as follows:

- topwrap.yaml in the current working directory
- ~/.config/topwrap/topwrap.yaml (user-specific configuration)
- ~/.config/topwrap/config.yaml (fallback configuration)

For example, if force\_interface\_compliance is set to true in ~/.config/topwrap/config.yaml but overridden to false in topwrap.yaml, the latter value will take precedence when running Topwrap in the directory containing topwrap.yaml.

## 7.2.1 Merging strategies for configuration options

Different configuration options use different merging strategies when multiple configuration files are combined:

- Override (e.g. force\_interface\_compliance): The value from the higher-precedence file completely replaces the value in lower-precedence files.
- Merge (e.g. repositories): Values from all configuration files are merged. For example, repositories defined in ~/.config/topwrap/topwrap.yaml are combined with repositories defined in topwrap.yaml.

# 7.3 Available config options

The configuration file for Topwrap provides the following options:

• force\_interface\_compliance

Type: BooleanDefault: false

- Merging strategy: Override

This option enforces compliance with interface definitions when parsing HDLs.

For more details, refer to *Interface compliance*.

- repositories
  - Type: Dictionary of name: path
  - Merging strategy: Merge
  - Specifies repositories to load, with each repository defined as an entry in which:
    - \* The key is the name of the repository.
    - \* The value is the *resource path* to the repository.
  - Example of specifying multiple repositories:

```
repositories:
  name_of_repo: file:path_to_repo
  another_repo: file:/absolute/path/to/repo
```

Repositories are used to package and load multiple IP cores and custom interfaces.

For more information, refer to *User repositories*.

## 7.3.1 Example configuration file

Here is a sample configuration file used in the *hierarchy example* 

```
force_interface_compliance: true
repositories:
   my_repo: file:./repo
```

# CONSTRUCTING, CONFIGURING AND LOADING REPOSITORIES

By using Topwrap repositories, you can package and load multiple IP cores along with custom interfaces. You can specify the repositories to be loaded each time Topwrap runs by listing them in a *configuration file*.

Topwrap provides an internal API for constructing repositories in Python.

The structure of the repository is as follows:

```
path_to_repository/
|---cores
| |---ipcore1
| | | |--srcs
| | | | file1.v
| | file1.yaml
| |
| |---ipcore2
| | |--srcs
| | | file2.v
| | file2.yaml
|---interfaces(Optional)
| iface1.yaml
| iface2.yaml
```

Each repository has two main directories: cores and interfaces. Inside cores, each core has its own directory with a description file and the subdirectory srcs where Verilog/VHDL files are stored. The interfaces directory is optional, and contains *interface description files*.

A sample user repository can be found in examples/user repository.

# 8.1 Using the open source IP cores library with Topwrap

Topwrap comes with built-in support for an extensive library of open source IP cores available through the FuseSoC package manager, which also serves as a build system. This library offers a wide range of reusable IP cores for various applications, enabling easy integration into Topwrap projects. Topwrap simplifies the process of accessing, downloading, and packaging these IP cores, making them readily available for local use in your designs.

To include an IP core from the open source library, there are two methods:

1. **Select the Desired Core**: Browse the available cores (cores export artifact).



2. **Download and build all available cores**: Use Topwrap's package management command:

nox -s package\_cores

This will download and parse all the cores from Fusesoc into build/fusesoc\_workspace/build/export/cores/, making them accessible from within Topwrap.

You can learn more about Topwrap integration with FuseSoC here

**CHAPTER** 

NINE

# INTERCONNECT GENERATION

Interconnects enable the connection of multiple interfaces in a many-to-many topology, as opposed to the traditional one-to-one manager-subordinate connection. This approach facilitates data transmission between multiple IP cores over a single interface, with the interconnect serving as an middle-man.

Warning: Interconnect generation is an experimental feature.

Currently, creating and showing them is not possible in the Topwrap GUI.

Each manager can communicate with any subordinate connected to the interconnect. Every connected subordinate must be assigned a predefined address range, allowing the interconnect to route data based on the address specified by the manager.

A typical interconnect topology diagram is shown below.





In order to generate an interconnect, you have to describe its configuration in the *Design description* under the interconnects key in the following format, as specified below:



# 9.1 Format

The interconnects key must be a direct descendant of the design key in the *Design description*.

```
interconnects:
 {interconnect1_name}:
    # Specify clock and reset to drive the interconnect with
    clock: [{ip_name, clk_port_name}]
    reset: [{ip_name, rst_port_name}]
    # Alternatively you can specify a connection to an external port of this.
→design:
   # clock: ext_clk_port_name
    # reset: ext_rst_port_name
    # Specify the interconnect type.
    # See the "Supported interconnect types" section below for available types
    # and their characteristics
    type: {interconnect_type}
    # custom parameter values for the specific interconnect type
    parameters:
      {parameters_name1}: parameters_value1
    # specify managers and their interfaces connected to the bus
    managers:
      {manager1_name}:
        - {manager1_interface1_name}
        . . .
    # specify subordinates, their interfaces connected to the bus and their bus_
→parameters
    subordinates:
      {subordinate1_name}:
        {subordinate1_interface1_name}:
          # requests in address range [address, address+size) will be routed to_
→this interface
          address: {start_address}
          size: {range_size}
      . . .
```



# 9.2 Supported interconnect types

# 9.2.1 wishbone\_roundrobin

This interconnect only supports Wishbone interfaces for managers and subordinates. It supports multiple managers, but only one of them can drive the bus at a time (i.e. only one transaction can be happening on the bus at any given moment). A round-robin arbiter decides which manager can currently drive the bus.

#### **Parameters**

- addr\_width bit width of the address line (addresses access data\_width-sized chunks)
- data\_width bit width of the data line
- granularity access granularity the smallest unit of data transfer that the interconnect can transfer. Must be: 8, 16, 32, 64
- features optional, list of optional wishbone signals, can contain: err, rty, stall, lock, cti, bte

# **Known limitations**

The currently known limitations are:

- only word-sized addressing is supported (in other words consecutive addresses can only access word-sized chunks of data)
- crossing clock domains, down-converting (initiating multiple transactions on a narrow bus per one transaction on a wider bus) and up-converting are not supported

**CHAPTER** 

TEN

# USING FUSESOC FOR AUTOMATION

Topwrap uses the FuseSoC package manager and build tools for HDL code to automate project generation and the build process. When topwrap build is used with the --fuse option, it generates a FuseSoC .core file along with the top-level wrapper.

# 10.1 Default tool for synthesis, bitstream generation and programming the FPGA

Topwrap assumes that you're using Vivado. You can change the default tool to something other than Vivado by modifying the generated .core file.

# 10.2 Additional build options

To enable .core file generation, supply the --fuse/-f flag to Topwrap build:

```
topwrap build -d design.yaml --fuse
```

If you have any additional directories with HDL sources or constraint files required for synthesis, you can specify them using the --sources/-s option. Sources from these directories get appended to the filesets.rtl.files entry in the generated FuseSoC .core file.

```
topwrap build -d design.yaml -f --sources ./srcs_v -s ./srcs_vhd
```

If you're targeting a specific FPGA chip, you can additionally specify its number using the --part/-p option.

The supplied part number is passed to the FuseSoC .core file. It is included in the targets. default.tools.vivado.part entry, which is then supplied to Vivado when you run FuseSoC and use the default target. This can be any part number available to your local Vivado installation.

```
topwrap build -d design.yaml -f --part 'xc7z020clg400-3'
```



# 10.3 . core file template

A template for the .core file is bundled with Topwrap (templates/core.yaml.j2).

By default, topwrap.fuse\_helper.FuseSocBuilder searches for the template file in working directory, meaning you must copy the template file into the project location. You may also need to edit the file to change the backend tool, add more targets, set additional Hooks and edit other parameters.

# 10.4 Synthesis

After generating the .core file, you can run FuseSoC to generate the bitstream and program the FPGA:

```
fusesoc --cores-root build run {design_name}
```

This requires having a suitable backend tool that is specified in the .core file under targets. default.tools available in your PATH (e.g. Vivado).

**CHAPTER** 

**ELEVEN** 

# **SETUP**

It is required for developers to keep the current code style and it is recommended to frequently run tests.

In order to set up the development environment, install all the optional dependency groups as specified in pyproject.toml, which also includes nox and pre-commit:

```
python -m venv venv
source venv/bin/activate
pip install -e ".[all]"
```

The -e option is for installing in editable mode - meaning changes in the code under development will be immediately visible when using the package.

**CHAPTER** 

**TWELVE** 

# **CODE STYLE**

Nox or pre-commit performs automatic formatting and linting of the code.

# 12.1 Lint with nox

After successful setup, Nox sessions can be executed to perform lint checks:

```
nox -s lint
```

This runs isort, black, flake8 and codespell and fixes almost all formatting and linting problems automatically, but a small number must be fixed by hand (e.g. unused imports).

**Note:** To reuse the current virtual environment and avoid lengthy installation processes, use the -R flag:

```
nox -R -s lint
```

**Note:** pre-commit can also be run from nox:

```
nox -s pre_commit
```

# 12.2 Lint with pre-commit

Alternatively, use pre-commit to perform the same job. pre-commit hooks need to be installed:

```
pre-commit install
```

Now, each use of git commit in the shell will trigger actions defined in the .pre-commit-config. yaml file. pre-commit is easily deactivated with a similar command:

```
pre-commit uninstall
```

If you wish to run pre-commit asynchronously, use:



pre-commit run --all-files

Note: pre-commit by default also runs nox with isort, flake8, black and codespell sessions.

# 12.3 Tools

Tools used in the Topwrap project for maintaining the code style:

- nox is a tool, which simplifies management of Python testing.
- pre-commit is a framework for managing and maintaining multi-language pre-commit hooks.
- black is a Python code formatter.
- flake8 is a tool capable of linting, styling fixes and complexity analysis of Python code.
- isort is a Python utility to sort imports alphabetically.
- codespell is a Python tool to fix common spelling mistakes in text files

**CHAPTER** 

# **THIRTEEN**

# **TESTS**

Topwrap functionality is validated with tests that leverage the pytest library.

# 13.1 Test execution

The tests are located in the tests directory. All tests can be run with nox by specifying the tests session:

```
nox -s tests
```

This runs tests on the Python interpreter versions that are available locally. There is also a session tests\_in\_env that will automatically install all required Python versions, provided you have pyenv installed:

```
nox -s tests_in_env
```

**Note:** To reuse an existing virtual environment and avoid lengthy installation times, use the -R flag:

```
nox -R -s tests_in_env
```

To force a specific Python version and avoid running tests for all listed versions, use -p VERSION flag:

```
nox -p 3.10 -s tests_in_env
```

Tests can also be launched without nox by executing:

```
python -m pytest
```

**Warning:** When running tests by invoking pytest directly, tests are ran only on the locally selected Python interpreter. As the CI runs on all supported Python versions, it's recommended to run tests with nox on all versions before pushing.

Ignoring a particular test can be performed with --ignore=test\_path, e.g:



```
python -m pytest --ignore=tests/tests_build/test_interconnect.py
```

For debugging purposes, Pytest captures all output from the test and displays it when all tests are completed. To see the output immediately, pass the -s flag to pytest:

```
python -m pytest -s
```

# 13.2 Test coverage

Test coverage is automatically generated when running tests with nox. When invoking pytest directly, it can be generated with the --cov=topwrap flag. This will generate a summary of coverage, displayed in the CLI.

```
python -m pytest --cov=topwrap
```

Additionally, the summary can be generated in HTML with the flags --cov=topwrap --cov-report html, where lines that were not covered by tests can be browsed:

```
python -m pytest --cov=topwrap --cov-report html
```

The generated report is available at htmlcov/index.html

# 13.3 Updating kpm test data

All kpm data from examples can be generated using nox. This is useful when changing Topwrap functionality relating to kpm, as it avoids manually changing test data in every sample. Users can either update of example data such as the specification or update everything (dataflows, specifications, designs).

To update everything run:

```
nox -s update_test_data
```

To update only specifications run:

```
nox -s update_test_data -- specification
```

Valid options for update\_test\_data sessions, are:

- specification
- dataflow
- design

# **FOURTEEN**

# **WRAPPER**

Wrapper is an abstraction over entities that have ports. Examples include IP cores written in Verilog/VHDL, cores written in Amaranth and hierarchical collections for these that expose some external ports.

Subclasses of this class have to supply an implementation of the property get\_ports(), which has to return a list of all ports in the entity.

```
class Wrapper(*args, src loc at=0, **kwargs)
```

Base class for modules that want to connect to each other.

Derived classes must implement get\_ports method that returns a list of WrapperPort's - external ports of a class that can be used as endpoints for connections.

```
__init__(name: str)

get_port_by_name(name: str) → WrapperPort

Given port's name, return the port as WrapperPort object.

Raises

ValueError – If such port doesn't exist.

get_ports() → List[WrapperPort]

Return a list of external ports.

get_ports_of_interface(iface_name: str) → List[WrapperPort]

Return a list of ports of specific interface.

Raises
```

**ValueError** – if such interface doesn't exist.

# **IPWRAPPER CLASS**

IPWrapper provides an abstraction over a raw HDL source file. Instances of this class can be created from the loaded IP-core YAML description.

It creates an Amaranth Instance object during elaboration, referencing a particular HDL module and appears as a module instantiation in the generated top level. Ports and interfaces (lists of ports) can be retrieved via standard methods of Wrapper. These are instances of WrapperPorts.



class IPWrapper(\*args, src loc at=0, \*\*kwargs)

This class instantiates an IP in a wrapper to use its individual ports or grouped ports as interfaces.

\_\_init\_\_(yaml path: Path, ip name: str, instance name: str, params={})

#### **Parameters**

yaml path: Path

path to the IP Core description yaml file

ip\_name: str

name of the module to wrap



instance\_name: str
 name of this instance

params={}

optional, HDL parameters of this instance

 $\texttt{get\_ports()} \rightarrow List[\underline{\textit{WrapperPort}}]$ 

Return a list of all ports that belong to this IP.

# **IPCONNECT CLASS**

**IPConnect** provides the means of connecting ports and interfaces of objects that are subclasses of Wrapper. Since IPConnect is a subclass of Wrapper itself, this means that it also has IO - ports and interfaces, and that multiple IPConnects can have their ports and interfaces connected to each other (or other objects that subclass Wrapper).



Instances of Wrapper objects can be added to an IPConnect using add\_component() method:

```
# create an IP wrapper
dma = IPWrapper('DMATop.yaml', ip_name='DMATop', instance_name='DMATop0')
ipc = IPConnect()
ipc.add_component("dma", dma)
```

Connections between cores can then be made with connect\_ports() and connect\_interfaces() based on names of the components and names of ports/interfaces:

```
ipc.connect_ports("comp1_port_name", "comp1_name", "comp2_port_name", "comp2_name

→")
ipc.connect_interfaces("comp1_interface_name", "comp1_name", "comp2_interface_name

→", "comp2_name")
```

Setting ports or interfaces of a module added to IPConnect as external with \_set\_port() and \_set\_interface() and allows these ports/interfaces to be connected to other Wrapper instances.

This is done automatically in the make\_connections() method when the design is built, based on the data from the YAML design description.

```
class IPConnect(*args, src loc at=0, **kwargs)
```

Connector for multiple IPs, capable of connecting their interfaces as well as individual ports.

```
__init__(name: str = 'ip_connector')
_connect_external_ports(internal: WrapperPort, external: WrapperPort)
```

Makes a pass-through connection - port of an internal module in IPConnect is connected to an external IPConnect port.

#### **Parameters**

```
internal: WrapperPort
```

port of an internal module of IPConnect

external: WrapperPort
external IPConnect port

```
_connect_internal_ports(port1: WrapperPort, port2: WrapperPort)
```

Connects two ports with matching directionality. Disallowed configurations are: - input to input - output to output - inout to inout All other configurations are allowed.

# **Parameters**

```
port1: WrapperPort
  1st port to connect
port2: WrapperPort
  2nd port to connect
```

 $\_$ connect $\_$ to $\_$ external $\_$ port(internal $\_$ port: str, internal $\_$ comp: str, external $\_$ port: str, externalPorts)  $\to$  None

Connect internal port of a component to an external port

#### **Parameters**

```
internal port: str
```

internal port name in internal\_component to connect to external\_port

internal\_comp: str

internal component name

```
external_port: str
               external port name
             external: DesignExternalPorts
               dictionary in the form of {"in": list, "out": list, "inout": list} containing
               port names specified as external in each of the three categories. All
               keys are optional and lack of a category implies an empty list
_set_interface(comp name: str, iface name: str, external iface name: str) \rightarrow None
     Set interface specified by name as an external interface
         Parameters
             comp name: str
               name of the component - hierarchy or IP core
             iface name: str
               interface name in the component
             external_iface_name: str
               external name of the interface specified in "external" section
         Raises
            ValueError – if such interface doesn't exist
_set_port(comp name: str, port name: str, external name: str) \rightarrow None
     Set port specified by name as an external port
         Parameters
             comp name: str
               name of the component - hierarchy or IP core
             port name: str
               port name in the component
             external_name: str
               external name of the port specified in "external" section
         Raises
             ValueError – if such port doesn't exist
add\_component(name: str, component: Wrapper) \rightarrow None
     Add a new component to this IPConnect, allowing to make connections with it
         Parameters
             name: str
               name of the component
             component: Wrapper
               Wrapper object
connect_interfaces(iface1: str, comp1 name: str, iface2: str, comp2 name: str) \rightarrow
                     None
    Make connections between all matching ports of the interfaces
         Parameters
```

```
iface1: str
               name of the 1st interface
             comp1_name: str
               name of the 1st IP
            iface2: str
               name of the 2nd interface
             comp2 name: str
               name of the 2nd IP
         Raises
            ValueError – if any of the IPs doesn't exist
connect_ports(port1 name: str, comp1 name: str, port2 name: str, comp2 name: str)
                \rightarrow None
     Connect ports of IPs previously added to this Connector
         Parameters
             port1 name: str
               name of the port of the 1st IP
             comp1 name: str
               name of the 1st IP
             port2_name: str
               name of the port of the 2nd IP
             comp2_name: str
               name of the 2nd IP
         Raises
             ValueError – if such IP doesn't exist
get_ports() \rightarrow list
     Return a list of external ports of this module
make_connections(ports: DS PortsT, interfaces: DS InterfacesT, external:
                   DesignExternalSection) \rightarrow None
     Use names of port and names of ips to make connections
         Parameters
             ports: DS PortsT
               "ports" section in the YAML design specification
             interfaces: DS InterfacesT
               "interfaces" section in the YAML design specification
             external: DesignExternalSection
               "external" section in the YAML design specification
make_interconnect_connections(interconnects: Dict[str, DesignSectionInterconnect],
                                  external: DesignExternalSection)
     Connect subordinates and managers to their respective interfaces in the interconnect
```

Antmicro 52

**Parameters** 



# interconnects: Dict[str, DesignSectionInterconnect]

"interconnects" section in the YAML design specification

# external: DesignExternalSection

"external" section in the YAML design specification

# $set\_constant(comp\_name: str, comp\_port: str, target: int) \rightarrow None$

Set a constant value on a port of an IP

## **Parameters**

comp\_name: str

name of the IP or hierarchy

comp port: str

name of the port of the IP or hierarchy

target: int

int value to be assigned

#### **Raises**

ValueError – if such IP doesn't exist

# validate\_inout\_connections(inouts: Collection[Tuple[str, str]])

Checks that all inout ports of any IP or hierarchy in the design are explicitly listed in the 'external' section.

#### **Parameters**

# inouts: Collection[Tuple[str, str]]

external.ports.inout section of the design description YAML

# **ELABORATABLEWRAPPER CLASS**

ElaboratableWrapper encapsulates an Amaranth's Elaboratable and exposes an interface compatible with other wrappers, allowing for making connections with them.

The supplied elaboratable must contain the signature property and a conforming interface as specified by the Amaranth docs.

The names, directionality and widths of ports are inferred from it.

```
class ElaboratableWrapper(*args, src loc at=0, **kwargs)
```

Allows connecting an Amaranth's Elaboratable with other classes derived from Wrapper.

```
__init__(name: str, elaboratable: Elaboratable)
```

#### **Parameters**

name: str

name of this wrapper

elaboratable: Elaboratable

Amaranth's Elaboratable object to wrap

 $get\_ports() \rightarrow List[WrapperPort]$ 

Return a list of external ports.

get\_ports\_hier() → Mapping[str, Signal | Mapping[str, Signal | SignalMapping]]

Maps elaboratable's Signature to a nested dictionary of WrapperPorts. See \_gather\_signature\_ports for more details.

# **EIGHTEEN**

# WRAPPER PORT

The class WrapperPort is an extension to Amaranth's Signal. It wraps a port, adding a new name and optionally slicing the signal. It adds these attributes:

```
WrapperPort.internal_name  # name of the port in internal source to be wrapped
WrapperPort.direction  # DIR_FANIN, DIR_FANOUT or DIR_NONE
WrapperPort.interface_name  # name of the group of ports (interface)
WrapperPort.bounds  # range of bits that belong to the port
# and the range which is sliced from the port
```

See *IP core port-slicing* to know more about bounds.

This is used in the IPWrapper class implementation and there should be no need to use WrapperPort individually.

**Warning:** WrapperPort is scheduled to be replaced in favor of Amaranth's Signal so it should not be used in any new functionality.

Wraps a port, adding a new name and optionally slicing the signal

# **Parameters**

#### bounds: List[int]

4-element list where: [0:1] - upper and lower bounds of reference signal, [2:3] - upper and lower bounds of internal port, which are either the same as reference port, or a slice of the reference port

#### name: str

a new name for the signal

## internal name: str

name of the port to be wrapped/sliced

# interface\_name: str | None = None name of the interface the port belongs to

direction: PortDirection

one of PortDirection, e.g. DIR OUT



# static like(other, \*\*kwargs)

Creates a WrapperPort object with identical parameters as other object

# **Parameters**

# other

object to clone data from

# \*\*kwargs

optional constructor parameters to override

# **FUSESOCBUILDER**

Topwrap supports generating FuseSoC .core files with FuseSocBuilder.The .core file contains information about source files and synthesis tools.

Generation of FuseSoC .core files is based on a Jinja template that defaults to topwrap/templates/core.yaml.j2, but can be overridden.

Here's an example of how to generate a simple project:

```
from topwrap.fuse_helper import FuseSocBuilder
fuse = FuseSocBuilder()

# add source of the IPs used in the project
fuse.add_source('DMATop.v', 'verilogSource')

# add source of the top file
fuse.add_source('top.v', 'verilogSource')

# specify the names of the core file and the directory where sources are stored
# generate the project
fuse.build('build/top.core', 'sources')
```

**Warning:** Default template in topwrap/templates/core.yaml.j2 does not make use of resources added with add\_dependency() or add\_external\_ip(), i.e. they won't be present in the generated core file.

```
class FuseSocBuilder(part)
```

```
Use this class to generate a FuseSoC .core file
```

```
__init__(part)
```

```
add_dependency(dependency: str)
```

Adds a dependency to the list of dependencies in the core file

```
add_external_ip(vlnv: str, name: str)
```

Store information about IP Cores from Vivado library to generate hooks that will add the IPs in a TCL script.

```
add_source(filename, type)
```

Adds an HDL source to the list of sources in the core file



add\_sources\_dir(sources\_dir: Collection[Path], core\_path: Path)

Given a name of a directory, add all files found inside it. Recognize VHDL, Verilog, and XDC files.

build(top\_name: str, core\_path: Path, sources\_dir: Collection[Path] = [],
 template name: str | None = None)

Generate the final create .core file

## **Parameters**

sources\_dir: Collection[Path] = []

additional directory with source files to add

template\_name: str | None = None

name of jinja2 template to be used, either in working directory, or

bundled with the package. defaults to a bundled template

# INTERFACE DEFINITION

Topwrap uses *interface definition files* for its parsing functionality.

These are used to match a given set of signals that appear in the HDL source with signals in the interface definition.

InterfaceDefinition is defined as a marshmallow\_dataclass.dataclass - this enables loading the YAML structure into Python objects and performs validation (that the YAML is in the correct format) and typechecking (that the loaded values are of the correct types).

```
class InterfaceDefinition(name: str, port prefix: str, signals:
                               \simtopwrap.interface.InterfaceDefinitionSignals = <factory>)
      Interface described in YAML interface definition file
      __init__(name: str, port prefix: str, signals:
                ~topwrap.interface.InterfaceDefinitionSignals = <factory>)
      Schema
           alias of InterfaceDefinition
      static get_builtins() \rightarrow Dict[str, InterfaceDefinition]
           Loads all builtin internal interfaces
               Returns
                   a dict where keys are the interface names and values are the Inter-
                   faceDefinition objects
get_interface_by_name(name: str) \rightarrow InterfaceDefinition | None
      Retrieve interface definition by its name
```

InterfaceDefinition object, or None if there's no such interface

**CHAPTER** 

# **TWENTYONE**

# **CONFIG**

The Config object stores configuration values. The global topwrap.config.Config object is used throughout the codebase to access the Topwrap configuration.

It is created by ConfigManager that reads the config files as defined in topwrap.config. ConfigManager.DEFAULT\_SEARCH\_PATHS, with local files taking precedence.

#### Schema

alias of Config

class ConfigManager(search paths: Sequence[Path] | None = None)

Manager used to load topwrap's configuration from files.

The configuration files are loaded in a specific order, which also determines the priority of settings that are defined differently in the files. The list of default search paths is defined in the <code>DEFAULT\_SEARCH\_PATH</code> class variable. Configuration files that are specified earlier in the list have higher priority and can overwrite the settings from the files that follow. The default list of search paths can be changed by passing a different list to the ConfigManager constructor.

```
__init__(search_paths: Sequence[Path] | None = None)
BUILTIN_DIR = <contextlib._GeneratorContextManager object>
```

# **TWENTYTWO**

# **DEDUCING INTERFACES**

This section describes how inferring interfaces works when using topwrap parse with --iface-deduce, --iface or --use-yosys options.

The problem can be described as: given a set of signals, infer what interfaces are present in this set and assign the signals to the appropriate interfaces. Interface names and types (AXI4, AXI Stream, Wishbone, etc.) are generally not provided in advance. The algorithm implemented in Topwrap works broadly as follows:

- 1. Split the given signal set into disjoint subsets of signals based on common prefixes in their names
- 2. For a given subset, try to pair each signal name (as it appears in the RTL) with the name of an interface signal (as it is defined in the specification of a particular interface). This pairing is called "a matching", and matching with signals from all defined interfaces is tried
- 3. For a given subset and matched interface, infer the interface direction (manager/subordinate) based on the direction of a signal in this set.
- 4. Compute the score for each matching, e.g. if signal names contain cyc, stb and ack (and possibly more) it's likely that this set is a Wishbone interface. Among all interfaces, the interface that has the highest matching score is selected.

# 22.1 Step 1 - splitting ports into subsets

First, all ports of a module are grouped into disjoint subsets. Execution of this step differs based on the options supplied to topwrap parse:

- with --iface the user supplies Topwrap with interface names ports with names starting with a given interface name will be put in the same subset.
- with --use-yosys grouping is done by parsing the RTL source with yosys, where ports have attributes in the form of (\* interface="interface\_name" \*). Ports with the same interface\_name will be put in the same subset.
- with --iface-deduce grouping is done by computing longest common prefixes among all ports. This is done with the help of a trie and only allows prefixes that would split the port name on an underscore (e.g. in under\_score valid prefixes are an empty string, under and under\_score) or a camel-case word boundary (e.g. in wordBoundary valid prefixes are an empty string, word and wordBoundary). As with user-supplied prefixes, ports with names starting with a given prefix will be put in the same subset.



# 22.2 Step 2 - matching ports with interface signal names

Given a subset of ports from the previous step, this step tries to match a regexp from an interface definition YAML for a given interface signal to one of the port names and returns a collection of pairs: RTL port + interface port. For example, when matching against AXI4, a port named axi\_a\_arvalid should match to an interface port named ARVALID in the interface definition YAML.

This operation is performed for all defined interfaces for a given subset of ports. The overall result of this step is a collection of matchings. For most interfaces these matchings will be poor - e.g. axi\_a\_arvalid or other AXI4 signals won't match to most Wishbone interface signals, but an interface that a human would usually assign to a given set of signals will have most signals matched.

# 22.3 Step 3 - inferring interface direction

This step picks a representative RTL signal from a single signal matching from the previous step and checks its direction against direction of the corresponding interface signal in the interface definition YAML - if it's the same then it's a manager interface (since the convention in interface description files is to describe signals from the manager's perspective), otherwise it's a subordinate.

# 22.4 Step 4 - computing interface matching score

This step computes a score for each matching returned by Step 2. The score is based on the number of matched/unmatched optional/required signals in each matching.

Not matching some signals in a given group (from step 1.) is heavily penalized to encourage selecting an interface that "fits" a given group best. For example, AXI Lite is a subset of AXI4, so a set of signals that should be assigned AXI4 interface could very well fit the description of AXI Lite, but this mechanism discourages selecting such matching in favor of selecting the other.

Not matching some signals of a given interface (from interface description YAML) is also penalized. Inverting the previous example, a set of signals that should be assigned AXI Lite interface could very well fit the description of AXI4, but because it's missing a few AXI4 signals, selecting this matching is discouraged in favor of selecting the other.

# 22.4.1 High scoring function

A well-behaving scoring function should satisfy some properties to ensure that the best "fitting" interface is selected. To describe these we introduce the following terminology:

- >/>=/== should be read as "must have a greater/greater or equal/equal score than".
- Partial matching means matching where some RTL signals haven't been matched to interface signals, full matching means matching where all have been matched.

Current implementation when used with default config values satisfies these properties:

1. full matching with N+1 signals matched (same type) == full matching with N signals matched (same type)



- 2. full matching with N signals matched (same type) > partial matching with N signals matched (same type)
- 3. partial matching with N+1 signals matched (same type) > partial matching with N signals matched (same type)
- 4. full matching with N+1 required, M+1 optional signals >= full matching with N+1 optional, M optional signals >= full matching with N required, M+1 optional signals >= full matching with N required, M optional signals

Properties 2-4 generally ensure that interfaces with more signals matched are favored more than those with less signals matched. Property 1 follows from the current implementation and is not needed in all implementations.

Full details can be found in the implementation itself.

# **VALIDATION OF DESIGN**

One of topwrap features is to run validation on user's design which consists of series of checks for errors user may do while creating a design.

# class DataflowValidator(dataflow: Dict[str, Any])

The main class that contains all the validation checks. The purpose of validation is to check for common errors the user may make while creating the design and make sure the design can be saved in topwrap yaml format. These functions are called in two cases:

- 1) When there is a call from KPM for dataflow\_validate (the user has clicked Validate in GUI)
- 2) When a user tries to save the design

# $check\_connection\_to\_subgraph\_metanodes() \rightarrow CheckResult$

Check for any connections to exposed subgraph metanode ports.

In this context:

- **Exposed port**: A port on a subgraph metanode that represents the interface of the subgraph to the external graph. It is visible and accessible from outside the subgraph.
- **Unexposed port**: An internal port on a subgraph metanode that is used for internal connections within the subgraph but is not accessible from the external graph.

These metanodes are meant to represent ports of subgraph nodes. Connections to these metanodes should only occur via the unexposed ports. Any connection to an exposed port is considered an error because such connections cannot be represented in the design.

# check\_duplicate\_metanode\_names() → CheckResult

Check for duplicate names of external metanodes. The name of metanode is in "External Name" property. In design, these external metanodes are referenced by this name so if there are multiple metanodes with the same name it will not be possible to represent them, hence the error.

# $check\_duplicate\_node\_names() \rightarrow CheckResult$

Check for any duplicate IP instance names in the graph (graph represents a hierarchy level). This check prevents from creating multiple nodes with the same "instance-Name" in a given graph, since this is invalid in design. There can be multiple nodes with the same "instance-Name" in the whole design (on various hierarchy levels).

# $check\_external\_in\_to\_external\_out\_connections() \rightarrow CheckResult$

Check for connections between two external metanodes. In our design format (YAML), connections to external nodes are always represented as *port: external*, regardless of whether the *external* node is an input or output. Therefore, connections directly between two external metanodes cannot be represented within this format and are invalid by design.

# $check\_inouts\_connections() \rightarrow CheckResult$

Check for connections between ports where one of them has an *inout* direction. Return a warning if such connections exist because in Amaranth inout ports are automatically propagated to the top-level module. This forces us to make a quirky design decisions that have to work around this fact, such as inverting the way inout ports are connected in YAML description.

# check\_parameters\_values() → CheckResult

Check if parameters in IP nodes are valid.

This check ensures users are informed of any errors in parameter definitions. While it is possible to save the design with invalid parameters (e.g. save to YAML), such a design cannot be successfully built into Verilog because integer widths of all parameters must be determined during the build process.

A parameter is considered valid if it meets any of the following conditions:

- It is an instance of int.
- It has a correct value format, e.g.: 16'h5A5A.
- It can be evaluated based on other parameters, e.g.:

ADDR\_WIDTH: 32

DATA\_WIDTH: ADDR\_WIDTH/4 (evaluates to 8, which is valid).

### $check\_port\_to\_multiple\_external\_metanodes() \rightarrow CheckResult$

Check for ports that have connections to multiple external metanodes. Design schema allows only one connection between an IPcore/hierarchy port and an external metanode. The connection between the port and external metanode is a single entry, not a list that's why we can't add more connections.

# $check\_unconnected\_ports\_interfaces() \rightarrow CheckResult$

Check for unconnected ports or interfaces. This check helps identify any unconnected elements, warning the user about potential oversights or missed connections.

# $check\_unnamed\_external\_metanodes\_with\_multiple\_conn() \rightarrow CheckResult$

Check for external metanodes that are connected to more than one port and don't have a user-specified name. This is important to check because it is an undefined behavior when saving a design. Currently, when there is a connection to an unnamed metanode in design this metanode will have the name of the port it's connected to.

# $\textbf{validate\_kpm\_design()} \rightarrow Dict[str, List[str]]$

Run checks to validate the user-created design in KPM. Checks are designed to inform the user about errors present in his design that make it impossible to save and display warnings about potential issues in the design.

Each check returns the following class:



Return type of each validation check

#### **Parameters**

check\_name : str
 Name of the check

status: MessageType

Check can be return one of three MessageTypes (OK, ERROR, WARN-ING)

- OK this status is set when check was successful
- WARNING check have failed but it is possible to represent the graph in design yaml
- ERROR it is not possible to represent graph in design yaml

error\_count : int

Number of errors if status is not OK

message: str | None

Message describing errors

# 23.1 Tests for validation checks

Tests for the DataflowValidator class are done using various designs that are valid or have some errors in them with the goal to check everything validation functions can do.

Below are all the graphs that are used for testing.

# 23.1.1 Duplicate IP names

# dataflow\_duplicate\_ip\_names()

Dataflow containing two IP cores with the same instance name. This is considered as not possible to represent in design yaml since we can't distinguish them.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.



# 23.1.2 Invalid parameters' values

# dataflow\_invalid\_parameters\_values()

Dataflow containing an IP core with multiple parameters, but it's impossible to resolve the *INVALID NAME!!!*.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

## 23.1.3 Connection between external Metanodes

## dataflow\_ext\_in\_to\_ext\_out\_connections()

Dataflow containing Metanode <-> Metanode connection.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

# 23.1.4 Ports connected to multiple external Metanodes

# dataflow\_ports\_multiple\_external\_metanodes()

Dataflow containing a port connected to two External Metanodes.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

# 23.1.5 Duplicate Metanode names

# dataflow\_duplicate\_metanode\_names()

Dataflow containing two External Output Metanodes with the same "External Name" value.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.



# 23.1.6 Duplicate Metanode connected to interface

# dataflow\_duplicate\_external\_input\_interfaces()

Dataflow containing two External Input Metanodes with the same name. Here connection is to interface instead of port as in the example above.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

#### 23.1.7 Unnamed Metanodes

## dataflow\_unnamed\_metanodes()

Dataflow containing unnamed External Input Metanode with multiple connections to it.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

# 23.1.8 Connection between two inout ports

# dataflow\_inouts\_connections()

Dataflow containing a connection between two inout ports.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

# 23.1.9 Unconnected ports in subgraph node

# dataflow\_unconn\_hierarchy()

Dataflow containing subgraph node with two unconnected interfaces.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

# 23.1.10 Connection of subgraph node to multiple External Metanodes

# dataflow\_subgraph\_multiple\_external\_metanodes()

Dataflow containing subgraph node with connection to two External Output Metanodes.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.



#### 23.1.11 Connection to subgraph Metanode

#### dataflow\_conn\_subgraph\_metanode()

Dataflow containing subgraph metanode with connection to exposed interface. It can be seen by selecting the "Edit Subgraph" on subgraph node.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

### 23.1.12 Complex hierarchy graph

#### dataflow\_complex\_hierarchy()

Dataflow containing many edge cases such as duplicate subgraph node names, stressing out the capabilities of saving a design.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

### 23.1.13 Duplicate IP cores in subgraph node

#### dataflow\_hier\_duplicate\_names()

Dataflow containing subgraph node inside which are duplicate IP's.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

**CHAPTER** 

### **TWENTYFOUR**

## **EXAMPLES**

**Note:** The basic usage of examples are explained in the *Getting started* section.

The examples provided with this project cover very simple designs through to complex fully synthesizable cores.

They are sorted by increasing levels of complexity and the number of used features, e.g.:

- 101: minimal base design
- 102: introduce user to parameters
- 103: introduce user to slicing
- 104: introduce user to interfaces
- 105: etc.

Developers are encouraged to create/add new examples in the same manner, as simple examples are used to teach how to use this tool and demonstrate its features. Real-world use cases are also welcome to show that the implementation is mature enough to handle practical designs.

**CHAPTER** 

**TWENTYFIVE** 

### **FUTURE PLANNED ENHANCEMENTS IN TOPWRAP**

## 25.1 Library of open-source cores

Currently, users have to manually or semi-manually (e.g. through FuseSoC) supply all of the cores used in the design. In future, a repository of open-source cores that can be easily reused will be provided, allowing users to quickly put together designs from premade hardware blocks.

## 25.2 Support for hierarchical block designs in Topwrap's GUI

Topwrap supports creating hierarchical designs by manually writing the hierarchy in the design description YAML, while in future, this feature will be additionally supported in the GUI for visually organizing complex designs.

## 25.3 Support for parsing SystemVerilog sources

Information about IP cores is stored in *IP description files*. These files can be generated automatically from HDL source files - currently Verilog and VHDL are supported. In a future release, Topwrap will also provide the possibility of generating YAMLs from SystemVerilog.

### OTHER POSSIBLE IMPROVEMENTS

## 26.1 Ability to produce top-level wrappers in VHDL

Topwrap currently uses Amaranth to generate top-level designs in Verilog. We would also like to add the ability to produce such designs in VHDL.

## 26.2 Bus management

Another feature that could be introduced is allowing users to create full-featured designs with processors by providing proper support for bus management.

This should include features such as:

- the ability to specify the address of a peripheral device on the bus
- support for the most popular buses (AXI, TileLink, Wishbone)

This will require writing or creating bus arbiters (round-robin, crossbar) and providing a mechanism for connecting manager(s) and subordinate(s) together. As a result, the user would be able to create complex SoCs directly in Topwrap.

Currently, only experimental support for Wishbone with a round-robin arbiter is available.

# 26.3 Improve the process of recreating a design from a YAML file

One of the main features supported by Topwrap and the GUI is exporting and importing user-created designs, both to or from a *design description* YAML. However, during these conversions, information about the position of user-added nodes is not preserved. This is cumbersome in the case of complicated designs since the imported nodes are not retained in the most optimal positions.

Therefore, one of our objectives is to provide a convenient way of creating and restoring user-created designs in the GUI, so that the node positions are retained.



## 26.4 Deeper integration with other tools

Topwrap can build designs, but testing and synthesis rely on the user - they have to automate this process themselves (e.g. with makefiles). To improve the usability of Topwrap, a potential area of improvement is to integrate tools for synthesis, simulation and co-simulation (with e.g. Renode with Topwrap, accessible through scripts. Some could be pre-packaged with Topwrap (e.g. simulation with Verilator, synthesis with Vivado).

It could also be possible to invoke these from the GUI by adding custom buttons or through the integrated terminal.

## 26.5 Provide a way to parse HDL sources from the GUI level

Another issue related to HDL parsing is that the user has to manually parse HDL sources to obtain the IP core description YAMLs. These files then need to be provided as command-line parameters when launching the Topwrap GUI client application. Therefore, we aim to provide a way of parsing HDL files directly from the GUI.

**CHAPTER** 

### **TWENTYSEVEN**

### **USING KPM IFRAMES INSIDE DOCS**

It is possible to use the kpm\_iframe Sphinx directive to embed KPM directly inside a doc.

## **27.1** Usage

```
:``{kpm_iframe}
:spec: <KPM specification .json file URI>
:dataflow: <KPM dataflow .json file URI>
:preview: <a Boolean value specifying whether this KPM should be started in_
-preview mode>
:height: <a string CSS height property that sets the `height` of the iframe>
:alt: <a custom alternative text used in the PDF documentation instead of the_
-default one>
...
```

URI represents either a local file from sources that are copied into the build directory, or a remote resource.

All parameters in this directive are optional.

### **27.2 Tests**

### 27.2.1 Use remote specification

**Note:** The graph below is supposed to be empty.

It doesn't load a dataflow, only a specification that provides IP-cores to the Nodes browser on the sidebar.

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.



#### 27.2.2 Use local files

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

### 27.2.3 Open in preview mode

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

#### 27.2.4 Use a custom alt text

**Note:** The alternative text is visible instead of the iframe in the PDF version of this documentation.

**Note:** This diagram showcases the block design of the "hierarchy" example

### **EXAMPLES FOR INTERNAL REPRESENTATION**

There are four examples in examples/ir\_examples showcasing specific features of Topwrap which we want to take into consideration while creating the new internal representation.

## 28.1 Simple

This is a simple non-hierarchical example that uses two IPs. Inside, there are two LFSR RNGs constantly generating pseudorandom numbers on their outputs. They are both connected to a multiplexer that selects which generator's output should be passed to the rnd\_bit external output port. The specific generator is selected using the sel\_gen input port.

This example features:

- IP core parameters
- · variable width ports

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

#### 28.2 Interface

This is another simple example using two IPs, this time with an interface. The design consists of a streamer IP and a receiver IP. They both are connected using the AXI4Stream interface. The receiver then passes the data to an external inout port.

This example features:

- · usage of interface ports
- port slicing
- · constant value connected to a port
- · an Inout port

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.



#### 28.3 Hierarchical

This is an example of a hierarchical design. The top-level features standard external ports clk and rst, a btn input that represents an input from a physical button, and disp0..2 outputs that go to an imaginary 3-wire-controlled display. All these ports are connected to a processing hierarchy proc. Inside this hierarchy we can see the btn input going into a "debouncer" IP, its output going into a 4-bit counter, the counter's sum arriving into an encoder as the input number, and the display outputs from the encoder further lifted to the parent level. The encoder itself is a hierarchy, though an empty one with only the ports defined. The 4-bit counter is also a hierarchy that can be further explored. It consists of a variable width adder IP and a flip-flop register IP.

This example features:

hierarchies of more than one depth

**Note:** An interactive KPM frame, where you can explore the block design for this section, is available here in the HTML version of this documentation.

#### 28.4 Interconnect

This is an example of our interconnect generation feature. The design features 3 IP cores: a memory core (ips/mem.yaml), a digital signal processor (ips/dsp.yaml) and a CPU (ips/cpu.yaml). All of them are connected to a wishbone interconnect where both the CPU and an external interface ext\_manager act as managers and drive the bus. DSP and MEM are subordinates, one available at address 0x0, the other at 0x10000.

Note that while this specific example uses a "wishbone\_roundrobin" interconnect, we still aim to support other types of them in the future. Each one will have its own schema for the "params" section so make sure not to hardcode the parameters' keys or values.

This example features:

- usage of interface ports
- interconnect usage

**Note:** No KPM example for this one since interconnects are still irrepresentable in it.

### 28.5 Other

Something that was not taken into account previously, because we don't support it yet, and it's impossible to represent in either format, is a feature/syntax that would allow us to dynamically change the collection of ports/interfaces an IP/hierarchy has. Similarly to how we can control the width of a port using a parameter (like in the "simple" example).

**CHAPTER** 

### **TWENTYNINE**

### **IP-XACT FORMAT**

This document is an exploration of the IP-XACT format.

All IP-XACT elements generated for the IR examples are located under examples/ir\_examples/ [example]/ipxact/antmicro.com/[example] where antmicro.com/[example] represents the vendor/library. They all conform to the 2022 version.

#### 29.1 General observations

#### 29.1.1 VLNV

The IP-XACT format enforces the usage of VLNV (vendor, library, name, version) for every single design and component.

```
<ipxact:vendor>antmicro.com</ipxact:vendor>
<ipxact:library>simple</ipxact:library>
<ipxact:name>lfsr_gen</ipxact:name>
<ipxact:version>1.2</ipxact:version>
```

For now, Topwrap can only reliably handle the name value, while vendor and version are not used anywhere and their concept is unrecognised in the codebase. Arguably, library could be represented by the name of a user repository.

Special consideration needs to be taken for these values, as the XML schema defines specific allowed characters for some fields, while Topwrap doesn't sanity-check any fields that accept custom names.

**Warning:** Later in this document this group of four tags will be represented by <VLNV... /> to avoid repetition.



#### 29.1.2 Multiple versions

There are many versions of the IP-XACT schema, as visible here, on the official page of Accellera - developers of the format.

Version before 2014 and after 2014 use two different XML namespaces for the tags, respectively: spirit: and ipxact:.

Vivado seemingly only supports the 2009(!) specification version.

This means the discrepancies between different versions and incompatibilities between tools must be taken into account.

There are official XSLT templates (bottom of the page) available that can convert any IP-XACT .xml file one version up, using an xslt tool like xsltproc.

#### 29.1.3 Design structure

The IP-XACT format revolves mainly around "components". This is something that is closest to our IPCoreDescription class and its respective YAML schema:

```
<?xml version="1.0" encoding="UTF-8"?>
<ipxact:component>
   <VLNV... />
       <ipxact:model>
               <ipxact:instantiations>
                      <ipxact:componentInstantiation>
                              <ipxact:moduleParameters>
                              </ipxact:moduleParameters>
                      </ipxact:componentInstantiation>
               </ipxact:instantiations>
               <ipxact:ports>
               </ipxact:ports>
       </ipxact:model>
       <ipxact:parameters>
       </ip>
</ip>
```

A singular component represents a black-box, with the outside world seeing only its ports, buses and parameters. In order to represent its inner design there needs to be a separate design XML file:

```
<?xml version="1.0" encoding="UTF-8"?>
<ipxact:design>
        <VLNV... />
        <ipxact:componentInstances>
        </ipxact:componentInstances>
        <ipxact:adHocConnections>
                                                                    (continues on next page)
```



(continued from previous page)

```
<ipxact:adHocConnection>
                         <ipxact:name>gen2_gen_out_to_two_mux_gen2</ipxact:name>
                         <ipxact:portReferences>
                                 <ipxact:internalPortReference_</pre>
→componentInstanceRef="ip1" portRef="port1"/>
                                 <ipxact:internalPortReference_</pre>
→componentInstanceRef="ip2" portRef="port1"/>
                         </ipxact:portReferences>
                </ipxact:adHocConnection>
        </ipxact:adHocConnections>
</ipxact:design>
```

which later is attached to the component description under the instantiations section, thus making the design an optional property of a module/component.

To describe a top-level wrapper you need both its description as a component, where the external IO is defined, and its design file that describes what other IPs are incorporated by this wrapper.

### 29.1.4 Parameter passing

IP-XACT introduces a distinction between parameters of a component, and module parameters of the component's instantiation.

This allows most IP-XACT objects to accept parameters that are only internal to them and are unrelated to the potentially generated RTL. In order to define RTL module parameters, you need to specify them under two separate sections.

Below is an example of defining a paramWIDTH parameter with default value of 64 in a component that gets realised in Verilog as parameter WIDTH = 64;:

Take note of the top-level <ipxact:parameters> tag and the <ipxact:moduleParameters> tag of the component instantiation.

```
<ipxact:instantiations>
    <ipxact:componentInstantiation>
        <ipxact:name>rtl</ipxact:name>
       <ipxact:displayName>rtl</ipxact:displayName>
       <ipxact:language>Verilog</ipxact:language>
       <ipxact:moduleParameters>
            <ipxact:moduleParameter>
                <ipxact:name>WIDTH</ipxact:name>
                <ipxact:displayName>WIDTH</ipxact:displayName>
                <ipxact:value>paramWIDTH</ipxact:value>
            </ipxact:moduleParameter>
       </ipxact:moduleParameters>
   </ipxact:componentInstantiation>
</ipxact:instantiations>
<ipxact:parameters>
   <ipxact:parameter parameterId="paramWIDTH" resolve="user" type="longint">
```

(continues on next page)



(continued from previous page)

In Topwrap, all IP parameters do get realised in the generated Verilog and there is no notion of internal parameters.

#### 29.1.5 File sets

Each component in IP-XACT can contain an <code>ipxact:fileSets</code> section. This is a very exhaustive section about one or more groups of *files* that this component depends on. The type and purpose of every such file is marked, e.g. verilogSource.

This concept currently only exists as a --sources CLI flag for topwrap build where all HDL sources are plainly forwarded to the FuseSoC .core. There is no notion of other file dependencies inside IP Core description YAMLs.

#### 29.1.6 Vendor extensions

The IP-XACT format allows storing completely custom data inside most of the tags using the <ipxact:vendorExtensions> group. Topwrap could use them to store additional data about the IPs or designs.

Example theoretical vendor extensions:



#### **29.1.7 Catalogs**

Catalogs describe the location and the VLNV identifier of other IP-XACT elements such as components, designs, buses etc. in order to manage and allow access to collections of IP-XACT files. In most cases defining a catalog is not required as all necessary files are automatically located by the used tool.

## 29.2 Simple example

This is the simplest IP-XACT example as it contains only plain IP cores with standalone ports, and parameters.

#### 29.2.1 Instance names

Since Topwrap doesn't verify any user-defined names, an accidental creation of a 2mux.yaml IP Core named 2mux\_compressor instantiated with a 2mux name, was possible in the YAML format. Many environments, IP-XACT included, don't actually allow users to start custom names with a number. The instance name of 2mux had to be changed to two\_mux for this purpose.

#### 29.2.2 Parameters

The special syntax of IP-XACT parameters is mostly explained in the *Parameter passing* section.

#### Variable widths

If you look at either ips/2mux.yaml or ips/lfsr\_gen.yaml you'll see that there are ports with widths defined by the parameters inside an arithmetic expression:

```
# ips/2mux.yaml
out:
    - [out, OUT_WIDTH-1, 0]
```



This is easily realisable in IP-XACT because just like our port widths, they also accept arbitrary arithmetic expressions that can reference other parameters inside them:

#### 29.2.3 Duality of the design description

The design of the *Simple* example is defined (from the Topwrap's perspective) purely in the design.yaml file. This is not so simple in IP-XACT, see *Design structure*.

Mostly this means that the "external" section of our design YAML lands in its own component/IP file and the connections and module instances in a separate one that is attached to the component file as a "design instantiation".

The generated top-level component for this example and its design (top.design.1.0.xml) are located inside the top directory in the IP-XACT library.

Additionally a "design configuration" file is generated that contains additional configuration information for the main design file. Not much is specified there for this example though.

So finally the original design.yaml ends up becoming 3 interconnected .xml files in IP-XACT.

### 29.2.4 Connections

Port connections between IP cores, and IP cores and externals are all specified in the XML design file. There isn't much special about them, they are represented very similarly to our design description yaml connections:



## 29.3 Interface example

The key thing about this example is that it uses an interface connection (AXI 4 Stream) between two IPs, an inout port, a constant value supplied to a port and *Port slicing*.

#### Info

An interface is a named, predefined collection of logical signals used to transfer information between different IPs or other building blocks. Common interface types include: Wishbone, AXI, AHB, and more.

Topwrap, like SystemVerilog, refers to this concept as an "interface".

IP-XACT refers to the same concept as a "bus".

#### 29.3.1 Bus definitions

Custom interfaces in Topwrap are defined using Interface description files.

Custom interfaces are well recognized and supported in IP-XACT. They are represented by two files, a "bus definition" that defines the existence of the interface/bus itself, its name and configurable parameters; and an "abstraction definition" that defines the logical signals of the interface.

It's possible to have more than one abstraction definition for a given bus definition.

Often times the necessary definitions for a given interface are already publicly available. For example, the IP-XACT bus definitions of all ARM AMBA interfaces are available here in the 2009 version of IP-XACT. For this document, they were up-converted to the 2022 version with the help of *XSLT templates*.

#### **Format**

If not, a custom definition has to be created. Starting with the bus definition:

VLNV entries and description are both present at the start, like in all other IP-XACT definitions. Then there are two configuration bools:

- <ipxact:directConnection> decides if this bus allows direct connection between a manager/initiator and subordinate/targets. Important for "asymmetric buses such as AHB".
- <ipxact:isAddressable> decides if this bus is addressable using the address space of the manager side of the bus. e.g. true for AXI4, false for AXI4Stream.

Then to specify the logical signals of the interface, an abstraction definition has to be created:

```
<ipxact:abstractionDefinition>
       <VLNV... />
       <ipxact:description>This is an RTL Abstraction of the AMBA4/AXI4Stream/
→ipxact:description>
       <ipxact:busType vendor="amba.com" library="AMBA4" name="AXI4Stream"_</pre>
→version="r0p0_1"/>
       <ipxact:ports>
                <ipxact:port>
                        <ipxact:logicalName>TREADY</ipxact:logicalName>
                        <ipxact:description>indicates that the Receiver can_
→accept a transfer in the current cycle.</ipxact:description>
                        <ipxact:wire>
                                <ipxact:onInitiator>
                                        <ipxact:presence>optional
→ipxact:presence>
                                        <ipxact:width>1</ipxact:width>
                                        <ipxact:direction>in</ipxact:direction>
                                </ipxact:onInitiator>
                                <ipxact:onTarget>
                                        <ipxact:presence>optional
→ipxact:presence>
                                        <ipxact:width>1</ipxact:width>
                                        <ipxact:direction>out</ipxact:direction>
                                </ipxact:onTarget>
                                <ipxact:defaultValue>1</ipxact:defaultValue>
                        </ipxact:wire>
                </ipxact:port>
   </ipxact:ports>
</ipxact:abstractionDefinition>
```

This is a fragment of the TREADY signal definition of the AXI 4 Stream interface.

There's the classic VLNV + Description combo at the start, then the associated bus definition is referenced and lastly the signals of the interface are defined.

In IP-XACT, unlike in Topwrap, you can specify different options for signals on both the manager and the subordinate separately, importantly a signal can be required on one side of the bus while being optional on the other. This is currently impossible to represent in Topwrap. The width specification and the default value are not supported either by Topwrap.

Moreover, unlike in Topwrap, in IP-XACT the clock and reset signals are also specified in the definition alongside other signals. They are however marked with special qualifiers that distinguish their roles and enforce certain behaviours.

Example qualifiers:



#### Info

While Topwrap uses the manager and subordinate terms to refer to the roles an IP can assume in the bus connection, IP-XACT pre-2022 uses master, slave and IP-XACT 2022-onwards uses initiator and target respectively.

#### Interface deduction

Topwrap supports specifying both a regex for each signal and the port prefix for the entire interface in order to *automatically group raw ports* from HDL sources into interfaces. None of that is possible to represent in IP-XACT, though this information can be stored anyways using *Vendor extensions*.

#### 29.3.2 Bus instantiation

To use the bus inside a component definition you have to:

- Add all the physical ports that will get used as the bus signals just like regular ad-hoc ports
- Map these physical ports to logical ports of the interface

#### The portMap format

```
interfaces:
    io:
        type: AXI4Stream
        mode: subordinate
        signals:
        in:
            TDATA: [dat_i, 31, 0]
```

This fragment of *Design description* would translate to the below IP-XACT description, assuming the dat\_i signal was previously defined in the ad-hoc ports section.

(continues on next page)



(continued from previous page)

The <ipxact:busInterfaces> tag is a direct child of the top-level <ipxact:component> tag.

Port slicing is supported as well:

#### 29.3.3 Inout ports

This example contains an external inout port raised from one of the IPs. While the *Topwrap syntax* for specifying inout ports in a design is a bit awkward, in IP-XACT inout ports are represented just like ports with other directions.

#### 29.3.4 Constant assignments

This example also features a constant value (2888) assigned to the noise port of the receiver IP instead of any wire. In IP-XACT this is done similarly to *Connections*:

Additionally, the tiedValue can be given by an arithmetic expression that resolves to a constant value.



## 29.4 Hierarchical example

The hierarchical example features deeply nested hierarchies. The purpose of a hierarchical design is to group together into separate levels/modules, connections that could just as well be realised flatly in the top-level.

In Topwrap, all hierarchies are specified in the respective *design description file* YAML using a special syntax that allows multiple design descriptions to be nested together in a single file.

IP-XACT has no notion of any special syntax for hierarchies, because it doesn't need to. Due to the *architecture of design XMLs* being extensions to component XMLs, it's possible to just generate a component+design pair for every hierarchy and connect them just as if they were regular IPs that happen to have a design available alongside them. This is exactly what was done to represent this example.

## 29.5 Interconnect example

This example features the *Interconnect generation* functionality of Topwrap.

Specifying interconnects in the Topwrap design description implies dynamic generation of necessary arbiters and bus components during build-time using parameters defined under the interconnect instance key.

IP-XACT doesn't support such functionality because it's just a file format and it doesn't necessarily have any dynamic code associated with it.

Conversion from Topwrap -> IP-XACT should probably just generate the interconnect bus component with the required amount of manager and subordinate ports and package it alongside the generated RTL implementation of routers and arbiters.

Reverse conversion (from the concrete generated IP-XACT interconnect to Topwrap's interconnect entry) is probably impossible, we can't know the interconnect specifics to know which type to pick after it's already generated. However, all this necessary information could be stored in a vendor extension.

#### 29.5.1 The interconnect component

The generated interconnect is located in ./antmicro.com/interconnect/interconnect/wishbone\_interconnect1.xml. As mentioned, it has just enough interface ports to connect the two specified managers and two subordinates.

The Wishbone interface definition from opencores.org was used.

The main difference that differentiates the interconnect component from raw interface connections like in the *Interface example* is the explicit definition and mapping of the address space with the <ipxact:addressSpaces> tag and assignment of each manager port to one or more subordinates.

The extensions used in the bus instance element in the component definition. Focus on the ipxact:addressSpaceRef tag where the base address of this subordinate is specified:



The extension used at the top-level in the component definition to map the address space:

```
<ipxact:addressSpaces>
   <ipxact:addressSpace>
        <ipxact:name>address</ipxact:name>
        <ipxact:range>2**32/8-1</ipxact:range>
        <ipxact:width>8</ipxact:width>
        <ipxact:segments>
            <ipxact:segment>
                <ipxact:name>mem</ipxact:name>
                <ipxact:addressOffset>'h0</ipxact:addressOffset>
                <ipxact:range>'hFFFF+1</ipxact:range>
            </ipxact:segment>
            <ipxact:segment>
                <ipxact:name>dsp</ipxact:name>
                <ipxact:addressOffset>'h10000</ipxact:addressOffset>
                <ipxact:range>'hFF+1</ipxact:range>
            </ipxact:segment>
        </ipxact:segments>
        <ipxact:addressUnitBits>8</ipxact:addressUnitBits>
   </ipxact:addressSpace>
</ipxact:addressSpaces>
```

The assignment of a manager port to specified subordinates(targets):



#### 29.5.2 External interface

In the Topwrap definition of this example, a wishbone\_passthrough IP core is used in order to allow the external interface to be connected as a manager to the interconnect. This is due to limitations of the schema and the fact that under the managers key Topwrap expects the IP instance name with the specified manager port, completely disregarding the possibility of it being external.

#### 29.6 Other features

#### 29.6.1 Dynamic number of ports/interfaces based on a parameter

This is not possible in IP-XACT. All ports/interfaces and connections need to be explicitly defined. While the amount of bits in a port can vary based on a parameter value, as was presented in *Variable widths*, higher level concepts such as the number of ports cannot.

#### 29.7 Conclusion

In most aspects IP-XACT is a superset of what's possible to describe in Topwrap, making the Topwrap -> IP-XACT conversion pretty trivial.

Syntax impossible to represent natively in IP-XACT such as:

- Abstract interconnects without concrete implementation
- Interface signal name regexes and port prefixes (see *Interface deduction*)

can even if not implemented, be at least preserved using *Vendor extensions*.

Other visible issue for this conversion are:

- VLNV being mandatory for IP-XACT files, but Topwrap containing only the name information
- Lack of input sanitization of string fields on Topwrap's side

On the other hand, the conversion from a generic IP-XACT file to Topwrap's internal representation may prove more tricky and definitely suffer from information loss as the IP-XACT format is packed with more features and elements that are not exactly useful for our purposes and were not even mentioned in this document at all.

# **INDEX**

| Symbols                                             | <pre>check_external_in_to_external_out_connections()</pre>                                 |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------|
| init() (Config method), 60                          | (DataflowValidator method), 64                                                             |
| init() (ConfigManager method), 60                   | <pre>check_inouts_connections() (DataflowVal-</pre>                                        |
| init() (ElaboratableWrapper method), 54             | idator method), 65                                                                         |
| init() (FuseSocBuilder method), 57                  | <pre>check_parameters_values() (DataflowValida-</pre>                                      |
| init() (IPConnect method), 50                       | tor method), 65                                                                            |
| init() (IPWrapper method), 47                       | <pre>check_port_to_multiple_external_metanodes()</pre>                                     |
| init() (InterfaceDefinition method), 59             | (DataflowValidator method), 65                                                             |
| init() (Wrapper method), 46                         | <pre>check_unconnected_ports_interfaces()</pre>                                            |
| init() (WrapperPort method), 55                     | (DataflowValidator method), 65                                                             |
| _connect_external_ports() (IPConnect method), 50    | <pre>check_unnamed_external_metanodes_with_multiple_conn()</pre>                           |
| _connect_internal_ports() (IPConnect                | CheckResult (class in top-                                                                 |
| method), 50                                         | wrap.kpm_dataflow_validator), 65                                                           |
| _connect_to_external_port() (IPConnect              | Config (class in topwrap.config), 60                                                       |
| method), 50                                         | ConfigManager (class in topwrap.config), 60                                                |
| _set_interface() (IPConnect method), 51             | <pre>connect_interfaces() (IPConnect method),</pre>                                        |
| _set_port() (IPConnect method), 51                  | 51                                                                                         |
| Α.                                                  | connect_ports() (IPConnect method), 52                                                     |
| A                                                   | D                                                                                          |
| add_component() (IPConnect method), 51              |                                                                                            |
| add_dependency() (FuseSocBuilder method),           | dataflow_complex_hierarchy() (in module                                                    |
| 57                                                  | tests_kpm.test_kpm_validation), 69                                                         |
| add_external_ip() (FuseSocBuilder method),          | <pre>dataflow_conn_subgraph_metanode()</pre>                                               |
| 57                                                  | (in module                                                                                 |
| add_source() (FuseSocBuilder method), 57            | tests_kpm.test_kpm_validation),                                                            |
| add_sources_dir() (FuseSocBuilder method),          | 69                                                                                         |
| 57                                                  | <pre>dataflow_duplicate_external_input_interfaces()</pre>                                  |
| В                                                   | (in module                                                                                 |
|                                                     | tests_kpm.test_kpm_validation), 68                                                         |
| build() (FuseSocBuilder method), 58                 |                                                                                            |
| BUILTIN_DIR (ConfigManager attribute), 60           | <pre>dataflow_duplicate_ip_names() (in module     tests kpm.test kpm validation), 66</pre> |
| С                                                   | dataflow_duplicate_metanode_names()                                                        |
|                                                     | (in module                                                                                 |
| <pre>check_connection_to_subgraph_metanodes()</pre> | tests_kpm.test_kpm_validation),                                                            |
| check_duplicate_metanode_names()                    | 67                                                                                         |
| (DataflowValidator method), 64                      | dataflow_ext_in_to_ext_out_connections()                                                   |
| check_duplicate_node_names() (DataflowVal-          | (in module                                                                                 |
| idator method), 64                                  | tests kpm.test kpm validation),                                                            |
| tuttor methody, or                                  | 67                                                                                         |



```
dataflow_hier_duplicate_names() (in mod-
       ule tests kpm.test kpm validation), 69
                                             like() (WrapperPort static method), 55
dataflow_inouts_connections() (in module
                                              M
        tests kpm.test kpm validation), 68
dataflow_invalid_parameters_values()
                                             make_connections() (IPConnect method), 52
                                     module
                                             make_interconnect_connections()
       tests_kpm.test_kpm_validation),
                                                     nect method), 52
dataflow_ports_multiple_external_metanodes 👌
                                     module
                                             Schema (Config attribute), 60
       tests kpm.test kpm validation),
                                              Schema (InterfaceDefinition attribute), 59
                                              set_constant() (IPConnect method), 53
dataflow_subgraph_multiple_external_metanodes()
        (in
                                     module
       tests kpm.test kpm validation),
                                             validate_inout_connections()
                                                                               (IPConnect
                                                     method), 53
dataflow_unconn_hierarchy()
                               (in module
                                             validate_kpm_design()
                                                                        (DataflowValidator
       tests kpm.test kpm validation), 68
                                                     method), 65
dataflow_unnamed_metanodes()
                                (in module
       tests kpm.test kpm validation), 68
DataflowValidator
                       (class
                                             Wrapper (class in topwrap.wrapper), 46
       wrap.kpm dataflow validator), 64
                                              WrapperPort
                                                                 (class
                                                                                      top-
                                                     wrap.amaranth helpers), 55
Ε
ElaboratableWrapper
                         (class
                                  in
                                        top-
       wrap.elaboratable wrapper), 54
F
FuseSocBuilder (class in topwrap.fuse helper),
       57
G
get_builtins()
                  (InterfaceDefinition
                                      static
       method), 59
get_interface_by_name() (in module top-
       wrap.interface), 59
get_port_by_name() (Wrapper method), 46
get_ports() (ElaboratableWrapper method),
get_ports() (IPConnect method), 52
get_ports() (IPWrapper method), 48
get_ports() (Wrapper method), 46
get_ports_hier()
                       (ElaboratableWrapper
       method), 54
get_ports_of_interface()
                                   (Wrapper
       method), 46
ı
InterfaceDefinition
                        (class
                                        top-
       wrap.interface), 59
IPConnect (class in topwrap.ipconnect), 50
IPWrapper (class in topwrap.ipwrapper), 47
```