LPDDR4 Test Board LPDDR4 SO-DIMM module bank 34 bank 33 Kintex-7 70T FPGA Power supply bank 15 bank 14 bank 13 bank 0 HDMI Gigabit Ethe RJ45 micro USB debug connector JTAG connector HyperRAM FPGA Banks Interfaces Config SPI flash FPGA power Ethernet Supply File: hyperram.kicad\_sch File: fpga-banks.kicad\_sch File: interfaces.kicad\_sch File: config-spi.kicad\_sch File: fpga-power.kicad\_sch File: ethernet.kicad\_sch File: supply.kicad\_sch File: sodimm.kicad\_sch Logo N2 oshw\_logo LPDDR4 Test Board Logo N1 antmicro\_logo Sheet: / File: lpddr4-test-board.kicad\_sch Title: LPDDR4 Test Board Size: A3 Date: 2023-07-13
KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1 **Rev: 1.1.4** Id: 1/9



### XC7K70T-1FBG484C XC7K70T-1FBG484C BANK13 O\_L1P\_T0\_13 O\_L1N\_T0\_13 O\_L2P\_T0\_13 0\_L2N\_T0\_13 0\_L3P\_T0\_DQS\_13 \_L3N\_T0\_DQS\_13 O\_L4P\_T0\_13 IO\_L4P\_T0\_D04\_14 G 10\_L4P\_10\_D04\_14 10\_L4N\_T0\_D05\_14 10\_L5P\_T0\_D06\_14 10\_L5N\_T0\_D07\_14 10\_L6P\_T0\_FCS\_B\_14 10\_L6N\_T0\_D08\_REF\_14 10\_L6N\_T0\_D08\_REF\_14 10\_L6N\_T0\_D08\_REF\_14 AUX\_JTAG\_TCK W22 )\_L4N\_T0\_13 O\_L5P\_T0\_13 O\_L5N\_T0\_13 0\_L6P\_T0\_13 0\_L6N\_T0\_VREF\_13 AUX\_JTAG\_TMS> \_L7P\_T1\_13 17N T1 13 IO L7N T1 D10 14 10\_L8P\_T1\_D11\_14 10\_L8N\_T1\_D12\_14 10\_L9P\_T1\_DQS\_14 10\_L9P\_T1\_DQS\_14 \_L8P\_T1\_13 AB21 FPGA\_AB21\_BALL FPGA\_AA21\_BALL FPGA\_AB22\_BALL O\_L8N\_T1\_13 O\_L9P\_T1\_DQS\_13 AA2: \_L9N\_T1\_DQS\_13 IO\_L9N\_T1\_DQS\_D13\_14 F21 | 10\_L10P\_T1\_D14\_14 | 10\_L10P\_T1\_D15\_14 | 10\_L10P\_T1\_SRCC\_14 | 10\_L11P\_T1\_SRCC\_14 0 L10P T1 13 UART1\_RX> \_L10N\_T1\_13 O L11P T1 SRCC 13 AUX\_JTAG\_TDI> W20 \_L11N\_T1\_SRCC\_13 0 L12P T1 MRCC 13 O\_L12N\_T1\_MRCC\_13 O\_L13P\_T2\_MRCC\_13 O\_L13N\_T2\_MRCC\_13 HR\_DQ7 W17 HR\_RW Y17 UARTO\_RX AR18 O\_L14P\_T2\_SRCC\_13 IO\_L14N\_T2\_SRCC\_14 M18 O L14N T2 SRCC 13 \_L15P\_T2\_DQS\_13 UARTO TX AB18 UARTO TX AB18 HR\_CKP AB15 HR\_CKN AB16 HR\_CS A416 HR\_DQ2 A414 HR\_DQ1 A415 HR\_DQ1 J416 AB18 O\_L15N\_T2\_DQS\_13 \_L16P\_T2\_13 0\_L16N\_T2\_13 0\_L17P\_T2\_13 \_L17N\_T2\_13 \_L18P\_T2\_13 \_L18N\_T2\_13 0\_L19P\_T3\_13 10\_L19N\_T3\_A09\_D25\_VRFF\_14 10\_L20P\_T3\_A08\_D24\_14 10\_L20N\_T3\_A07\_D23\_14 HR\_RST> \_L19N\_T3\_VREF\_13 0\_L20P\_T3\_13 0\_L20N\_T3\_13 10\_L21P\_T3\_A07\_D23\_14 P20x 10\_L21P\_T3\_D0S\_14 R17x 10\_L21N\_T3\_D0S\_A06\_D22\_14 P17x 10\_L22P\_T3\_A05\_D23\_T4 P17x O\_L21P\_T3\_DQS\_13 O\_L21N\_T3\_DQS\_13 HR\_DQ6 Y16 HR\_DQ3 W14 IO\_L22P\_T3\_A05\_D20\_14 IO\_L22P\_T3\_A05\_D20\_14 IO\_L22N\_T3\_A03\_D19\_14 IO\_L23N\_T3\_A02\_D18\_14 IO\_L23N\_T3\_A02\_D18\_14 0 L22N T3 13 V15 0 L23N T3 13 0\_L24P\_T3\_13 \_L24N\_T3\_13 25 13

Clock source

ASFL1-100.000MHZ-L-T

VDD 4 3V3\_SYS OUT GCLK100

3V3\_SYS \_\_\_ STDB

2 GND

**INTERFACES** 

### **INTERFACES**

#### XC7K70T-1FBG484C XC7K70T-1FBG484C O\_L1P\_T0\_AD0P\_15 D\_L1N\_T0\_AD0N\_15 ETH\_REF\_CLK D\_L2P\_T0\_AD8P\_15 D\_L2N\_T0\_AD8N\_15 0 L3P TO DQS AD1P 15 ETH\_TX\_EN ETH\_RXD3 0 14P TO AD9P 15 A14 D\_L4N\_T0\_AD9N\_15 O\_L5P\_T0\_AD2P\_15 D\_L5N\_T0\_AD2N\_15 O\_L6P\_T0\_15 IO\_L6N\_T0\_VREF\_15 \_L7P\_T1\_AD10P\_15 ETH\_INT\_N ETH\_RXD0 0 I 7N T1 AD10N 15 B16 \_L8P\_T1\_AD3P\_15 D L8N T1 AD3N 15 B1: \_L9P\_T1\_DQS\_AD11P\_15 A15 L9N\_T1\_DQS\_AD11N\_15 B1 0 L10P T1 AD4P 15 A18 \_L10N\_T1\_AD4N\_15 D L11P T1 SRCC AD12P 15 O\_L11N\_T1\_SRCC\_AD12N\_15 ETH\_RX\_CLK D L12P T1 MRCC AD5P 15 D\_L12N\_T1\_MRCC\_AD5N\_15 ETH\_TX\_CLK O\_L13P\_T2\_MRCC\_15 O\_L13N\_T2\_MRCC\_15 ×E16 ETH\_RSTN> \_L14P\_T2\_SRCC\_15 10\_L21P\_T3\_DQS\_16 A9 X ×D1 ×H1 ×G1 114N T2 SRCC 15 IO\_L21N\_T3\_DQS\_16 A8 O\_L15N\_T2\_DQS\_ADV\_B\_15 D\_L16P\_T2\_A28\_15 0\_L16N\_T2\_A27\_15 0\_L17P\_T2\_A26\_15 D\_L17N\_T2\_A25\_15 D19 D20 D\_L18P\_T2\_A24\_15 \_L18N\_T2\_A23\_15 SD\_DAT3 0 119P T3 A22 15 SD\_CMD> \_L19N\_T3\_A21\_VREF\_15 L20P T3 A20 15 ^A19 \_L20N\_T3\_A19\_15 SD\_DAT1 C22 \_L21P\_T3\_DQS\_15

### LPDDR4-TESTBED

| U3E                                                                | U3D                                      |                     |
|--------------------------------------------------------------------|------------------------------------------|---------------------|
| XC7K70T-1FBG484C                                                   | XC7K70T-1FBG484C                         |                     |
| BANK33                                                             | BANK34                                   |                     |
| × T6 10_0_VRN_33                                                   | IO_0_VRN_34                              | K4 VRN              |
| VAA5 10 14 D TO 33                                                 | IO_L1P_T0_34                             | L3 CA OA            |
| ×AB5 10 L1N TO 33                                                  | IO_L1N_T0_34                             | M3 DMI OA           |
| XAB8 10_L2P_T0_33                                                  | I0_L2P_T0_34                             | K1 DQ02_A           |
| XAB7 10_L2N_T0_33                                                  | I0_L2N_T0_34                             | L1 DQ00_A           |
| AA6 10_L3P_T0_DQS_33                                               | I0_L3P_T0_DQS_34                         | M2 DQ_S0_P          |
| AA40 10_L3N_10_DQ3_J3                                              | 10_L3N_T0_DQS_34                         | VZ DQ_SU_N          |
| AB10 10 L(N) TO 77                                                 | IO_L4P_T0_34                             | K2 DQUS_A           |
| 10_AB10                                                            | 10_L4N_T0_34<br>10_L5P_T0_34             | NZ DQUI_A           |
| AA8 10_L5N_T0_33                                                   | 10_L5N_T0_34                             | N2 DQ07_A           |
| 10 W11 N H 10 L6P T0 33                                            | IO_L6P_T0_34                             | L5 CA_1A            |
| Y11 10 16N TO VDEE 77                                              | IO_L6N_T0_VREF_34                        | L4 VRFF 34          |
| 10_Y11                                                             | IO_L7P_T1_34                             | P2 DQ05_A           |
| × Y6 10_L7N_T1_33                                                  | IO_L7N_T1_34                             | R2 DQ12_A           |
| R7<br>R7<br>10_L8P_T1_33<br>R6<br>10_L8N_T1_33                     | IO_L8P_T1_34                             | DQU6_A              |
|                                                                    | IO_L8N_T1_34                             | ME DQU4_A           |
| 10_Fab_11_nd2_22                                                   | IO_L9P_T1_DQS_34                         | N/ı                 |
| × V0<br>  IO_L9N_T1_DQS_33<br>  × U7                               | IO_L9N_T1_DQS_34<br>IO_L10P_T1_34        | T1 CKEO_A DQ13_A    |
| × U6 10_L10N_T1_33                                                 | IO_L10N_T1_34                            | U1 DQ15_A           |
| × V7   IO_L11P_T1_SRCC_33                                          | IO_L11P_T1_SRCC_34                       | P4 [IO P4]          |
| ×W7   IO_L11N_T1_SRCC_33                                           | IO_L11N_T1_SRCC_34                       | R4 IO PA            |
| × Y8   I0_L12P_T1_MRCC_33                                          | IO_L12P_T1_MRCC_34                       | R3 × (10_K4)        |
| $\times \frac{Y7}{W0}$ IO_L12N_T1_MRCC_33                          | IO_L12N_T1_MRCC_34                       | T3 DQ14_A           |
| × W9   10_L13P_T2_MRCC_33                                          | IO_L13P_T2_MRCC_34                       | T4 10_T4            |
| TITO TO_LISN_IZ_MRCC_33                                            | IO_L13N_T2_MRCC_34                       | 10_03               |
| X910   IO_L14P_T2_SRCC_33<br>X                                     | IO_L14P_T2_SRCC_34<br>IO_L14N_T2_SRCC_34 | W4 10_V4<br>10_W4   |
| V10 IO_L15P_T2_DQS_33                                              | IO_L14N_I2_SRCC_34                       | U2 DQ_S1_P          |
| ×W10   IO_L15N_T2_DQS_33                                           | IO_L15N_T2_DQS_34                        | V2 DO \$1 N         |
| VI11 10 1460 TO 77                                                 | IO_L16P_T2_34                            |                     |
| ×T10<br>10_L16N_T2_33                                              | IO_L16N_T2_34                            | U5 (10 U5)          |
| 10_U12 U12 10_L17P_T2_33                                           | IO_L17P_T2_34                            | V3 10_V3 W2 P0000 A |
| VU11<br>VI11<br>VI19<br>VI19<br>VI19<br>VI19<br>VI19<br>VI19<br>VI | IO_L17N_T2_34                            | NE DQU8_A           |
|                                                                    | IO_L18P_T2_34                            | P5 × (10_N5)        |
| 10_K12                                                             | IO_L18N_T2_34<br>IO_L19P_T3_34           | W5 ×                |
| 10_V12 Y12 10_L19N_T3_VREF_33                                      | IO_L19P_I3_34                            | Y4 VREF_34          |
| 10_AA11 AA11 10_L20P_T3_33                                         | 10_L20P_T3_34                            | W1 DMI_1A           |
| AB11 10 1 20N TZ ZZ                                                | IO_L20N_T3_34                            | V1 DQ09 A           |
| ×Y13 10 L21P T3 DQS 33                                             | IO_L21P_T3_DQS_34                        | Y3 CK A P           |
| AA13 IO_L21N_T3_DQS_33                                             | IO_L21N_T3_DQS_34                        | Y2 CK_A_N           |
| AB13 10_L22P_T3_33                                                 | I0_L22P_T3_34                            | AA1 DQ10_A          |
| XB12   IO_L22N_T3_33                                               | IO_L22N_T3_34                            | AB1 DQ11_A          |
| V12 10_L23P_I3_33                                                  | IO_L23P_T3_34                            | AB2 CAS_A           |
| 10_V12                                                             | 10_L23N_T3_34<br>10_L24P_T3_34           | AA4 CA2_A           |
| U13 10_L24P_13_33                                                  | 10_L24P_13_34<br>10_L24N_T3_34           |                     |
| ×T14 10_25_VRP_33                                                  | IO_25_VRP_34                             |                     |
|                                                                    | .52557111 25 1                           |                     |

### UNUSED

L21N\_T3\_DQS\_A18\_15

D L22N T3 A16 15

SD\_CLK D22
TH\_TXD1 B20

B21

O\_L23N\_T3\_FWE\_B\_15 O\_L24P\_T3\_RS1\_15

0\_L24N\_T3\_RS0\_15

25 15



### LPDDR VREF



|                                             | -          |
|---------------------------------------------|------------|
|                                             |            |
|                                             |            |
| Sheet: /FPGA Banks/                         |            |
| File: fpga-banks.kicad_sch                  |            |
| Title: LPDDR4 Test Board                    |            |
| Size: A3 Date: 2023-07-13                   | Rev: 1.1.4 |
| KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1 | ld: 3/9    |

## Debug UART





### **User buttons**



### User LEDs



## **HDMI**



# SD card



Sheet: /Interfaces/
File: interfaces.kicad\_sch

Title: LPDDR4 Test Board

Size: A3 Date: 2023-07-13 Rev: 1.1.4

KiCad E.D.A. eeschema 6.0.11+dfsg-1-bpo11+1 Id: 4/9

# Master SPI Quad (x4) configuration scheme

Follows Figure 2–14 7 Series FPGAs Configuration User Guide UG470 (v1.13.1)

# (Q)SPI flash





### FPGA BANK 0



# JTAG Connector Compatible with Xilinx Platform Cable



## STATUS LEDs



## **Configuration Modes**

For details, see UG470 p. 21



Sheet: /Config SPI flash/ File: config-spi.kicad\_sch

Title: LPDDR4 Test Board

 Size: A3
 Date: 2023-07-13
 Rev: 1.1.4

 KiCad E.D.A. eeschema 6.0.11+dfsg-1-bpo11+1
 Id: 5/9



### **POWER RAILS**



Sheet: /FPGA power/ File: fpga-power.kicad\_sch Title: LPDDR4 Test Board Size: A3 Date: 2023-07-13
KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1

# **DVDDL** decoupling



# **AVDDH** decoupling



## DVDDH decoupling



# AVDDL\_PLL decoupling



## AVDDL decoupling



### **PHY**



1M8\_\_\_\_R73

C122 22p GND

Y2 25MHz 1113 C1211N

### Pull down resistors



## Pull up resistors





| neet: /Ethern  | et /                          |            |
|----------------|-------------------------------|------------|
| le: ethernet.k |                               |            |
| itle: LPDD     | R4 Test Board                 |            |
| ze: A3         | Date: 2023-07-13              | Rev: 1.1.4 |
| Cad E.D.A. e   | eschema 6.0.11+dfsg-1~bpo11+1 | ld: 7/9    |
|                | 7                             |            |



DDR4 SODIMM connector 10\_P4 199 199
201 201
203 203
205 207
207 209
211 211
213 213
215 215
217 217
219 219
221 221
223 223
225 225
227 227
229 229
229 229
233 233
235 235
235 235
237 237
237 237
241 241
243 243
245 245
247
249 249
249 249
249 249
249 249
251 251
253 253
255 255
255 255
255 255
255 255 1V1\_DDR> 1V8\_DDR 1V1\_DDR> VDDQ 250 252 254 256 258 260 1V8\_DDR VDDQ DNP ddr5—testbed SHIELD S1 Mechanical protection SP1 Spacer\_H5.0mm\_9774050151 ×<sup>1</sup> Sheet: /SO-DIMM/ File: sodimm.kicad\_sch Title: LPDDR4 Test Board Size: A3 Date: 2023-07-13
KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1